mmu.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2012-01-10 bernard porting to AM1808
  9. */
  10. #include <board.h>
  11. #include <rthw.h>
  12. #include <rtthread.h>
  13. #include <stddef.h>
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "mm_aspace.h"
  17. #include "mm_page.h"
  18. #include "mmu.h"
  19. #include "tlb.h"
  20. #ifdef RT_USING_SMART
  21. #include "ioremap.h"
  22. #include <lwp_mm.h>
  23. #endif
  24. #define DBG_TAG "hw.mmu"
  25. #define DBG_LVL DBG_LOG
  26. #include <rtdbg.h>
  27. #define MMU_LEVEL_MASK 0x1ffUL
  28. #define MMU_LEVEL_SHIFT 9
  29. #define MMU_ADDRESS_BITS 39
  30. #define MMU_ADDRESS_MASK 0x0000fffffffff000UL
  31. #define MMU_ATTRIB_MASK 0xfff0000000000ffcUL
  32. #define MMU_TYPE_MASK 3UL
  33. #define MMU_TYPE_USED 1UL
  34. #define MMU_TYPE_BLOCK 1UL
  35. #define MMU_TYPE_TABLE 3UL
  36. #define MMU_TYPE_PAGE 3UL
  37. #define MMU_TBL_BLOCK_2M_LEVEL 2
  38. #define MMU_TBL_PAGE_4k_LEVEL 3
  39. #define MMU_TBL_LEVEL_NR 4
  40. volatile unsigned long MMUTable[512] __attribute__((aligned(4 * 1024)));
  41. struct mmu_level_info
  42. {
  43. unsigned long *pos;
  44. void *page;
  45. };
  46. static void _kenrel_unmap_4K(unsigned long *lv0_tbl, void *v_addr)
  47. {
  48. int level;
  49. unsigned long va = (unsigned long)v_addr;
  50. unsigned long *cur_lv_tbl = lv0_tbl;
  51. unsigned long page;
  52. unsigned long off;
  53. struct mmu_level_info level_info[4];
  54. int ref;
  55. int level_shift = MMU_ADDRESS_BITS;
  56. unsigned long *pos;
  57. rt_memset(level_info, 0, sizeof level_info);
  58. for (level = 0; level < MMU_TBL_LEVEL_NR; level++)
  59. {
  60. off = (va >> level_shift);
  61. off &= MMU_LEVEL_MASK;
  62. page = cur_lv_tbl[off];
  63. if (!(page & MMU_TYPE_USED))
  64. {
  65. break;
  66. }
  67. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  68. {
  69. break;
  70. }
  71. level_info[level].pos = cur_lv_tbl + off;
  72. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  73. cur_lv_tbl = (unsigned long *)((unsigned long)cur_lv_tbl - PV_OFFSET);
  74. level_info[level].page = cur_lv_tbl;
  75. level_shift -= MMU_LEVEL_SHIFT;
  76. }
  77. level = MMU_TBL_PAGE_4k_LEVEL;
  78. pos = level_info[level].pos;
  79. if (pos)
  80. {
  81. *pos = (unsigned long)RT_NULL;
  82. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, pos, sizeof(void *));
  83. }
  84. level--;
  85. while (level >= 0)
  86. {
  87. pos = level_info[level].pos;
  88. if (pos)
  89. {
  90. void *cur_page = level_info[level].page;
  91. ref = rt_page_ref_get(cur_page, 0);
  92. if (ref == 1)
  93. {
  94. *pos = (unsigned long)RT_NULL;
  95. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, pos, sizeof(void *));
  96. }
  97. rt_pages_free(cur_page, 0);
  98. }
  99. level--;
  100. }
  101. return;
  102. }
  103. static int _kenrel_map_4K(unsigned long *lv0_tbl, void *vaddr, void *paddr,
  104. unsigned long attr)
  105. {
  106. int ret = 0;
  107. int level;
  108. unsigned long *cur_lv_tbl = lv0_tbl;
  109. unsigned long page;
  110. unsigned long off;
  111. intptr_t va = (intptr_t)vaddr;
  112. intptr_t pa = (intptr_t)paddr;
  113. int level_shift = MMU_ADDRESS_BITS;
  114. if (va & ARCH_PAGE_MASK)
  115. {
  116. return MMU_MAP_ERROR_VANOTALIGN;
  117. }
  118. if (pa & ARCH_PAGE_MASK)
  119. {
  120. return MMU_MAP_ERROR_PANOTALIGN;
  121. }
  122. for (level = 0; level < MMU_TBL_PAGE_4k_LEVEL; level++)
  123. {
  124. off = (va >> level_shift);
  125. off &= MMU_LEVEL_MASK;
  126. if (!(cur_lv_tbl[off] & MMU_TYPE_USED))
  127. {
  128. page = (unsigned long)rt_pages_alloc(0);
  129. if (!page)
  130. {
  131. ret = MMU_MAP_ERROR_NOPAGE;
  132. goto err;
  133. }
  134. rt_memset((void *)page, 0, ARCH_PAGE_SIZE);
  135. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, (void *)page,
  136. ARCH_PAGE_SIZE);
  137. cur_lv_tbl[off] = (page + PV_OFFSET) | MMU_TYPE_TABLE;
  138. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, cur_lv_tbl + off,
  139. sizeof(void *));
  140. }
  141. else
  142. {
  143. page = cur_lv_tbl[off];
  144. page &= MMU_ADDRESS_MASK;
  145. /* page to va */
  146. page -= PV_OFFSET;
  147. rt_page_ref_inc((void *)page, 0);
  148. }
  149. page = cur_lv_tbl[off];
  150. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  151. {
  152. /* is block! error! */
  153. ret = MMU_MAP_ERROR_CONFLICT;
  154. goto err;
  155. }
  156. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  157. cur_lv_tbl = (unsigned long *)((unsigned long)cur_lv_tbl - PV_OFFSET);
  158. level_shift -= MMU_LEVEL_SHIFT;
  159. }
  160. /* now is level page */
  161. attr &= MMU_ATTRIB_MASK;
  162. pa |= (attr | MMU_TYPE_PAGE); /* page */
  163. off = (va >> ARCH_PAGE_SHIFT);
  164. off &= MMU_LEVEL_MASK;
  165. cur_lv_tbl[off] = pa; /* page */
  166. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, cur_lv_tbl + off, sizeof(void *));
  167. return ret;
  168. err:
  169. _kenrel_unmap_4K(lv0_tbl, (void *)va);
  170. return ret;
  171. }
  172. void *rt_hw_mmu_map(rt_aspace_t aspace, void *v_addr, void *p_addr, size_t size,
  173. size_t attr)
  174. {
  175. int ret = -1;
  176. void *unmap_va = v_addr;
  177. size_t npages = size >> ARCH_PAGE_SHIFT;
  178. // TODO trying with HUGEPAGE here
  179. while (npages--)
  180. {
  181. ret = _kenrel_map_4K(aspace->page_table, v_addr, p_addr, attr);
  182. if (ret != 0)
  183. {
  184. /* error, undo map */
  185. while (unmap_va != v_addr)
  186. {
  187. _kenrel_unmap_4K(aspace->page_table, (void *)unmap_va);
  188. unmap_va += ARCH_PAGE_SIZE;
  189. }
  190. break;
  191. }
  192. v_addr += ARCH_PAGE_SIZE;
  193. p_addr += ARCH_PAGE_SIZE;
  194. }
  195. if (ret == 0)
  196. {
  197. return unmap_va;
  198. }
  199. return NULL;
  200. }
  201. void rt_hw_mmu_unmap(rt_aspace_t aspace, void *v_addr, size_t size)
  202. {
  203. // caller guarantee that v_addr & size are page aligned
  204. size_t npages = size >> ARCH_PAGE_SHIFT;
  205. if (!aspace->page_table)
  206. {
  207. return;
  208. }
  209. while (npages--)
  210. {
  211. _kenrel_unmap_4K(aspace->page_table, v_addr);
  212. v_addr += ARCH_PAGE_SIZE;
  213. }
  214. }
  215. void rt_hw_aspace_switch(rt_aspace_t aspace)
  216. {
  217. if (aspace != &rt_kernel_space)
  218. {
  219. void *pgtbl = aspace->page_table;
  220. pgtbl = _rt_kmem_v2p(pgtbl);
  221. uintptr_t tcr;
  222. __asm__ volatile("msr ttbr0_el1, %0" ::"r"(pgtbl) : "memory");
  223. __asm__ volatile("mrs %0, tcr_el1" : "=r"(tcr));
  224. tcr &= ~(1ul << 7);
  225. __asm__ volatile("msr tcr_el1, %0\n"
  226. "isb" ::"r"(tcr)
  227. : "memory");
  228. rt_hw_tlb_invalidate_all_local();
  229. }
  230. }
  231. void rt_hw_mmu_ktbl_set(unsigned long tbl)
  232. {
  233. #ifdef RT_USING_SMART
  234. tbl += PV_OFFSET;
  235. __asm__ volatile("msr TTBR1_EL1, %0\n dsb sy\nisb" ::"r"(tbl) : "memory");
  236. #else
  237. __asm__ volatile("msr TTBR0_EL1, %0\n dsb sy\nisb" ::"r"(tbl) : "memory");
  238. #endif
  239. __asm__ volatile("tlbi vmalle1\n dsb sy\nisb" ::: "memory");
  240. __asm__ volatile("ic ialluis\n dsb sy\nisb" ::: "memory");
  241. }
  242. /**
  243. * @brief setup Page Table for kernel space. It's a fixed map
  244. * and all mappings cannot be changed after initialization.
  245. *
  246. * Memory region in struct mem_desc must be page aligned,
  247. * otherwise is a failure and no report will be
  248. * returned.
  249. *
  250. * @param mmu_info
  251. * @param mdesc
  252. * @param desc_nr
  253. */
  254. void rt_hw_mmu_setup(rt_aspace_t aspace, struct mem_desc *mdesc, int desc_nr)
  255. {
  256. void *err;
  257. for (size_t i = 0; i < desc_nr; i++)
  258. {
  259. size_t attr;
  260. switch (mdesc->attr)
  261. {
  262. case NORMAL_MEM:
  263. attr = MMU_MAP_K_RWCB;
  264. break;
  265. case NORMAL_NOCACHE_MEM:
  266. attr = MMU_MAP_K_RWCB;
  267. break;
  268. case DEVICE_MEM:
  269. attr = MMU_MAP_K_DEVICE;
  270. break;
  271. default:
  272. attr = MMU_MAP_K_DEVICE;
  273. }
  274. struct rt_mm_va_hint hint = {.flags = MMF_MAP_FIXED,
  275. .limit_start = aspace->start,
  276. .limit_range_size = aspace->size,
  277. .map_size = mdesc->vaddr_end -
  278. mdesc->vaddr_start + 1,
  279. .prefer = (void *)mdesc->vaddr_start};
  280. if (mdesc->paddr_start == (rt_size_t)ARCH_MAP_FAILED)
  281. mdesc->paddr_start = mdesc->vaddr_start + PV_OFFSET;
  282. rt_aspace_map_phy_static(aspace, &mdesc->varea, &hint, attr,
  283. mdesc->paddr_start >> MM_PAGE_SHIFT, &err);
  284. mdesc++;
  285. }
  286. rt_hw_mmu_ktbl_set((unsigned long)rt_kernel_space.page_table);
  287. rt_page_cleanup();
  288. }
  289. #ifdef RT_USING_SMART
  290. static inline void _init_region(void *vaddr, size_t size)
  291. {
  292. rt_ioremap_start = vaddr;
  293. rt_ioremap_size = size;
  294. rt_mpr_start = rt_ioremap_start - rt_mpr_size;
  295. }
  296. #else
  297. #define RTOS_VEND ((void *)0xfffffffff000UL)
  298. static inline void _init_region(void *vaddr, size_t size)
  299. {
  300. rt_mpr_start = RTOS_VEND - rt_mpr_size;
  301. }
  302. #endif
  303. /**
  304. * This function will initialize rt_mmu_info structure.
  305. *
  306. * @param mmu_info rt_mmu_info structure
  307. * @param v_address virtual address
  308. * @param size map size
  309. * @param vtable mmu table
  310. * @param pv_off pv offset in kernel space
  311. *
  312. * @return 0 on successful and -1 for fail
  313. */
  314. int rt_hw_mmu_map_init(rt_aspace_t aspace, void *v_address, size_t size,
  315. size_t *vtable, size_t pv_off)
  316. {
  317. size_t va_s, va_e;
  318. if (!aspace || !vtable)
  319. {
  320. return -1;
  321. }
  322. va_s = (size_t)v_address;
  323. va_e = (size_t)v_address + size - 1;
  324. if (va_e < va_s)
  325. {
  326. return -1;
  327. }
  328. va_s >>= ARCH_SECTION_SHIFT;
  329. va_e >>= ARCH_SECTION_SHIFT;
  330. if (va_s == 0)
  331. {
  332. return -1;
  333. }
  334. #ifdef RT_USING_SMART
  335. rt_aspace_init(aspace, (void *)KERNEL_VADDR_START, 0 - KERNEL_VADDR_START,
  336. vtable);
  337. #else
  338. rt_aspace_init(aspace, (void *)0x1000, RTOS_VEND - (void *)0x1000, vtable);
  339. #endif
  340. _init_region(v_address, size);
  341. return 0;
  342. }
  343. /************ setting el1 mmu register**************
  344. MAIR_EL1
  345. index 0 : memory outer writeback, write/read alloc
  346. index 1 : memory nocache
  347. index 2 : device nGnRnE
  348. *****************************************************/
  349. void mmu_tcr_init(void)
  350. {
  351. unsigned long val64;
  352. val64 = 0x00447fUL;
  353. __asm__ volatile("msr MAIR_EL1, %0\n dsb sy\n" ::"r"(val64));
  354. /* TCR_EL1 */
  355. val64 = (16UL << 0) /* t0sz 48bit */
  356. | (0x0UL << 6) /* reserved */
  357. | (0x0UL << 7) /* epd0 */
  358. | (0x3UL << 8) /* t0 wb cacheable */
  359. | (0x3UL << 10) /* inner shareable */
  360. | (0x2UL << 12) /* t0 outer shareable */
  361. | (0x0UL << 14) /* t0 4K */
  362. | (16UL << 16) /* t1sz 48bit */
  363. | (0x0UL << 22) /* define asid use ttbr0.asid */
  364. | (0x0UL << 23) /* epd1 */
  365. | (0x3UL << 24) /* t1 inner wb cacheable */
  366. | (0x3UL << 26) /* t1 outer wb cacheable */
  367. | (0x2UL << 28) /* t1 outer shareable */
  368. | (0x2UL << 30) /* t1 4k */
  369. | (0x1UL << 32) /* 001b 64GB PA */
  370. | (0x0UL << 35) /* reserved */
  371. | (0x1UL << 36) /* as: 0:8bit 1:16bit */
  372. | (0x0UL << 37) /* tbi0 */
  373. | (0x0UL << 38); /* tbi1 */
  374. __asm__ volatile("msr TCR_EL1, %0\n" ::"r"(val64));
  375. }
  376. struct page_table
  377. {
  378. unsigned long page[512];
  379. };
  380. static struct page_table *__init_page_array;
  381. static unsigned long __page_off = 0UL;
  382. unsigned long get_free_page(void)
  383. {
  384. if (!__init_page_array)
  385. {
  386. unsigned long temp_page_start;
  387. asm volatile("mov %0, sp" : "=r"(temp_page_start));
  388. __init_page_array =
  389. (struct page_table *)(temp_page_start & ~(ARCH_SECTION_MASK));
  390. __page_off = 2; /* 0, 1 for ttbr0, ttrb1 */
  391. }
  392. __page_off++;
  393. return (unsigned long)(__init_page_array[__page_off - 1].page);
  394. }
  395. static int _map_single_page_2M(unsigned long *lv0_tbl, unsigned long va,
  396. unsigned long pa, unsigned long attr)
  397. {
  398. int level;
  399. unsigned long *cur_lv_tbl = lv0_tbl;
  400. unsigned long page;
  401. unsigned long off;
  402. int level_shift = MMU_ADDRESS_BITS;
  403. if (va & ARCH_SECTION_MASK)
  404. {
  405. return MMU_MAP_ERROR_VANOTALIGN;
  406. }
  407. if (pa & ARCH_SECTION_MASK)
  408. {
  409. return MMU_MAP_ERROR_PANOTALIGN;
  410. }
  411. for (level = 0; level < MMU_TBL_BLOCK_2M_LEVEL; level++)
  412. {
  413. off = (va >> level_shift);
  414. off &= MMU_LEVEL_MASK;
  415. if (!(cur_lv_tbl[off] & MMU_TYPE_USED))
  416. {
  417. page = get_free_page();
  418. if (!page)
  419. {
  420. return MMU_MAP_ERROR_NOPAGE;
  421. }
  422. rt_memset((char *)page, 0, ARCH_PAGE_SIZE);
  423. cur_lv_tbl[off] = page | MMU_TYPE_TABLE;
  424. }
  425. page = cur_lv_tbl[off];
  426. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  427. {
  428. /* is block! error! */
  429. return MMU_MAP_ERROR_CONFLICT;
  430. }
  431. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  432. level_shift -= MMU_LEVEL_SHIFT;
  433. }
  434. attr &= MMU_ATTRIB_MASK;
  435. pa |= (attr | MMU_TYPE_BLOCK); /* block */
  436. off = (va >> ARCH_SECTION_SHIFT);
  437. off &= MMU_LEVEL_MASK;
  438. cur_lv_tbl[off] = pa;
  439. return 0;
  440. }
  441. static int _init_map_2M(unsigned long *lv0_tbl, unsigned long va,
  442. unsigned long pa, unsigned long count,
  443. unsigned long attr)
  444. {
  445. unsigned long i;
  446. int ret;
  447. if (va & ARCH_SECTION_MASK)
  448. {
  449. return -1;
  450. }
  451. if (pa & ARCH_SECTION_MASK)
  452. {
  453. return -1;
  454. }
  455. for (i = 0; i < count; i++)
  456. {
  457. ret = _map_single_page_2M(lv0_tbl, va, pa, attr);
  458. va += ARCH_SECTION_SIZE;
  459. pa += ARCH_SECTION_SIZE;
  460. if (ret != 0)
  461. {
  462. return ret;
  463. }
  464. }
  465. return 0;
  466. }
  467. static unsigned long *_query(rt_aspace_t aspace, void *vaddr, int *plvl_shf)
  468. {
  469. int level;
  470. unsigned long va = (unsigned long)vaddr;
  471. unsigned long *cur_lv_tbl;
  472. unsigned long page;
  473. unsigned long off;
  474. int level_shift = MMU_ADDRESS_BITS;
  475. cur_lv_tbl = aspace->page_table;
  476. RT_ASSERT(cur_lv_tbl);
  477. for (level = 0; level < MMU_TBL_PAGE_4k_LEVEL; level++)
  478. {
  479. off = (va >> level_shift);
  480. off &= MMU_LEVEL_MASK;
  481. if (!(cur_lv_tbl[off] & MMU_TYPE_USED))
  482. {
  483. return (void *)0;
  484. }
  485. page = cur_lv_tbl[off];
  486. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  487. {
  488. *plvl_shf = level_shift;
  489. return &cur_lv_tbl[off];
  490. }
  491. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  492. cur_lv_tbl = (unsigned long *)((unsigned long)cur_lv_tbl - PV_OFFSET);
  493. level_shift -= MMU_LEVEL_SHIFT;
  494. }
  495. /* now is level MMU_TBL_PAGE_4k_LEVEL */
  496. off = (va >> ARCH_PAGE_SHIFT);
  497. off &= MMU_LEVEL_MASK;
  498. page = cur_lv_tbl[off];
  499. if (!(page & MMU_TYPE_USED))
  500. {
  501. return (void *)0;
  502. }
  503. *plvl_shf = level_shift;
  504. return &cur_lv_tbl[off];
  505. }
  506. void *rt_hw_mmu_v2p(rt_aspace_t aspace, void *v_addr)
  507. {
  508. int level_shift;
  509. unsigned long paddr;
  510. unsigned long *pte = _query(aspace, v_addr, &level_shift);
  511. if (pte)
  512. {
  513. paddr = *pte & MMU_ADDRESS_MASK;
  514. paddr |= (uintptr_t)v_addr & ((1ul << level_shift) - 1);
  515. }
  516. else
  517. {
  518. paddr = (unsigned long)ARCH_MAP_FAILED;
  519. }
  520. return (void *)paddr;
  521. }
  522. static int _noncache(uintptr_t *pte)
  523. {
  524. int err = 0;
  525. const uintptr_t idx_shift = 2;
  526. const uintptr_t idx_mask = 0x7 << idx_shift;
  527. uintptr_t entry = *pte;
  528. if ((entry & idx_mask) == (NORMAL_MEM << idx_shift))
  529. {
  530. *pte = (entry & ~idx_mask) | (NORMAL_NOCACHE_MEM << idx_shift);
  531. }
  532. else
  533. {
  534. // do not support other type to be noncache
  535. err = RT_ENOSYS;
  536. }
  537. return err;
  538. }
  539. static int _cache(uintptr_t *pte)
  540. {
  541. int err = 0;
  542. const uintptr_t idx_shift = 2;
  543. const uintptr_t idx_mask = 0x7 << idx_shift;
  544. uintptr_t entry = *pte;
  545. if ((entry & idx_mask) == (NORMAL_NOCACHE_MEM << idx_shift))
  546. {
  547. *pte = (entry & ~idx_mask) | (NORMAL_MEM << idx_shift);
  548. }
  549. else
  550. {
  551. // do not support other type to be cache
  552. err = -RT_ENOSYS;
  553. }
  554. return err;
  555. }
  556. static int (*control_handler[MMU_CNTL_DUMMY_END])(uintptr_t *pte) = {
  557. [MMU_CNTL_CACHE] = _cache,
  558. [MMU_CNTL_NONCACHE] = _noncache,
  559. };
  560. int rt_hw_mmu_control(struct rt_aspace *aspace, void *vaddr, size_t size,
  561. enum rt_mmu_cntl cmd)
  562. {
  563. int level_shift;
  564. int err = -RT_EINVAL;
  565. void *vend = vaddr + size;
  566. int (*handler)(uintptr_t * pte);
  567. if (cmd >= 0 && cmd < MMU_CNTL_DUMMY_END)
  568. {
  569. handler = control_handler[cmd];
  570. while (vaddr < vend)
  571. {
  572. uintptr_t *pte = _query(aspace, vaddr, &level_shift);
  573. void *range_end = vaddr + (1ul << level_shift);
  574. RT_ASSERT(range_end <= vend);
  575. if (pte)
  576. {
  577. err = handler(pte);
  578. RT_ASSERT(err == RT_EOK);
  579. }
  580. vaddr = range_end;
  581. }
  582. }
  583. else
  584. {
  585. err = -RT_ENOSYS;
  586. }
  587. return err;
  588. }
  589. void rt_hw_mem_setup_early(unsigned long *tbl0, unsigned long *tbl1,
  590. unsigned long size, unsigned long pv_off)
  591. {
  592. int ret;
  593. /* setup pv off */
  594. rt_kmem_pvoff_set(pv_off);
  595. unsigned long va = KERNEL_VADDR_START;
  596. unsigned long count = (size + ARCH_SECTION_MASK) >> ARCH_SECTION_SHIFT;
  597. unsigned long normal_attr = MMU_MAP_CUSTOM(MMU_AP_KAUN, NORMAL_MEM);
  598. /* clean the first two pages */
  599. rt_memset((char *)tbl0, 0, ARCH_PAGE_SIZE);
  600. rt_memset((char *)tbl1, 0, ARCH_PAGE_SIZE);
  601. ret = _init_map_2M(tbl1, va, va + pv_off, count, normal_attr);
  602. if (ret != 0)
  603. {
  604. while (1);
  605. }
  606. ret = _init_map_2M(tbl0, va + pv_off, va + pv_off, count, normal_attr);
  607. if (ret != 0)
  608. {
  609. while (1);
  610. }
  611. }