usb_glue_mcx.c 3.3 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394
  1. #include "usbd_core.h"
  2. #include "fsl_common.h"
  3. /*! @brief USB controller ID */
  4. typedef enum _usb_controller_index {
  5. kUSB_ControllerKhci0 = 0U, /*!< KHCI 0U */
  6. kUSB_ControllerKhci1 = 1U, /*!< KHCI 1U, Currently, there are no platforms which have two KHCI IPs, this is reserved
  7. to be used in the future. */
  8. kUSB_ControllerEhci0 = 2U, /*!< EHCI 0U */
  9. kUSB_ControllerEhci1 = 3U, /*!< EHCI 1U */
  10. } usb_controller_index_t;
  11. #define USB_DEVICE_CONFIG_EHCI 1
  12. /* USB PHY condfiguration */
  13. #define BOARD_USB_PHY_D_CAL (0x04U)
  14. #define BOARD_USB_PHY_TXCAL45DP (0x07U)
  15. #define BOARD_USB_PHY_TXCAL45DM (0x07U)
  16. #define BOARD_XTAL0_CLK_HZ 24000000U /*!< Board xtal0 frequency in Hz */
  17. #if ((defined FSL_FEATURE_SOC_USBPHY_COUNT) && (FSL_FEATURE_SOC_USBPHY_COUNT > 0U))
  18. #include "usb_phy.h"
  19. #endif
  20. #if (defined(USB_DEVICE_CONFIG_EHCI) && (USB_DEVICE_CONFIG_EHCI > 0U))
  21. void USB1_HS_IRQHandler(void)
  22. {
  23. extern void USBD_IRQHandler(uint8_t busid);
  24. USBD_IRQHandler(0);
  25. }
  26. #endif
  27. void USB_ClockInit(void)
  28. {
  29. #if defined(USB_DEVICE_CONFIG_EHCI) && (USB_DEVICE_CONFIG_EHCI > 0U)
  30. usb_phy_config_struct_t phyConfig = {
  31. BOARD_USB_PHY_D_CAL,
  32. BOARD_USB_PHY_TXCAL45DP,
  33. BOARD_USB_PHY_TXCAL45DM,
  34. };
  35. #endif
  36. #if defined(USB_DEVICE_CONFIG_EHCI) && (USB_DEVICE_CONFIG_EHCI > 0U)
  37. SPC0->ACTIVE_VDELAY = 0x0500;
  38. /* Change the power DCDC to 1.8v (By deafult, DCDC is 1.8V), CORELDO to 1.1v (By deafult, CORELDO is 1.0V) */
  39. SPC0->ACTIVE_CFG &= ~SPC_ACTIVE_CFG_CORELDO_VDD_DS_MASK;
  40. SPC0->ACTIVE_CFG |= SPC_ACTIVE_CFG_DCDC_VDD_LVL(0x3) | SPC_ACTIVE_CFG_CORELDO_VDD_LVL(0x3) |
  41. SPC_ACTIVE_CFG_SYSLDO_VDD_DS_MASK | SPC_ACTIVE_CFG_DCDC_VDD_DS(0x2u);
  42. /* Wait until it is done */
  43. while (SPC0->SC & SPC_SC_BUSY_MASK)
  44. ;
  45. if (0u == (SCG0->LDOCSR & SCG_LDOCSR_LDOEN_MASK)) {
  46. SCG0->TRIM_LOCK = 0x5a5a0001U;
  47. SCG0->LDOCSR |= SCG_LDOCSR_LDOEN_MASK;
  48. /* wait LDO ready */
  49. while (0U == (SCG0->LDOCSR & SCG_LDOCSR_VOUT_OK_MASK))
  50. ;
  51. }
  52. SYSCON->AHBCLKCTRLSET[2] |= SYSCON_AHBCLKCTRL2_USB_HS_MASK | SYSCON_AHBCLKCTRL2_USB_HS_PHY_MASK;
  53. SCG0->SOSCCFG &= ~(SCG_SOSCCFG_RANGE_MASK | SCG_SOSCCFG_EREFS_MASK);
  54. /* xtal = 20 ~ 30MHz */
  55. SCG0->SOSCCFG = (1U << SCG_SOSCCFG_RANGE_SHIFT) | (1U << SCG_SOSCCFG_EREFS_SHIFT);
  56. SCG0->SOSCCSR |= SCG_SOSCCSR_SOSCEN_MASK;
  57. while (1) {
  58. if (SCG0->SOSCCSR & SCG_SOSCCSR_SOSCVLD_MASK) {
  59. break;
  60. }
  61. }
  62. SYSCON->CLOCK_CTRL |= SYSCON_CLOCK_CTRL_CLKIN_ENA_MASK | SYSCON_CLOCK_CTRL_CLKIN_ENA_FM_USBH_LPT_MASK;
  63. CLOCK_EnableClock(kCLOCK_UsbHs);
  64. CLOCK_EnableClock(kCLOCK_UsbHsPhy);
  65. CLOCK_EnableUsbhsPhyPllClock(kCLOCK_Usbphy480M, 24000000U);
  66. CLOCK_EnableUsbhsClock();
  67. USB_EhciPhyInit(kUSB_ControllerEhci0, BOARD_XTAL0_CLK_HZ, &phyConfig);
  68. #endif
  69. #if defined(USB_DEVICE_CONFIG_KHCI) && (USB_DEVICE_CONFIG_KHCI > 0U)
  70. CLOCK_AttachClk(kCLK_48M_to_USB0);
  71. CLOCK_EnableClock(kCLOCK_Usb0Ram);
  72. CLOCK_EnableClock(kCLOCK_Usb0Fs);
  73. CLOCK_EnableUsbfsClock();
  74. #endif
  75. }
  76. void usb_dc_low_level_init(uint8_t busid)
  77. {
  78. USB_ClockInit();
  79. /* Install isr, set priority, and enable IRQ. */
  80. NVIC_SetPriority((IRQn_Type)USB1_HS_IRQn, 3);
  81. EnableIRQ((IRQn_Type)USB1_HS_IRQn);
  82. }
  83. void usb_dc_low_level_deinit(uint8_t busid)
  84. {
  85. DisableIRQ((IRQn_Type)USB1_HS_IRQn);
  86. }