usb_glue_mcx.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. #include "usbh_core.h"
  2. #include "fsl_common.h"
  3. #include "usb_chipidea_reg.h"
  4. #define USB_DEVICE_CONFIG_EHCI 1
  5. /*! @brief USB controller ID */
  6. typedef enum _usb_controller_index
  7. {
  8. kUSB_ControllerKhci0 = 0U, /*!< KHCI 0U */
  9. kUSB_ControllerKhci1 = 1U, /*!< KHCI 1U, Currently, there are no platforms which have two KHCI IPs, this is reserved
  10. to be used in the future. */
  11. kUSB_ControllerEhci0 = 2U, /*!< EHCI 0U */
  12. kUSB_ControllerEhci1 = 3U, /*!< EHCI 1U */
  13. } usb_controller_index_t;
  14. /* USB PHY condfiguration */
  15. #define BOARD_USB_PHY_D_CAL (0x04U)
  16. #define BOARD_USB_PHY_TXCAL45DP (0x07U)
  17. #define BOARD_USB_PHY_TXCAL45DM (0x07U)
  18. #define BOARD_XTAL0_CLK_HZ 24000000U /*!< Board xtal0 frequency in Hz */
  19. #if !defined(CONFIG_USB_EHCI_NXP)
  20. #error "mcx ehci must config CONFIG_USB_EHCI_NXP"
  21. #endif
  22. #if !defined(CONFIG_USB_EHCI_HCCR_OFFSET) || CONFIG_USB_EHCI_HCCR_OFFSET != 0x100
  23. #error "mcx ehci must config CONFIG_USB_EHCI_HCCR_OFFSET to 0x100"
  24. #endif
  25. #if ((defined FSL_FEATURE_SOC_USBPHY_COUNT) && (FSL_FEATURE_SOC_USBPHY_COUNT > 0U))
  26. #include "usb_phy.h"
  27. #endif
  28. #if (defined(USB_DEVICE_CONFIG_EHCI) && (USB_DEVICE_CONFIG_EHCI > 0U))
  29. void USB1_HS_IRQHandler(void)
  30. {
  31. extern void USBH_IRQHandler(uint8_t busid);
  32. USBH_IRQHandler(0);
  33. }
  34. #endif
  35. void USB_ClockInit(void)
  36. {
  37. #if defined(USB_DEVICE_CONFIG_EHCI) && (USB_DEVICE_CONFIG_EHCI > 0U)
  38. usb_phy_config_struct_t phyConfig = {
  39. BOARD_USB_PHY_D_CAL,
  40. BOARD_USB_PHY_TXCAL45DP,
  41. BOARD_USB_PHY_TXCAL45DM,
  42. };
  43. #endif
  44. #if defined(USB_DEVICE_CONFIG_EHCI) && (USB_DEVICE_CONFIG_EHCI > 0U)
  45. SPC0->ACTIVE_VDELAY = 0x0500;
  46. /* Change the power DCDC to 1.8v (By deafult, DCDC is 1.8V), CORELDO to 1.1v (By deafult, CORELDO is 1.0V) */
  47. SPC0->ACTIVE_CFG &= ~SPC_ACTIVE_CFG_CORELDO_VDD_DS_MASK;
  48. SPC0->ACTIVE_CFG |= SPC_ACTIVE_CFG_DCDC_VDD_LVL(0x3) | SPC_ACTIVE_CFG_CORELDO_VDD_LVL(0x3) |
  49. SPC_ACTIVE_CFG_SYSLDO_VDD_DS_MASK | SPC_ACTIVE_CFG_DCDC_VDD_DS(0x2u);
  50. /* Wait until it is done */
  51. while (SPC0->SC & SPC_SC_BUSY_MASK)
  52. ;
  53. if (0u == (SCG0->LDOCSR & SCG_LDOCSR_LDOEN_MASK)) {
  54. SCG0->TRIM_LOCK = 0x5a5a0001U;
  55. SCG0->LDOCSR |= SCG_LDOCSR_LDOEN_MASK;
  56. /* wait LDO ready */
  57. while (0U == (SCG0->LDOCSR & SCG_LDOCSR_VOUT_OK_MASK))
  58. ;
  59. }
  60. SYSCON->AHBCLKCTRLSET[2] |= SYSCON_AHBCLKCTRL2_USB_HS_MASK | SYSCON_AHBCLKCTRL2_USB_HS_PHY_MASK;
  61. SCG0->SOSCCFG &= ~(SCG_SOSCCFG_RANGE_MASK | SCG_SOSCCFG_EREFS_MASK);
  62. /* xtal = 20 ~ 30MHz */
  63. SCG0->SOSCCFG = (1U << SCG_SOSCCFG_RANGE_SHIFT) | (1U << SCG_SOSCCFG_EREFS_SHIFT);
  64. SCG0->SOSCCSR |= SCG_SOSCCSR_SOSCEN_MASK;
  65. while (1) {
  66. if (SCG0->SOSCCSR & SCG_SOSCCSR_SOSCVLD_MASK) {
  67. break;
  68. }
  69. }
  70. SYSCON->CLOCK_CTRL |= SYSCON_CLOCK_CTRL_CLKIN_ENA_MASK | SYSCON_CLOCK_CTRL_CLKIN_ENA_FM_USBH_LPT_MASK;
  71. CLOCK_EnableClock(kCLOCK_UsbHs);
  72. CLOCK_EnableClock(kCLOCK_UsbHsPhy);
  73. CLOCK_EnableUsbhsPhyPllClock(kCLOCK_Usbphy480M, 24000000U);
  74. CLOCK_EnableUsbhsClock();
  75. USB_EhciPhyInit(kUSB_ControllerEhci0, BOARD_XTAL0_CLK_HZ, &phyConfig);
  76. #endif
  77. #if defined(USB_DEVICE_CONFIG_KHCI) && (USB_DEVICE_CONFIG_KHCI > 0U)
  78. CLOCK_AttachClk(kCLK_48M_to_USB0);
  79. CLOCK_EnableClock(kCLOCK_Usb0Ram);
  80. CLOCK_EnableClock(kCLOCK_Usb0Fs);
  81. CLOCK_EnableUsbfsClock();
  82. #endif
  83. }
  84. static void usb_host_mode_init(CHIPIDEA_TypeDef *ptr)
  85. {
  86. /* Set mode to host, must be set immediately after reset */
  87. ptr->USBMODE &= ~USB_USBMODE_CM_MASK;
  88. ptr->USBMODE |= USB_USBMODE_CM_SET(3);
  89. /* Set the endian */
  90. ptr->USBMODE &= ~USB_USBMODE_ES_MASK;
  91. /* Set parallel interface signal */
  92. ptr->PORTSC1 &= ~USB_PORTSC1_STS_MASK;
  93. /* Set parallel transceiver width */
  94. ptr->PORTSC1 &= ~USB_PORTSC1_PTW_MASK;
  95. /* Not use interrupt threshold. */
  96. ptr->USBCMD &= ~USB_USBCMD_ITC_MASK;
  97. }
  98. void usb_hc_low_level_init(struct usbh_bus *bus)
  99. {
  100. USB_ClockInit();
  101. /* Install isr, set priority, and enable IRQ. */
  102. NVIC_SetPriority((IRQn_Type)USB1_HS_IRQn, 3);
  103. EnableIRQ((IRQn_Type)USB1_HS_IRQn);
  104. }
  105. void usb_hc_low_level2_init(struct usbh_bus *bus)
  106. {
  107. usb_host_mode_init((CHIPIDEA_TypeDef *)(bus->hcd.reg_base));
  108. }
  109. void usb_hc_low_level_deinit(struct usbh_bus *bus)
  110. {
  111. DisableIRQ((IRQn_Type)USB1_HS_IRQn);
  112. }
  113. uint8_t usbh_get_port_speed(struct usbh_bus *bus, const uint8_t port)
  114. {
  115. (void)port;
  116. uint8_t speed;
  117. CHIPIDEA_TypeDef *ptr = (CHIPIDEA_TypeDef *)bus->hcd.reg_base;
  118. speed = USB_PORTSC1_PSPD_GET(ptr->PORTSC1);
  119. if (speed == 0x00) {
  120. return USB_SPEED_FULL;
  121. }
  122. if (speed == 0x01) {
  123. return USB_SPEED_LOW;
  124. }
  125. if (speed == 0x02) {
  126. USB_EhcihostPhyDisconnectDetectCmd(kUSB_ControllerEhci0, 1);
  127. return USB_SPEED_HIGH;
  128. }
  129. return 0;
  130. }