emac.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521
  1. #include "LPC177x_8x.h"
  2. #include "lpc177x_8x_pinsel.h"
  3. #include "emac.h"
  4. #include <rtthread.h>
  5. #include "lwipopts.h"
  6. #include <netif/ethernetif.h>
  7. #define EMAC_PHY_AUTO 0
  8. #define EMAC_PHY_10MBIT 1
  9. #define EMAC_PHY_100MBIT 2
  10. #define MAX_ADDR_LEN 6
  11. struct lpc17xx_emac
  12. {
  13. /* inherit from ethernet device */
  14. struct eth_device parent;
  15. rt_uint8_t phy_mode;
  16. /* interface address info. */
  17. rt_uint8_t dev_addr[MAX_ADDR_LEN]; /* hw address */
  18. };
  19. static struct lpc17xx_emac lpc17xx_emac_device;
  20. static struct rt_semaphore sem_slot, sem_lock;
  21. /* Local Function Prototypes */
  22. static void write_PHY (rt_uint32_t PhyReg, rt_uint32_t Value);
  23. static rt_uint16_t read_PHY (rt_uint8_t PhyReg) ;
  24. void ENET_IRQHandler(void)
  25. {
  26. rt_uint32_t status;
  27. /* enter interrupt */
  28. rt_interrupt_enter();
  29. status = LPC_EMAC->IntStatus & LPC_EMAC->IntEnable;
  30. /* Clear the interrupt. */
  31. LPC_EMAC->IntClear = status;
  32. if (status & INT_RX_DONE)
  33. {
  34. /* Disable EMAC RxDone interrupts. */
  35. LPC_EMAC->IntEnable = INT_TX_DONE;
  36. /* a frame has been received */
  37. eth_device_ready(&(lpc17xx_emac_device.parent));
  38. }
  39. else if (status & INT_TX_DONE)
  40. {
  41. /* release one slot */
  42. rt_sem_release(&sem_slot);
  43. }
  44. /* leave interrupt */
  45. rt_interrupt_leave();
  46. }
  47. /* phy write */
  48. static void write_PHY (rt_uint32_t PhyReg, rt_uint32_t Value)
  49. {
  50. unsigned int tout;
  51. LPC_EMAC->MADR = DP83848C_DEF_ADR | PhyReg;
  52. LPC_EMAC->MWTD = Value;
  53. /* Wait utill operation completed */
  54. tout = 0;
  55. for (tout = 0; tout < MII_WR_TOUT; tout++)
  56. {
  57. if ((LPC_EMAC->MIND & MIND_BUSY) == 0)
  58. {
  59. break;
  60. }
  61. }
  62. }
  63. /* phy read */
  64. static rt_uint16_t read_PHY (rt_uint8_t PhyReg)
  65. {
  66. rt_uint32_t tout;
  67. LPC_EMAC->MADR = DP83848C_DEF_ADR | PhyReg;
  68. LPC_EMAC->MCMD = MCMD_READ;
  69. /* Wait until operation completed */
  70. tout = 0;
  71. for (tout = 0; tout < MII_RD_TOUT; tout++)
  72. {
  73. if ((LPC_EMAC->MIND & MIND_BUSY) == 0)
  74. {
  75. break;
  76. }
  77. }
  78. LPC_EMAC->MCMD = 0;
  79. return (LPC_EMAC->MRDD);
  80. }
  81. /* init rx descriptor */
  82. rt_inline void rx_descr_init (void)
  83. {
  84. rt_uint32_t i;
  85. for (i = 0; i < NUM_RX_FRAG; i++)
  86. {
  87. RX_DESC_PACKET(i) = RX_BUF(i);
  88. RX_DESC_CTRL(i) = RCTRL_INT | (ETH_FRAG_SIZE-1);
  89. RX_STAT_INFO(i) = 0;
  90. RX_STAT_HASHCRC(i) = 0;
  91. }
  92. /* Set EMAC Receive Descriptor Registers. */
  93. LPC_EMAC->RxDescriptor = RX_DESC_BASE;
  94. LPC_EMAC->RxStatus = RX_STAT_BASE;
  95. LPC_EMAC->RxDescriptorNumber = NUM_RX_FRAG-1;
  96. /* Rx Descriptors Point to 0 */
  97. LPC_EMAC->RxConsumeIndex = 0;
  98. }
  99. /* init tx descriptor */
  100. rt_inline void tx_descr_init (void)
  101. {
  102. rt_uint32_t i;
  103. for (i = 0; i < NUM_TX_FRAG; i++)
  104. {
  105. TX_DESC_PACKET(i) = TX_BUF(i);
  106. TX_DESC_CTRL(i) = (1ul<<31) | (1ul<<30) | (1ul<<29) | (1ul<<28) | (1ul<<26) | (ETH_FRAG_SIZE-1);
  107. TX_STAT_INFO(i) = 0;
  108. }
  109. /* Set EMAC Transmit Descriptor Registers. */
  110. LPC_EMAC->TxDescriptor = TX_DESC_BASE;
  111. LPC_EMAC->TxStatus = TX_STAT_BASE;
  112. LPC_EMAC->TxDescriptorNumber = NUM_TX_FRAG-1;
  113. /* Tx Descriptors Point to 0 */
  114. LPC_EMAC->TxProduceIndex = 0;
  115. }
  116. /*
  117. TX_EN P1_4
  118. TXD0 P1_0
  119. TXD1 P1_1
  120. RXD0 P1_9
  121. RXD1 P1_10
  122. RX_ER P1_14
  123. CRS_DV P1_8
  124. MDC P1_16
  125. MDIO P1_17
  126. PHY_RESET P3_19
  127. REF_CLK P1_15
  128. */
  129. static rt_err_t lpc17xx_emac_init(rt_device_t dev)
  130. {
  131. /* Initialize the EMAC ethernet controller. */
  132. rt_uint32_t regv, tout, id1, id2;
  133. /* Power Up the EMAC controller. */
  134. LPC_SC->PCONP |= (1UL<<30);
  135. /* config RESET */
  136. PINSEL_ConfigPin(3, 19, 0);
  137. PINSEL_SetPinMode(3, 19, IOCON_MODE_PLAIN);
  138. LPC_GPIO3->DIR |= 1<<19;
  139. LPC_GPIO3->CLR = 1<<19;
  140. /* Enable P1 Ethernet Pins. */
  141. PINSEL_ConfigPin(1, 0, 1); /**< P1_0 ENET_TXD0 */
  142. PINSEL_ConfigPin(1, 1, 1); /**< P1_1 ENET_TXD1 */
  143. PINSEL_ConfigPin(1, 4, 1); /**< P1_4 ENET_TX_EN */
  144. PINSEL_ConfigPin(1, 8, 1); /**< P1_8 ENET_CRS_DV */
  145. PINSEL_ConfigPin(1, 9, 1); /**< P1_9 ENET_RXD0 */
  146. PINSEL_ConfigPin(1, 10, 1); /**< P1_10 ENET_RXD1 */
  147. PINSEL_ConfigPin(1, 14, 1); /**< P1_14 ENET_RX_ER */
  148. PINSEL_ConfigPin(1, 15, 1); /**< P1_15 ENET_REF_CLK */
  149. PINSEL_ConfigPin(1, 16, 1); /**< P1_16 ENET_MDC */
  150. PINSEL_ConfigPin(1, 17, 1); /**< P1_17 ENET_MDIO */
  151. LPC_GPIO3->SET = 1<<19;
  152. /* Reset all EMAC internal modules. */
  153. LPC_EMAC->MAC1 = MAC1_RES_TX | MAC1_RES_MCS_TX | MAC1_RES_RX | MAC1_RES_MCS_RX |
  154. MAC1_SIM_RES | MAC1_SOFT_RES;
  155. LPC_EMAC->Command = CR_REG_RES | CR_TX_RES | CR_RX_RES;
  156. /* A short delay after reset. */
  157. for (tout = 100; tout; tout--);
  158. /* Initialize MAC control registers. */
  159. LPC_EMAC->MAC1 = MAC1_PASS_ALL;
  160. LPC_EMAC->MAC2 = MAC2_CRC_EN | MAC2_PAD_EN;
  161. LPC_EMAC->MAXF = ETH_MAX_FLEN;
  162. LPC_EMAC->CLRT = CLRT_DEF;
  163. LPC_EMAC->IPGR = IPGR_DEF;
  164. /* PCLK=18MHz, clock select=6, MDC=18/6=3MHz */
  165. /* Enable Reduced MII interface. */
  166. LPC_EMAC->MCFG = MCFG_CLK_DIV20 | MCFG_RES_MII;
  167. for (tout = 100; tout; tout--);
  168. LPC_EMAC->MCFG = MCFG_CLK_DIV20;
  169. /* Enable Reduced MII interface. */
  170. LPC_EMAC->Command = CR_RMII | CR_PASS_RUNT_FRM | CR_PASS_RX_FILT;
  171. /* Reset Reduced MII Logic. */
  172. LPC_EMAC->SUPP = SUPP_RES_RMII | SUPP_SPEED;
  173. for (tout = 100; tout; tout--);
  174. LPC_EMAC->SUPP = SUPP_SPEED;
  175. /* Put the PHY in reset mode */
  176. write_PHY (PHY_REG_BMCR, 0x8000);
  177. for (tout = 1000; tout; tout--);
  178. // /* Wait for hardware reset to end. */
  179. // for (tout = 0; tout < 0x100000; tout++)
  180. // {
  181. // regv = read_PHY (PHY_REG_BMCR);
  182. // if (!(regv & 0x8000))
  183. // {
  184. // /* Reset complete */
  185. // break;
  186. // }
  187. // }
  188. // if (tout >= 0x100000)
  189. // {
  190. // rt_kprintf("reset failed\r\n");
  191. // return -RT_ERROR; /* reset failed */
  192. // }
  193. // /* Check if this is a DP83848C PHY. */
  194. // id1 = read_PHY (PHY_REG_IDR1);
  195. // id2 = read_PHY (PHY_REG_IDR2);
  196. //
  197. // if (((id1 << 16) | (id2 & 0xFFF0)) != DP83848C_ID)
  198. // return -RT_ERROR;
  199. /* Configure the PHY device */
  200. /* Configure the PHY device */
  201. switch (lpc17xx_emac_device.phy_mode)
  202. {
  203. case EMAC_PHY_AUTO:
  204. /* Use autonegotiation about the link speed. */
  205. write_PHY (PHY_REG_BMCR, PHY_AUTO_NEG);
  206. /* Wait to complete Auto_Negotiation. */
  207. // for (tout = 0; tout < 0x100000; tout++)
  208. // {
  209. // regv = read_PHY (PHY_REG_BMSR);
  210. // if (regv & 0x0020)
  211. // {
  212. // /* Autonegotiation Complete. */
  213. // break;
  214. // }
  215. // }
  216. break;
  217. case EMAC_PHY_10MBIT:
  218. /* Connect at 10MBit */
  219. write_PHY (PHY_REG_BMCR, PHY_FULLD_10M);
  220. break;
  221. case EMAC_PHY_100MBIT:
  222. /* Connect at 100MBit */
  223. write_PHY (PHY_REG_BMCR, PHY_FULLD_100M);
  224. break;
  225. }
  226. if (tout >= 0x100000) return -RT_ERROR; // auto_neg failed
  227. // /* Check the link status. */
  228. // for (tout = 0; tout < 0x10000; tout++)
  229. // {
  230. // regv = read_PHY (PHY_REG_STS);
  231. // if (regv & 0x0001)
  232. // {
  233. // /* Link is on. */
  234. // break;
  235. // }
  236. // }
  237. // if (tout >= 0x10000) return -RT_ERROR;
  238. regv = 0x0004;
  239. /* Configure Full/Half Duplex mode. */
  240. if (regv & 0x0004)
  241. {
  242. /* Full duplex is enabled. */
  243. LPC_EMAC->MAC2 |= MAC2_FULL_DUP;
  244. LPC_EMAC->Command |= CR_FULL_DUP;
  245. LPC_EMAC->IPGT = IPGT_FULL_DUP;
  246. }
  247. else
  248. {
  249. /* Half duplex mode. */
  250. LPC_EMAC->IPGT = IPGT_HALF_DUP;
  251. }
  252. /* Configure 100MBit/10MBit mode. */
  253. if (regv & 0x0002)
  254. {
  255. /* 10MBit mode. */
  256. LPC_EMAC->SUPP = 0;
  257. }
  258. else
  259. {
  260. /* 100MBit mode. */
  261. LPC_EMAC->SUPP = SUPP_SPEED;
  262. }
  263. /* Set the Ethernet MAC Address registers */
  264. LPC_EMAC->SA0 = (lpc17xx_emac_device.dev_addr[1]<<8) | lpc17xx_emac_device.dev_addr[0];
  265. LPC_EMAC->SA1 = (lpc17xx_emac_device.dev_addr[3]<<8) | lpc17xx_emac_device.dev_addr[2];
  266. LPC_EMAC->SA2 = (lpc17xx_emac_device.dev_addr[5]<<8) | lpc17xx_emac_device.dev_addr[4];
  267. /* Initialize Tx and Rx DMA Descriptors */
  268. rx_descr_init ();
  269. tx_descr_init ();
  270. /* Receive Broadcast and Perfect Match Packets */
  271. LPC_EMAC->RxFilterCtrl = RFC_BCAST_EN | RFC_PERFECT_EN;
  272. /* Reset all interrupts */
  273. LPC_EMAC->IntClear = 0xFFFF;
  274. /* Enable EMAC interrupts. */
  275. LPC_EMAC->IntEnable = INT_RX_DONE | INT_TX_DONE;
  276. /* Enable receive and transmit mode of MAC Ethernet core */
  277. LPC_EMAC->Command |= (CR_RX_EN | CR_TX_EN);
  278. LPC_EMAC->MAC1 |= MAC1_REC_EN;
  279. /* Enable the ENET Interrupt */
  280. NVIC_EnableIRQ(ENET_IRQn);
  281. return RT_EOK;
  282. }
  283. static rt_err_t lpc17xx_emac_open(rt_device_t dev, rt_uint16_t oflag)
  284. {
  285. return RT_EOK;
  286. }
  287. static rt_err_t lpc17xx_emac_close(rt_device_t dev)
  288. {
  289. return RT_EOK;
  290. }
  291. static rt_size_t lpc17xx_emac_read(rt_device_t dev, rt_off_t pos, void* buffer, rt_size_t size)
  292. {
  293. rt_set_errno(-RT_ENOSYS);
  294. return 0;
  295. }
  296. static rt_size_t lpc17xx_emac_write (rt_device_t dev, rt_off_t pos, const void* buffer, rt_size_t size)
  297. {
  298. rt_set_errno(-RT_ENOSYS);
  299. return 0;
  300. }
  301. static rt_err_t lpc17xx_emac_control(rt_device_t dev, rt_uint8_t cmd, void *args)
  302. {
  303. switch (cmd)
  304. {
  305. case NIOCTL_GADDR:
  306. /* get mac address */
  307. if (args) rt_memcpy(args, lpc17xx_emac_device.dev_addr, 6);
  308. else return -RT_ERROR;
  309. break;
  310. default :
  311. break;
  312. }
  313. return RT_EOK;
  314. }
  315. /* EtherNet Device Interface */
  316. /* transmit packet. */
  317. rt_err_t lpc17xx_emac_tx( rt_device_t dev, struct pbuf* p)
  318. {
  319. rt_uint32_t Index, IndexNext;
  320. struct pbuf *q;
  321. rt_uint8_t *ptr;
  322. /* take a slot */
  323. rt_sem_take(&sem_slot, RT_WAITING_FOREVER);
  324. /* lock EMAC device */
  325. rt_sem_take(&sem_lock, RT_WAITING_FOREVER);
  326. /* get produce index */
  327. Index = LPC_EMAC->TxProduceIndex;
  328. /* calculate next index */
  329. IndexNext = LPC_EMAC->TxProduceIndex + 1;
  330. if(IndexNext > LPC_EMAC->TxDescriptorNumber)
  331. IndexNext = 0;
  332. /* copy data to tx buffer */
  333. q = p;
  334. ptr = (rt_uint8_t*)TX_BUF(Index);
  335. while (q)
  336. {
  337. memcpy(ptr, q->payload, q->len);
  338. ptr += q->len;
  339. q = q->next;
  340. }
  341. TX_DESC_CTRL(Index) &= ~0x7ff;
  342. TX_DESC_CTRL(Index) |= (p->tot_len - 1) & 0x7ff;
  343. /* change index to the next */
  344. LPC_EMAC->TxProduceIndex = IndexNext;
  345. /* unlock EMAC device */
  346. rt_sem_release(&sem_lock);
  347. return RT_EOK;
  348. }
  349. /* reception packet. */
  350. struct pbuf *lpc17xx_emac_rx(rt_device_t dev)
  351. {
  352. struct pbuf* p;
  353. rt_uint32_t size;
  354. rt_uint32_t Index;
  355. /* init p pointer */
  356. p = RT_NULL;
  357. /* lock EMAC device */
  358. rt_sem_take(&sem_lock, RT_WAITING_FOREVER);
  359. Index = LPC_EMAC->RxConsumeIndex;
  360. if(Index != LPC_EMAC->RxProduceIndex)
  361. {
  362. size = (RX_STAT_INFO(Index) & 0x7ff)+1;
  363. if (size > ETH_FRAG_SIZE) size = ETH_FRAG_SIZE;
  364. /* allocate buffer */
  365. p = pbuf_alloc(PBUF_LINK, size, PBUF_RAM);
  366. if (p != RT_NULL)
  367. {
  368. struct pbuf* q;
  369. rt_uint8_t *ptr;
  370. ptr = (rt_uint8_t*)RX_BUF(Index);
  371. for (q = p; q != RT_NULL; q= q->next)
  372. {
  373. memcpy(q->payload, ptr, q->len);
  374. ptr += q->len;
  375. }
  376. }
  377. /* move Index to the next */
  378. if(++Index > LPC_EMAC->RxDescriptorNumber)
  379. Index = 0;
  380. /* set consume index */
  381. LPC_EMAC->RxConsumeIndex = Index;
  382. }
  383. else
  384. {
  385. /* Enable RxDone interrupt */
  386. LPC_EMAC->IntEnable = INT_RX_DONE | INT_TX_DONE;
  387. }
  388. /* unlock EMAC device */
  389. rt_sem_release(&sem_lock);
  390. return p;
  391. }
  392. void lpc17xx_emac_hw_init(void)
  393. {
  394. rt_sem_init(&sem_slot, "tx_slot", NUM_TX_FRAG, RT_IPC_FLAG_FIFO);
  395. rt_sem_init(&sem_lock, "eth_lock", 1, RT_IPC_FLAG_FIFO);
  396. /* set autonegotiation mode */
  397. lpc17xx_emac_device.phy_mode = EMAC_PHY_AUTO;
  398. // OUI 00-60-37 NXP Semiconductors
  399. lpc17xx_emac_device.dev_addr[0] = 0x00;
  400. lpc17xx_emac_device.dev_addr[1] = 0x60;
  401. lpc17xx_emac_device.dev_addr[2] = 0x37;
  402. /* set mac address: (only for test) */
  403. lpc17xx_emac_device.dev_addr[3] = 0xA2;
  404. lpc17xx_emac_device.dev_addr[4] = 0x45;
  405. lpc17xx_emac_device.dev_addr[5] = 0x5E;
  406. lpc17xx_emac_device.parent.parent.init = lpc17xx_emac_init;
  407. lpc17xx_emac_device.parent.parent.open = lpc17xx_emac_open;
  408. lpc17xx_emac_device.parent.parent.close = lpc17xx_emac_close;
  409. lpc17xx_emac_device.parent.parent.read = lpc17xx_emac_read;
  410. lpc17xx_emac_device.parent.parent.write = lpc17xx_emac_write;
  411. lpc17xx_emac_device.parent.parent.control = lpc17xx_emac_control;
  412. lpc17xx_emac_device.parent.parent.user_data = RT_NULL;
  413. lpc17xx_emac_device.parent.eth_rx = lpc17xx_emac_rx;
  414. lpc17xx_emac_device.parent.eth_tx = lpc17xx_emac_tx;
  415. eth_device_init(&(lpc17xx_emac_device.parent), "e0");
  416. }
  417. #ifdef RT_USING_FINSH
  418. #include <finsh.h>
  419. void emac_dump()
  420. {
  421. // rt_kprintf("IntCount : %d\n", intcount);
  422. rt_kprintf("Status : %08x\n", LPC_EMAC->Status);
  423. rt_kprintf("Command : %08x\n", LPC_EMAC->Command);
  424. rt_kprintf("RxStatus : %08x\n", LPC_EMAC->RxStatus);
  425. rt_kprintf("TxStatus : %08x\n", LPC_EMAC->TxStatus);
  426. rt_kprintf("IntEnable: %08x\n", LPC_EMAC->IntEnable);
  427. rt_kprintf("IntStatus: %08x\n", LPC_EMAC->IntStatus);
  428. }
  429. FINSH_FUNCTION_EXPORT(emac_dump, dump emac register);
  430. #endif