drv_can.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339
  1. /*
  2. * Copyright (C) 2022-2024, Xiaohua Semiconductor Co., Ltd.
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-04-28 CDT first version
  9. * 2022-06-07 xiaoxiaolisunny add hc32f460 series
  10. * 2022-06-08 CDT fix a bug of RT_CAN_CMD_SET_FILTER
  11. * 2022-06-15 lianghongquan fix bug, FILTER_COUNT, RT_CAN_CMD_SET_FILTER, interrupt setup and processing.
  12. */
  13. #include "drv_can.h"
  14. #include <drv_config.h>
  15. #include <board_config.h>
  16. #if defined(BSP_USING_CAN)
  17. #define LOG_TAG "drv_can"
  18. #if defined(BSP_USING_CAN1) || defined(BSP_USING_CAN2)
  19. #if defined(RT_CAN_USING_CANFD) && defined(HC32F460)
  20. #error "Selected mcu does not support canfd!"
  21. #endif
  22. #define TSEG1_MIN_FOR_CAN2_0 (2U)
  23. #define TSEG1_MAX_FOR_CAN2_0 (65U)
  24. #define TSEG1_MIN_FOR_CANFD_ARBITRATION (2U)
  25. #define TSEG1_MAX_FOR_CANFD_ARBITRATION (65U)
  26. #define TSEG1_MIN_FOR_CANFD_DATA (2U)
  27. #define TSEG1_MAX_FOR_CANFD_DATA (17U)
  28. #define TSEG2_MIN_FOR_CAN2_0 (1U)
  29. #define TSEG2_MAX_FOR_CAN2_0 (8U)
  30. #define TSEG2_MIN_FOR_CANFD_ARBITRATION (1U)
  31. #define TSEG2_MAX_FOR_CANFD_ARBITRATION (32U)
  32. #define TSEG2_MIN_FOR_CANFD_DATA (1U)
  33. #define TSEG2_MAX_FOR_CANFD_DATA (8U)
  34. #define TSJW_MIN_FOR_CAN2_0 (1U)
  35. #define TSJW_MAX_FOR_CAN2_0 (16U)
  36. #define TSJW_MIN_FOR_CANFD_ARBITRATION (1U)
  37. #define TSJW_MAX_FOR_CANFD_ARBITRATION (16U)
  38. #define TSJW_MIN_FOR_CANFD_DATA (1U)
  39. #define TSJW_MAX_FOR_CANFD_DATA (8U)
  40. #define NUM_TQ_MIN_FOR_CAN2_0 (8U)
  41. #define NUM_TQ_MAX_FOR_CAN2_0 (TSEG1_MAX_FOR_CAN2_0 + TSEG2_MAX_FOR_CAN2_0)
  42. #define NUM_TQ_MIN_FOR_CANFD_ARBITRATION (8U)
  43. #define NUM_TQ_MAX_FOR_CANFD_ARBITRATION (TSEG1_MAX_FOR_CANFD_ARBITRATION + TSEG2_MAX_FOR_CANFD_ARBITRATION)
  44. #define NUM_TQ_MIN_FOR_CANFD_DATA (8U)
  45. #define NUM_TQ_MAX_FOR_CANFD_DATA (TSEG1_MAX_FOR_CANFD_DATA + TSEG2_MAX_FOR_CANFD_DATA)
  46. #define NUM_PRESCALE_MAX (256U)
  47. #define MIN_TQ_MUL_PRESCALE (4U)
  48. #define CAN_BIT_TIMING_CAN2_0 (1U << 0)
  49. #define CAN_BIT_TIMING_CANFD_ARBITRATION (1U << 1)
  50. #define CAN_BIT_TIMING_CANFD_DATA (1U << 2)
  51. #if defined(HC32F4A0)
  52. #define FILTER_COUNT (16U)
  53. #define CAN1_INT_SRC (INT_SRC_CAN1_HOST)
  54. #define CAN2_INT_SRC (INT_SRC_CAN2_HOST)
  55. #endif
  56. #if defined (HC32F460)
  57. #define FILTER_COUNT (8U)
  58. #define CAN1_INT_SRC (INT_SRC_CAN_INT)
  59. #endif
  60. #define IS_VALID_PRIV_MODE(mode) ((mode == RT_CAN_MODE_PRIV) || (mode == RT_CAN_MODE_NOPRIV))
  61. #define IS_VALID_WORK_MODE(mode) (mode <= RT_CAN_MODE_LOOPBACKANLISTEN)
  62. #define IS_VALID_BAUD_RATE_CAN2_0(baud) (baud == (CAN10kBaud) \
  63. || baud == (CAN20kBaud) \
  64. || baud == (CAN50kBaud) \
  65. || baud == (CAN125kBaud) \
  66. || baud == (CAN250kBaud) \
  67. || baud == (CAN500kBaud) \
  68. || baud == (CAN1MBaud) \
  69. )
  70. #define IS_VALID_BAUD_RATE_CANFD_ARBITRATION(baud) IS_VALID_BAUD_RATE_CAN2_0(baud)
  71. #define IS_VALID_BAUD_RATE_CANFD_DATA(baud) (baud == (CANFD_DATA_BAUD_1M) \
  72. || baud == (CANFD_DATA_BAUD_2M) \
  73. || baud == (CANFD_DATA_BAUD_4M) \
  74. || baud == (CANFD_DATA_BAUD_5M) \
  75. || baud == (CANFD_DATA_BAUD_8M) \
  76. )
  77. enum
  78. {
  79. #ifdef BSP_USING_CAN1
  80. CAN1_INDEX,
  81. #endif
  82. #ifdef BSP_USING_CAN2
  83. CAN2_INDEX,
  84. #endif
  85. CAN_INDEX_MAX,
  86. };
  87. struct can_baud_rate_tab
  88. {
  89. rt_uint32_t baud_rate;
  90. stc_can_bit_time_config_t ll_sbt;
  91. };
  92. struct canfd_baud_rate_tab
  93. {
  94. rt_uint32_t clk_src;
  95. rt_uint8_t phase;
  96. rt_uint32_t baud;
  97. stc_can_bit_time_config_t ll_bt;
  98. };
  99. typedef struct
  100. {
  101. uint8_t tq_min;
  102. uint8_t tq_max;
  103. uint8_t seg1_min;
  104. uint8_t seg1_max;
  105. uint8_t seg2_min;
  106. uint8_t seg2_max;
  107. uint8_t sjw_min;
  108. uint8_t sjw_max;
  109. uint8_t min_diff_seg1_minus_seg2;
  110. } can_bit_timing_table_t;
  111. #ifndef RT_CAN_USING_CANFD
  112. static const struct can_baud_rate_tab _g_baudrate_tab[] =
  113. {
  114. {CAN1MBaud, CAN_BIT_TIME_CONFIG_1M_BAUD},
  115. {CAN800kBaud, CAN_BIT_TIME_CONFIG_800K_BAUD},
  116. {CAN500kBaud, CAN_BIT_TIME_CONFIG_500K_BAUD},
  117. {CAN250kBaud, CAN_BIT_TIME_CONFIG_250K_BAUD},
  118. {CAN125kBaud, CAN_BIT_TIME_CONFIG_125K_BAUD},
  119. {CAN100kBaud, CAN_BIT_TIME_CONFIG_100K_BAUD},
  120. {CAN50kBaud, CAN_BIT_TIME_CONFIG_50K_BAUD},
  121. {CAN20kBaud, CAN_BIT_TIME_CONFIG_20K_BAUD},
  122. {CAN10kBaud, CAN_BIT_TIME_CONFIG_10K_BAUD},
  123. };
  124. #endif
  125. typedef struct
  126. {
  127. struct rt_can_device rt_can;
  128. struct can_dev_init_params init;
  129. CM_CAN_TypeDef *instance;
  130. stc_can_init_t ll_init;
  131. } can_device;
  132. #ifdef RT_CAN_USING_CANFD
  133. static const can_bit_timing_table_t _g_can_bit_timing_tbl[3] =
  134. {
  135. {
  136. .tq_min = NUM_TQ_MIN_FOR_CAN2_0,
  137. .tq_max = NUM_TQ_MAX_FOR_CAN2_0,
  138. .seg1_min = TSEG1_MIN_FOR_CAN2_0,
  139. .seg1_max = TSEG1_MAX_FOR_CAN2_0,
  140. .seg2_min = TSEG2_MIN_FOR_CAN2_0,
  141. .seg2_max = TSEG2_MAX_FOR_CAN2_0,
  142. .sjw_min = TSJW_MIN_FOR_CAN2_0,
  143. .sjw_max = TSJW_MAX_FOR_CAN2_0,
  144. .min_diff_seg1_minus_seg2 = 2,
  145. },
  146. {
  147. .tq_min = NUM_TQ_MIN_FOR_CANFD_ARBITRATION,
  148. .tq_max = NUM_TQ_MAX_FOR_CANFD_ARBITRATION,
  149. .seg1_min = TSEG1_MIN_FOR_CANFD_ARBITRATION,
  150. .seg1_max = TSEG1_MAX_FOR_CANFD_ARBITRATION,
  151. .seg2_min = TSEG2_MIN_FOR_CANFD_ARBITRATION,
  152. .seg2_max = TSEG2_MAX_FOR_CANFD_ARBITRATION,
  153. .sjw_min = TSJW_MIN_FOR_CANFD_ARBITRATION,
  154. .sjw_max = TSJW_MAX_FOR_CANFD_ARBITRATION,
  155. .min_diff_seg1_minus_seg2 = 2,
  156. },
  157. {
  158. .tq_min = NUM_TQ_MIN_FOR_CANFD_DATA,
  159. .tq_max = NUM_TQ_MAX_FOR_CANFD_DATA,
  160. .seg1_min = TSEG1_MIN_FOR_CANFD_DATA,
  161. .seg1_max = TSEG1_MAX_FOR_CANFD_DATA,
  162. .seg2_min = TSEG2_MIN_FOR_CANFD_DATA,
  163. .seg2_max = TSEG2_MAX_FOR_CANFD_DATA,
  164. .sjw_min = TSJW_MIN_FOR_CANFD_DATA,
  165. .sjw_max = TSJW_MAX_FOR_CANFD_DATA,
  166. .min_diff_seg1_minus_seg2 = 1,
  167. }
  168. };
  169. static const struct canfd_baud_rate_tab _g_baudrate_fd[] =
  170. {
  171. {CAN_CLOCK_SRC_20M, CAN_BIT_TIMING_CANFD_ARBITRATION, CANFD_ARBITRATION_BAUD_250K, 1U, 64U, 16U, 16U},
  172. {CAN_CLOCK_SRC_20M, CAN_BIT_TIMING_CANFD_ARBITRATION, CANFD_ARBITRATION_BAUD_500K, 1U, 32U, 8U, 8U},
  173. {CAN_CLOCK_SRC_20M, CAN_BIT_TIMING_CANFD_ARBITRATION | CAN_BIT_TIMING_CANFD_DATA, CANFD_DATA_BAUD_1M, 1U, 16U, 4U, 4U},
  174. {CAN_CLOCK_SRC_20M, CAN_BIT_TIMING_CANFD_ARBITRATION | CAN_BIT_TIMING_CANFD_DATA, CANFD_DATA_BAUD_2M, 1U, 8U, 2U, 2U},
  175. {CAN_CLOCK_SRC_20M, CAN_BIT_TIMING_CANFD_ARBITRATION | CAN_BIT_TIMING_CANFD_DATA, CANFD_DATA_BAUD_4M, 1U, 4U, 1U, 1U},
  176. {CAN_CLOCK_SRC_20M, CAN_BIT_TIMING_CANFD_ARBITRATION | CAN_BIT_TIMING_CANFD_DATA, CANFD_DATA_BAUD_5M, 1U, 3U, 1U, 1U},
  177. {CAN_CLOCK_SRC_40M, CAN_BIT_TIMING_CANFD_ARBITRATION, CANFD_ARBITRATION_BAUD_250K, 2U, 64U, 16U, 16U},
  178. {CAN_CLOCK_SRC_40M, CAN_BIT_TIMING_CANFD_ARBITRATION, CANFD_ARBITRATION_BAUD_500K, 1U, 64U, 16U, 16U},
  179. {CAN_CLOCK_SRC_40M, CAN_BIT_TIMING_CANFD_ARBITRATION, CANFD_DATA_BAUD_1M, 1U, 32U, 8U, 8U},
  180. {CAN_CLOCK_SRC_40M, CAN_BIT_TIMING_CANFD_ARBITRATION | CAN_BIT_TIMING_CANFD_DATA, CANFD_DATA_BAUD_2M, 1U, 16U, 4U, 4U},
  181. {CAN_CLOCK_SRC_40M, CAN_BIT_TIMING_CANFD_ARBITRATION | CAN_BIT_TIMING_CANFD_DATA, CANFD_DATA_BAUD_4M, 1U, 8U, 2U, 2U},
  182. {CAN_CLOCK_SRC_40M, CAN_BIT_TIMING_CANFD_ARBITRATION | CAN_BIT_TIMING_CANFD_DATA, CANFD_DATA_BAUD_5M, 1U, 6U, 2U, 2U},
  183. {CAN_CLOCK_SRC_40M, CAN_BIT_TIMING_CANFD_ARBITRATION | CAN_BIT_TIMING_CANFD_DATA, CANFD_DATA_BAUD_8M, 1U, 4U, 1U, 1U},
  184. {CAN_CLOCK_SRC_80M, CAN_BIT_TIMING_CANFD_ARBITRATION, CANFD_ARBITRATION_BAUD_250K, 4U, 64U, 16U},
  185. {CAN_CLOCK_SRC_80M, CAN_BIT_TIMING_CANFD_ARBITRATION, CANFD_ARBITRATION_BAUD_500K, 2U, 64U, 16U},
  186. {CAN_CLOCK_SRC_80M, CAN_BIT_TIMING_CANFD_ARBITRATION, CANFD_DATA_BAUD_1M, 2U, 32U, 8U, 8U},
  187. {CAN_CLOCK_SRC_80M, CAN_BIT_TIMING_CANFD_ARBITRATION | CAN_BIT_TIMING_CANFD_DATA, CANFD_DATA_BAUD_2M, 2U, 16U, 4U, 4U},
  188. {CAN_CLOCK_SRC_80M, CAN_BIT_TIMING_CANFD_ARBITRATION | CAN_BIT_TIMING_CANFD_DATA, CANFD_DATA_BAUD_4M, 1U, 16U, 4U, 4U},
  189. {CAN_CLOCK_SRC_80M, CAN_BIT_TIMING_CANFD_ARBITRATION | CAN_BIT_TIMING_CANFD_DATA, CANFD_DATA_BAUD_5M, 1U, 12U, 4U, 4U},
  190. {CAN_CLOCK_SRC_80M, CAN_BIT_TIMING_CANFD_ARBITRATION | CAN_BIT_TIMING_CANFD_DATA, CANFD_DATA_BAUD_8M, 1U, 8U, 2U, 2U},
  191. };
  192. #endif
  193. static can_device _g_can_dev_array[] =
  194. {
  195. #if defined(HC32F4A0)
  196. #ifdef BSP_USING_CAN1
  197. {
  198. {0},
  199. CAN1_INIT_PARAMS,
  200. .instance = CM_CAN1,
  201. },
  202. #endif
  203. #ifdef BSP_USING_CAN2
  204. {
  205. {0},
  206. CAN2_INIT_PARAMS,
  207. .instance = CM_CAN2,
  208. },
  209. #endif
  210. #endif
  211. #if defined (HC32F460)
  212. #ifdef BSP_USING_CAN1
  213. {
  214. {0},
  215. CAN1_INIT_PARAMS,
  216. .instance = CM_CAN,
  217. },
  218. #endif
  219. #endif
  220. };
  221. static void _init_ll_struct_filter(can_device *p_can_dev);
  222. #ifndef RT_CAN_USING_CANFD
  223. static rt_uint32_t _get_can_baud_index(rt_uint32_t baud)
  224. {
  225. rt_uint32_t len, index;
  226. len = sizeof(_g_baudrate_tab) / sizeof(_g_baudrate_tab[0]);
  227. for (index = 0; index < len; index++)
  228. {
  229. if (_g_baudrate_tab[index].baud_rate == baud)
  230. return index;
  231. }
  232. return 0; /* default baud is CAN1MBaud */
  233. }
  234. #endif
  235. static rt_uint32_t _get_can_work_mode(rt_uint32_t mode)
  236. {
  237. rt_uint32_t work_mode;
  238. switch (mode)
  239. {
  240. case RT_CAN_MODE_NORMAL:
  241. work_mode = CAN_WORK_MD_NORMAL;
  242. break;
  243. case RT_CAN_MODE_LISTEN:
  244. work_mode = CAN_WORK_MD_SILENT;
  245. break;
  246. case RT_CAN_MODE_LOOPBACK:
  247. work_mode = CAN_WORK_MD_ELB;
  248. break;
  249. case RT_CAN_MODE_LOOPBACKANLISTEN:
  250. work_mode = CAN_WORK_MD_ELB_SILENT;
  251. break;
  252. default:
  253. work_mode = CAN_WORK_MD_NORMAL;
  254. break;
  255. }
  256. return work_mode;
  257. }
  258. static uint32_t _get_filter_idx(struct rt_can_filter_config *p_filter_in)
  259. {
  260. uint32_t filter_selected = 0;
  261. for (int i = 0; i < p_filter_in->count; i++)
  262. {
  263. if (p_filter_in->items[i].hdr_bank != -1)
  264. {
  265. filter_selected |= 1 << p_filter_in->items[i].hdr_bank;
  266. }
  267. }
  268. for (int i = 0; i < p_filter_in->count; i++)
  269. {
  270. if (p_filter_in->items[i].hdr_bank == -1)
  271. {
  272. for (int j = 0; j < FILTER_COUNT; j++)
  273. {
  274. if ((filter_selected & 1 << j) == 0)
  275. {
  276. p_filter_in->items[i].hdr_bank = j;
  277. filter_selected |= 1 << p_filter_in->items[i].hdr_bank;
  278. break;
  279. }
  280. }
  281. }
  282. }
  283. return filter_selected;
  284. }
  285. static uint8_t _get_can_data_bytes_len(uint32_t dlc)
  286. {
  287. uint8_t data_bytes = 0;
  288. dlc &= 0xFU;
  289. if (dlc <= 8U)
  290. {
  291. data_bytes = dlc;
  292. }
  293. else
  294. {
  295. switch (dlc)
  296. {
  297. case CAN_DLC12:
  298. data_bytes = 12U;
  299. break;
  300. case CAN_DLC16:
  301. data_bytes = 16U;
  302. break;
  303. case CAN_DLC20:
  304. data_bytes = 20U;
  305. break;
  306. case CAN_DLC24:
  307. data_bytes = 24U;
  308. break;
  309. case CAN_DLC32:
  310. data_bytes = 32U;
  311. break;
  312. case CAN_DLC48:
  313. data_bytes = 48U;
  314. break;
  315. case CAN_DLC64:
  316. data_bytes = 64U;
  317. break;
  318. default:
  319. /* Code should never touch here */
  320. break;
  321. }
  322. }
  323. return data_bytes;
  324. }
  325. static rt_bool_t _check_filter_params(struct rt_can_filter_config *p_filter_in)
  326. {
  327. RT_ASSERT(p_filter_in != NULL);
  328. RT_ASSERT(p_filter_in->count <= FILTER_COUNT);
  329. for (int i = 0; i < p_filter_in->count; i++)
  330. {
  331. if (p_filter_in->items[i].hdr_bank != -1 && p_filter_in->items[i].hdr_bank >= FILTER_COUNT)
  332. {
  333. RT_ASSERT(p_filter_in->items[i].hdr_bank < FILTER_COUNT);
  334. return RT_FALSE;
  335. }
  336. if (p_filter_in->items[i].mode == 1)
  337. {
  338. RT_ASSERT(p_filter_in->items[i].mode == 0);
  339. return RT_FALSE;
  340. }
  341. if (p_filter_in->items[i].rtr == 1)
  342. {
  343. RT_ASSERT(p_filter_in->items[i].rtr == 0);
  344. return RT_FALSE;
  345. }
  346. }
  347. return RT_TRUE;
  348. }
  349. #ifdef RT_CAN_USING_CANFD
  350. static uint32_t _get_can_clk_src(CM_CAN_TypeDef *CANx)
  351. {
  352. uint32_t can_clk = 0;
  353. switch ((rt_uint32_t)CANx)
  354. {
  355. #ifdef BSP_USING_CAN1
  356. case (rt_uint32_t)CM_CAN1:
  357. can_clk = CAN1_CLOCK_SEL;
  358. break;
  359. #endif
  360. #ifdef BSP_USING_CAN2
  361. case (rt_uint32_t)CM_CAN2:
  362. can_clk = CAN2_CLOCK_SEL;
  363. break;
  364. #endif
  365. default:
  366. break;
  367. }
  368. return can_clk;
  369. }
  370. static rt_bool_t _get_can_bit_timing_default(uint32_t can_clk, rt_uint32_t baud, rt_uint32_t option,
  371. stc_can_bit_time_config_t *p_stc_bit_cfg)
  372. {
  373. rt_uint32_t len, index;
  374. rt_bool_t found = RT_FALSE;
  375. len = sizeof(_g_baudrate_fd) / sizeof(_g_baudrate_fd[0]);
  376. for (index = 0; index < len; index++)
  377. {
  378. if ((_g_baudrate_fd[index].clk_src == can_clk) && \
  379. ((_g_baudrate_fd[index].phase & option) == option) \
  380. )
  381. {
  382. if (_g_baudrate_fd[index].baud == baud)
  383. {
  384. found = RT_TRUE;
  385. break;
  386. }
  387. }
  388. }
  389. if (found)
  390. {
  391. rt_memcpy(p_stc_bit_cfg, &_g_baudrate_fd[index].ll_bt, sizeof(stc_can_bit_time_config_t));
  392. }
  393. return found;
  394. }
  395. static inline void _get_can_bit_timing(stc_can_bit_time_config_t *p_ll_time, struct rt_can_bit_timing *p_cfg_time)
  396. {
  397. p_ll_time->u32Prescaler = p_cfg_time->prescaler;
  398. p_ll_time->u32TimeSeg1 = p_cfg_time->num_seg1;
  399. p_ll_time->u32TimeSeg2 = p_cfg_time->num_seg2;
  400. p_ll_time->u32SJW = p_cfg_time->num_sjw;
  401. }
  402. static inline void _get_can_bit_timing_fd(stc_canfd_config_t *p_ll_time, struct rt_can_bit_timing *p_cfg_time)
  403. {
  404. p_ll_time->stcBitCfg.u32Prescaler = p_cfg_time->prescaler;
  405. p_ll_time->stcBitCfg.u32TimeSeg1 = p_cfg_time->num_seg1;
  406. p_ll_time->stcBitCfg.u32TimeSeg2 = p_cfg_time->num_seg2;
  407. p_ll_time->stcBitCfg.u32SJW = p_cfg_time->num_sjw;
  408. p_ll_time->u8SSPOffset = p_cfg_time->num_sspoff;
  409. if (p_cfg_time->num_sspoff)
  410. {
  411. p_ll_time->u8TDC = CAN_FD_TDC_ENABLE;
  412. }
  413. }
  414. static rt_err_t _get_can_closest_prescaler(uint32_t num_tq_mul_prescaler, uint32_t start_prescaler,
  415. uint32_t max_tq, uint32_t min_tq)
  416. {
  417. rt_bool_t has_found = RT_FALSE;
  418. uint32_t prescaler = start_prescaler;
  419. while (!has_found)
  420. {
  421. if ((num_tq_mul_prescaler / prescaler > max_tq) || (num_tq_mul_prescaler % prescaler != 0))
  422. {
  423. ++prescaler;
  424. continue;
  425. }
  426. else
  427. {
  428. has_found = RT_TRUE;
  429. break;
  430. }
  431. }
  432. uint32_t tq = num_tq_mul_prescaler / prescaler;
  433. if (tq * prescaler == num_tq_mul_prescaler)
  434. {
  435. has_found = RT_TRUE;
  436. }
  437. else if (tq < min_tq)
  438. {
  439. has_found = RT_FALSE;
  440. }
  441. return has_found ? prescaler : 0U;
  442. }
  443. static rt_err_t _calc_can_bit_timing(CM_CAN_TypeDef *CANx, int option, uint32_t baudrate,
  444. stc_can_bit_time_config_t *p_stc_bit_cfg)
  445. {
  446. rt_err_t status = -RT_ERROR;
  447. uint32_t can_clk = _get_can_clk_src(CANx);
  448. if (_get_can_bit_timing_default(can_clk, baudrate, option, p_stc_bit_cfg) == RT_TRUE)
  449. {
  450. status = RT_EOK;
  451. return status;
  452. }
  453. do
  454. {
  455. uint8_t idx = 0;
  456. for (int i = 0; i < 3; i++)
  457. {
  458. if (option & (1 << i))
  459. {
  460. idx = (uint8_t)i;
  461. break;
  462. }
  463. }
  464. if ((idx >= 3) || (baudrate == 0U) ||
  465. (can_clk / baudrate < MIN_TQ_MUL_PRESCALE) || (p_stc_bit_cfg == NULL))
  466. {
  467. break;
  468. }
  469. const can_bit_timing_table_t *tbl = &_g_can_bit_timing_tbl[idx];
  470. if (can_clk / baudrate < tbl->tq_min)
  471. {
  472. break;
  473. }
  474. uint32_t num_tq_mul_prescaler = can_clk / baudrate;
  475. uint32_t start_prescaler = 1U;
  476. uint32_t num_seg1, num_seg2;
  477. rt_bool_t has_found = RT_FALSE;
  478. /* Find out the minimum prescaler */
  479. uint32_t current_prescaler;
  480. while (!has_found)
  481. {
  482. current_prescaler = _get_can_closest_prescaler(num_tq_mul_prescaler, start_prescaler,
  483. tbl->tq_max,
  484. tbl->tq_min);
  485. if ((current_prescaler < start_prescaler) || (current_prescaler > NUM_PRESCALE_MAX))
  486. {
  487. break;
  488. }
  489. uint32_t num_tq = num_tq_mul_prescaler / current_prescaler;
  490. num_seg2 = (num_tq - tbl->min_diff_seg1_minus_seg2) / 2U;
  491. num_seg1 = num_tq - num_seg2;
  492. while (num_seg2 > tbl->seg2_max)
  493. {
  494. num_seg2--;
  495. num_seg1++;
  496. }
  497. /* Recommended sample point is 75% - 80% */
  498. while ((num_seg1 * 1000U) / num_tq < CAN_SAMPLEPOINT_MIN)
  499. {
  500. ++num_seg1;
  501. --num_seg2;
  502. }
  503. if ((num_seg1 * 1000U) / num_tq > CAN_SAMPLEPOINT_MAX)
  504. {
  505. break;
  506. }
  507. if ((num_seg2 >= tbl->seg2_min) && (num_seg1 <= tbl->seg1_max))
  508. {
  509. has_found = RT_TRUE;
  510. }
  511. else
  512. {
  513. start_prescaler = current_prescaler + 1U;
  514. }
  515. }
  516. if (has_found)
  517. {
  518. uint32_t num_sjw = LL_MIN(tbl->sjw_max, num_seg2);
  519. p_stc_bit_cfg->u32TimeSeg1 = num_seg1;
  520. p_stc_bit_cfg->u32TimeSeg2 = num_seg2;
  521. p_stc_bit_cfg->u32SJW = num_sjw;
  522. p_stc_bit_cfg->u32Prescaler = current_prescaler;
  523. status = RT_EOK;
  524. }
  525. }
  526. while (RT_FALSE);
  527. return status;
  528. }
  529. #else
  530. static rt_err_t _config_can20_baud(can_device *p_can_dev, void *arg)
  531. {
  532. rt_uint32_t argval = (rt_uint32_t)arg;
  533. rt_uint32_t baud_index;
  534. rt_err_t rt_ret = RT_EOK;
  535. RT_ASSERT(IS_VALID_BAUD_RATE_CAN2_0(argval));
  536. if (argval == p_can_dev->rt_can.config.baud_rate)
  537. {
  538. return rt_ret;
  539. }
  540. baud_index = _get_can_baud_index(argval);
  541. p_can_dev->ll_init.stcBitCfg = _g_baudrate_tab[baud_index].ll_sbt;
  542. /* init can */
  543. CAN_Init(p_can_dev->instance, &p_can_dev->ll_init);
  544. p_can_dev->rt_can.config.baud_rate = argval;
  545. return rt_ret;
  546. }
  547. #endif
  548. static rt_err_t _config_can_filter(can_device *p_can_dev, void *arg)
  549. {
  550. struct rt_can_filter_config *p_filter_in = (struct rt_can_filter_config *)arg;
  551. if (_check_filter_params(p_filter_in) == RT_FALSE)
  552. {
  553. return -RT_EINVAL;
  554. }
  555. _init_ll_struct_filter(p_can_dev);
  556. uint32_t filter_select = _get_filter_idx(p_filter_in);
  557. p_can_dev->ll_init.u16FilterSelect = filter_select;
  558. for (int i = 0; i < p_filter_in->count; i++)
  559. {
  560. p_can_dev->ll_init.pstcFilter[i].u32ID = p_filter_in->items[i].id & 0x1FFFFFFF;
  561. /* rt-thread CAN mask, 1 mean filer, 0 mean ignore. *
  562. * HDSC HC32 CAN mask, 0 mean filer, 1 mean ignore. */
  563. p_can_dev->ll_init.pstcFilter[i].u32IDMask = (~p_filter_in->items[i].mask) & 0x1FFFFFFF;
  564. switch (p_filter_in->items[i].ide)
  565. {
  566. case (RT_CAN_STDID):
  567. p_can_dev->ll_init.pstcFilter[i].u32IDType = CAN_ID_STD;
  568. break;
  569. case (RT_CAN_EXTID):
  570. p_can_dev->ll_init.pstcFilter[i].u32IDType = CAN_ID_EXT;
  571. break;
  572. default:
  573. p_can_dev->ll_init.pstcFilter[i].u32IDType = CAN_ID_STD_EXT;
  574. break;
  575. }
  576. }
  577. (void)CAN_Init(p_can_dev->instance, &p_can_dev->ll_init);
  578. return RT_EOK;
  579. }
  580. static rt_err_t _config_can_work_mode(can_device *p_can_dev, void *arg)
  581. {
  582. rt_err_t rt_ret = RT_EOK;
  583. rt_uint32_t argval = (rt_uint32_t) arg;
  584. if (argval == p_can_dev->rt_can.config.mode)
  585. {
  586. return rt_ret;
  587. }
  588. RT_ASSERT(IS_VALID_WORK_MODE(argval));
  589. p_can_dev->ll_init.u8WorkMode = _get_can_work_mode(argval);
  590. CAN_Init(p_can_dev->instance, &p_can_dev->ll_init);
  591. p_can_dev->rt_can.config.mode = argval;
  592. return rt_ret;
  593. }
  594. static rt_err_t _config_can_priv_mode(can_device *p_can_dev, void *arg)
  595. {
  596. rt_err_t rt_ret = RT_EOK;
  597. rt_uint32_t argval = (rt_uint32_t) arg;
  598. RT_ASSERT(IS_VALID_PRIV_MODE(argval));
  599. p_can_dev->rt_can.config.privmode = argval;
  600. return rt_ret;
  601. }
  602. static void _config_can_int(can_device *p_can_dev, int cmd, void *arg)
  603. {
  604. en_functional_state_t stat = ENABLE;
  605. rt_uint32_t flag = (rt_uint32_t)arg;
  606. if (cmd == RT_DEVICE_CTRL_CLR_INT)
  607. {
  608. if (flag == RT_DEVICE_CAN_INT_ERR)
  609. {
  610. RT_ASSERT(p_can_dev->init.single_trans_mode == RT_FALSE);
  611. }
  612. stat = DISABLE;
  613. }
  614. switch (flag)
  615. {
  616. case RT_DEVICE_FLAG_INT_RX:
  617. CAN_IntCmd(p_can_dev->instance, CAN_INT_RX, stat);
  618. CAN_IntCmd(p_can_dev->instance, CAN_INT_RX_BUF_WARN, stat);
  619. CAN_IntCmd(p_can_dev->instance, CAN_INT_RX_BUF_FULL, stat);
  620. CAN_IntCmd(p_can_dev->instance, CAN_INT_RX_OVERRUN, stat);
  621. break;
  622. case RT_DEVICE_FLAG_INT_TX:
  623. CAN_IntCmd(p_can_dev->instance, CAN_INT_STB_TX, stat);
  624. CAN_IntCmd(p_can_dev->instance, CAN_INT_PTB_TX, stat);
  625. break;
  626. case RT_DEVICE_CAN_INT_ERR:
  627. CAN_IntCmd(p_can_dev->instance, CAN_INT_ERR_INT, stat);
  628. CAN_IntCmd(p_can_dev->instance, CAN_INT_ARBITR_LOST, stat);
  629. CAN_IntCmd(p_can_dev->instance, CAN_INT_ERR_PASSIVE, stat);
  630. CAN_IntCmd(p_can_dev->instance, CAN_INT_BUS_ERR, stat);
  631. break;
  632. default:
  633. break;
  634. }
  635. }
  636. #ifdef RT_CAN_USING_CANFD
  637. static void _init_ll_struct_canfd(can_device *p_can_dev)
  638. {
  639. if (p_can_dev->ll_init.pstcCanFd == NULL)
  640. {
  641. p_can_dev->ll_init.pstcCanFd = (stc_canfd_config_t *)rt_malloc(sizeof(stc_canfd_config_t));
  642. }
  643. RT_ASSERT((p_can_dev->ll_init.pstcCanFd != RT_NULL));
  644. CAN_FD_StructInit(p_can_dev->ll_init.pstcCanFd);
  645. switch ((rt_uint32_t)p_can_dev->instance)
  646. {
  647. #ifdef BSP_USING_CAN1
  648. case (rt_uint32_t)CM_CAN1:
  649. p_can_dev->ll_init.pstcCanFd->u8Mode = CAN1_CANFD_MODE;
  650. break;
  651. #endif
  652. #ifdef BSP_USING_CAN2
  653. case (rt_uint32_t)CM_CAN2:
  654. p_can_dev->ll_init.pstcCanFd->u8Mode = CAN2_CANFD_MODE;
  655. break;
  656. #endif
  657. default:
  658. break;
  659. }
  660. }
  661. static rt_err_t _config_can_bit_timing(can_device *p_can_dev, void *arg)
  662. {
  663. rt_err_t rt_ret = RT_EOK;
  664. struct rt_can_bit_timing_config *timing_configs = (struct rt_can_bit_timing_config *)arg;
  665. RT_ASSERT(timing_configs != RT_NULL);
  666. RT_ASSERT(timing_configs->count == 1 || timing_configs->count == 2);
  667. RT_ASSERT(timing_configs->items[0].num_sspoff == 0);
  668. _get_can_bit_timing(&p_can_dev->ll_init.stcBitCfg, &timing_configs->items[0]);
  669. if (timing_configs->count == 2)
  670. {
  671. _get_can_bit_timing_fd(p_can_dev->ll_init.pstcCanFd, &timing_configs->items[1]);
  672. }
  673. /* init can */
  674. CAN_Init(p_can_dev->instance, &p_can_dev->ll_init);
  675. p_can_dev->rt_can.config.can_timing = timing_configs->items[0];
  676. if (timing_configs->count == 2)
  677. {
  678. p_can_dev->rt_can.config.canfd_timing = timing_configs->items[1];
  679. }
  680. return rt_ret;
  681. }
  682. static rt_err_t _canfd_control(can_device *p_can_dev, int cmd, void *arg)
  683. {
  684. rt_uint32_t argval;
  685. rt_err_t timing_stat;
  686. switch (cmd)
  687. {
  688. case RT_CAN_CMD_SET_BAUD:
  689. argval = (rt_uint32_t) arg;
  690. RT_ASSERT(IS_VALID_BAUD_RATE_CANFD_ARBITRATION(argval));
  691. if (p_can_dev->rt_can.config.baud_rate == argval)
  692. {
  693. break;
  694. }
  695. timing_stat = _calc_can_bit_timing(p_can_dev->instance, \
  696. CAN_BIT_TIMING_CANFD_ARBITRATION, \
  697. argval, \
  698. &p_can_dev->ll_init.stcBitCfg);
  699. if (timing_stat != RT_EOK)
  700. {
  701. return timing_stat;
  702. }
  703. CAN_Init(p_can_dev->instance, &p_can_dev->ll_init);
  704. p_can_dev->rt_can.config.baud_rate = argval;
  705. break;
  706. case RT_CAN_CMD_SET_CANFD:
  707. if (p_can_dev->rt_can.config.enable_canfd == argval)
  708. {
  709. break;
  710. }
  711. p_can_dev->rt_can.config.enable_canfd = (rt_uint32_t) argval;
  712. break;
  713. case RT_CAN_CMD_SET_BAUD_FD:
  714. argval = (rt_uint32_t) arg;
  715. RT_ASSERT(IS_VALID_BAUD_RATE_CANFD_DATA(argval));
  716. if (p_can_dev->rt_can.config.baud_rate_fd == argval)
  717. {
  718. break;
  719. }
  720. timing_stat = _calc_can_bit_timing(p_can_dev->instance, \
  721. CAN_BIT_TIMING_CANFD_DATA, \
  722. argval, \
  723. &p_can_dev->ll_init.pstcCanFd->stcBitCfg);
  724. if (timing_stat != RT_EOK)
  725. {
  726. return timing_stat;
  727. }
  728. p_can_dev->ll_init.pstcCanFd->u8SSPOffset = p_can_dev->ll_init.pstcCanFd->stcBitCfg.u32TimeSeg1;
  729. CAN_Init(p_can_dev->instance, &p_can_dev->ll_init);
  730. p_can_dev->rt_can.config.baud_rate_fd = argval;
  731. break;
  732. case RT_CAN_CMD_SET_BITTIMING:
  733. return _config_can_bit_timing(p_can_dev, arg);
  734. default:
  735. break;
  736. }
  737. return RT_EOK;
  738. }
  739. #endif
  740. static rt_err_t _can_config(struct rt_can_device *can, struct can_configure *cfg)
  741. {
  742. can_device *p_can_dev;
  743. rt_err_t rt_ret = RT_EOK;
  744. RT_ASSERT(can);
  745. RT_ASSERT(cfg);
  746. p_can_dev = (can_device *)rt_container_of(can, can_device, rt_can);
  747. RT_ASSERT(p_can_dev);
  748. RT_ASSERT(IS_VALID_WORK_MODE(cfg->mode));
  749. p_can_dev->ll_init.u8WorkMode = _get_can_work_mode(cfg->mode);
  750. #ifdef RT_CAN_USING_CANFD
  751. if (cfg->use_bit_timing)
  752. {
  753. _get_can_bit_timing(&p_can_dev->ll_init.stcBitCfg, &cfg->can_timing);
  754. _get_can_bit_timing_fd(p_can_dev->ll_init.pstcCanFd, &cfg->canfd_timing);
  755. }
  756. else
  757. {
  758. RT_ASSERT(IS_VALID_BAUD_RATE_CANFD_ARBITRATION(cfg->baud_rate));
  759. RT_ASSERT(IS_VALID_BAUD_RATE_CANFD_DATA(cfg->baud_rate_fd));
  760. rt_ret = _calc_can_bit_timing(p_can_dev->instance, \
  761. CAN_BIT_TIMING_CANFD_ARBITRATION, \
  762. cfg->baud_rate, \
  763. &p_can_dev->ll_init.stcBitCfg);
  764. if (rt_ret != RT_EOK)
  765. {
  766. return rt_ret;
  767. }
  768. rt_ret = _calc_can_bit_timing(p_can_dev->instance, \
  769. CAN_BIT_TIMING_CANFD_DATA, \
  770. cfg->baud_rate_fd, \
  771. &p_can_dev->ll_init.pstcCanFd->stcBitCfg);
  772. if (rt_ret != RT_EOK)
  773. {
  774. return rt_ret;
  775. }
  776. }
  777. p_can_dev->ll_init.pstcCanFd->u8SSPOffset = p_can_dev->ll_init.pstcCanFd->stcBitCfg.u32TimeSeg1;
  778. #else
  779. RT_ASSERT(IS_VALID_BAUD_RATE_CAN2_0(cfg->baud_rate));
  780. rt_uint32_t baud_index = _get_can_baud_index(cfg->baud_rate);
  781. p_can_dev->ll_init.stcBitCfg = _g_baudrate_tab[baud_index].ll_sbt;
  782. #endif
  783. /* init can */
  784. CAN_Init(p_can_dev->instance, &p_can_dev->ll_init);
  785. struct can_configure pre_config = p_can_dev->rt_can.config;
  786. rt_memcpy(&p_can_dev->rt_can.config, cfg, sizeof(struct can_configure));
  787. /* restore unmodifiable member */
  788. if ((p_can_dev->rt_can.parent.open_flag & RT_DEVICE_OFLAG_OPEN) == RT_DEVICE_OFLAG_OPEN)
  789. {
  790. p_can_dev->rt_can.config.msgboxsz = pre_config.msgboxsz;
  791. p_can_dev->rt_can.config.ticks = pre_config.ticks;
  792. }
  793. #ifdef RT_CAN_USING_HDR
  794. p_can_dev->rt_can.config.maxhdr = pre_config.maxhdr;
  795. #endif
  796. p_can_dev->rt_can.config.sndboxnumber = pre_config.sndboxnumber;
  797. return rt_ret;
  798. }
  799. static rt_err_t _can_control(struct rt_can_device *can, int cmd, void *arg)
  800. {
  801. can_device *p_can_dev;
  802. RT_ASSERT(can != RT_NULL);
  803. p_can_dev = (can_device *)rt_container_of(can, can_device, rt_can);
  804. RT_ASSERT(p_can_dev);
  805. switch (cmd)
  806. {
  807. case RT_DEVICE_CTRL_CLR_INT:
  808. case RT_DEVICE_CTRL_SET_INT:
  809. _config_can_int(p_can_dev, cmd, arg);
  810. break;
  811. case RT_CAN_CMD_SET_FILTER:
  812. return _config_can_filter(p_can_dev, arg);
  813. case RT_CAN_CMD_SET_MODE:
  814. return _config_can_work_mode(p_can_dev, arg);
  815. case RT_CAN_CMD_SET_BAUD:
  816. #ifdef RT_CAN_USING_CANFD
  817. return _canfd_control(p_can_dev, cmd, arg);
  818. #else
  819. return _config_can20_baud(p_can_dev, arg);
  820. #endif
  821. case RT_CAN_CMD_SET_PRIV:
  822. return _config_can_priv_mode(p_can_dev, arg);
  823. case RT_CAN_CMD_GET_STATUS:
  824. {
  825. struct rt_can_status *rt_can_stat = (struct rt_can_status *)arg;
  826. stc_can_error_info_t stcErr = {0};
  827. CAN_GetErrorInfo(p_can_dev->instance, &stcErr);
  828. rt_can_stat->rcverrcnt = stcErr.u8RxErrorCount;
  829. rt_can_stat->snderrcnt = stcErr.u8TxErrorCount;
  830. rt_can_stat->lasterrtype = stcErr.u8ErrorType;
  831. rt_can_stat->errcode = CAN_GetStatusValue(p_can_dev->instance);
  832. }
  833. break;
  834. #ifdef RT_CAN_USING_CANFD
  835. case RT_CAN_CMD_SET_CANFD:
  836. case RT_CAN_CMD_SET_BAUD_FD:
  837. case RT_CAN_CMD_SET_BITTIMING:
  838. return _canfd_control(p_can_dev, cmd, arg);
  839. #endif
  840. default:
  841. return -(RT_EINVAL);
  842. }
  843. return RT_EOK;
  844. }
  845. static rt_ssize_t _can_sendmsg(struct rt_can_device *can, const void *buf, rt_uint32_t box_num)
  846. {
  847. struct rt_can_msg *pmsg = (struct rt_can_msg *) buf;
  848. stc_can_tx_frame_t stc_tx_frame = {0};
  849. int32_t ll_ret;
  850. RT_ASSERT(can != RT_NULL);
  851. can_device *p_can_dev = (can_device *)rt_container_of(can, can_device, rt_can);
  852. RT_ASSERT(p_can_dev);
  853. stc_tx_frame.u32ID = pmsg->id;
  854. if (RT_CAN_DTR == pmsg->rtr)
  855. {
  856. stc_tx_frame.RTR = 0;
  857. }
  858. else
  859. {
  860. stc_tx_frame.RTR = 1;
  861. }
  862. #ifdef RT_CAN_USING_CANFD
  863. if (pmsg->fd_frame != 0)
  864. {
  865. RT_ASSERT(pmsg->len <= CAN_DLC64);
  866. }
  867. else
  868. {
  869. RT_ASSERT(pmsg->len <= CAN_DLC8);
  870. }
  871. stc_tx_frame.FDF = pmsg->fd_frame;
  872. stc_tx_frame.BRS = pmsg->brs;
  873. #endif
  874. stc_tx_frame.DLC = pmsg->len & 0x0FU;
  875. /* Set up the IDE */
  876. stc_tx_frame.IDE = pmsg->ide;
  877. /* Set up the data field */
  878. uint32_t msg_len = _get_can_data_bytes_len(stc_tx_frame.DLC);
  879. rt_memcpy(&stc_tx_frame.au8Data, pmsg->data, msg_len);
  880. ll_ret = CAN_FillTxFrame(p_can_dev->instance, CAN_TX_BUF_PTB, &stc_tx_frame);
  881. if (ll_ret != LL_OK)
  882. {
  883. return -RT_ERROR;
  884. }
  885. /* Request transmission */
  886. CAN_StartTx(p_can_dev->instance, CAN_TX_REQ_PTB);
  887. return RT_EOK;
  888. }
  889. static rt_ssize_t _can_recvmsg(struct rt_can_device *can, void *buf, rt_uint32_t fifo)
  890. {
  891. int32_t ll_ret;
  892. struct rt_can_msg *pmsg;
  893. stc_can_rx_frame_t ll_rx_frame;
  894. RT_ASSERT(can != RT_NULL);
  895. can_device *p_can_dev = (can_device *)rt_container_of(can, can_device, rt_can);
  896. RT_ASSERT(p_can_dev);
  897. pmsg = (struct rt_can_msg *) buf;
  898. /* get data */
  899. ll_ret = CAN_GetRxFrame(p_can_dev->instance, &ll_rx_frame);
  900. if (ll_ret != LL_OK)
  901. return -RT_ERROR;
  902. /* get id */
  903. if (0 == ll_rx_frame.IDE)
  904. {
  905. pmsg->ide = RT_CAN_STDID;
  906. }
  907. else
  908. {
  909. pmsg->ide = RT_CAN_EXTID;
  910. }
  911. pmsg->id = ll_rx_frame.u32ID;
  912. /* get type */
  913. if (0 == ll_rx_frame.RTR)
  914. {
  915. pmsg->rtr = RT_CAN_DTR;
  916. }
  917. else
  918. {
  919. pmsg->rtr = RT_CAN_RTR;
  920. }
  921. /* get len */
  922. pmsg->len = ll_rx_frame.DLC;
  923. /* get hdr_index */
  924. pmsg->hdr_index = 0;
  925. pmsg->priv = 0;
  926. #ifdef RT_CAN_USING_CANFD
  927. pmsg->fd_frame = ll_rx_frame.FDF;
  928. pmsg->brs = ll_rx_frame.BRS;
  929. #endif
  930. uint32_t msg_len = _get_can_data_bytes_len(ll_rx_frame.DLC);
  931. rt_memcpy(pmsg->data, &ll_rx_frame.au8Data, msg_len);
  932. return RT_EOK;
  933. }
  934. static const struct rt_can_ops _can_ops =
  935. {
  936. _can_config,
  937. _can_control,
  938. _can_sendmsg,
  939. _can_recvmsg,
  940. };
  941. rt_inline void _isr_can_rx(can_device *p_can_dev)
  942. {
  943. if (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_RX_BUF_OVF) == SET)
  944. {
  945. /* RX overflow. */
  946. rt_hw_can_isr(&p_can_dev->rt_can, RT_CAN_EVENT_RXOF_IND);
  947. CAN_ClearStatus(p_can_dev->instance, CAN_FLAG_RX_BUF_OVF);
  948. }
  949. if (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_RX) == SET)
  950. {
  951. /* Received a frame. */
  952. CAN_ClearStatus(p_can_dev->instance, CAN_FLAG_RX);
  953. rt_hw_can_isr(&p_can_dev->rt_can, RT_CAN_EVENT_RX_IND);
  954. }
  955. if (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_RX_BUF_WARN) == SET)
  956. {
  957. /* RX buffer warning. */
  958. CAN_ClearStatus(p_can_dev->instance, CAN_FLAG_RX_BUF_WARN);
  959. }
  960. if (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_RX_BUF_FULL) == SET)
  961. {
  962. /* RX buffer full. */
  963. CAN_ClearStatus(p_can_dev->instance, CAN_FLAG_RX_BUF_FULL);
  964. }
  965. if (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_RX_OVERRUN) == SET)
  966. {
  967. /* RX buffer overrun. */
  968. CAN_ClearStatus(p_can_dev->instance, CAN_FLAG_RX_OVERRUN);
  969. }
  970. }
  971. rt_inline void _isr_can_tx(can_device *p_can_dev)
  972. {
  973. rt_bool_t is_tx_done = RT_FALSE;
  974. rt_bool_t need_check_single_trans = RT_FALSE;
  975. if (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_TX_BUF_FULL) == SET)
  976. {
  977. /* TX buffer full. */
  978. }
  979. if (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_TX_ABORTED) == SET)
  980. {
  981. /* TX aborted. */
  982. CAN_ClearStatus(p_can_dev->instance, CAN_FLAG_TX_ABORTED);
  983. }
  984. if (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_PTB_TX) == SET)
  985. {
  986. /* PTB transmitted. */
  987. CAN_ClearStatus(p_can_dev->instance, CAN_FLAG_PTB_TX);
  988. if (p_can_dev->ll_init.u8PTBSingleShotTx == CAN_PTB_SINGLESHOT_TX_ENABLE)
  989. {
  990. need_check_single_trans = RT_TRUE;
  991. }
  992. else
  993. {
  994. is_tx_done = RT_TRUE;
  995. }
  996. }
  997. if (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_STB_TX) == SET)
  998. {
  999. /* STB transmitted. */
  1000. CAN_ClearStatus(p_can_dev->instance, CAN_FLAG_STB_TX);
  1001. if (p_can_dev->ll_init.u8STBSingleShotTx == CAN_STB_SINGLESHOT_TX_ENABLE)
  1002. {
  1003. need_check_single_trans = RT_TRUE;
  1004. }
  1005. else
  1006. {
  1007. is_tx_done = RT_TRUE;
  1008. }
  1009. }
  1010. if (need_check_single_trans)
  1011. {
  1012. if ((CAN_GetStatus(p_can_dev->instance, CAN_FLAG_BUS_ERR) != SET) \
  1013. || (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_ARBITR_LOST) != SET))
  1014. {
  1015. is_tx_done = RT_TRUE;
  1016. }
  1017. }
  1018. if (is_tx_done)
  1019. {
  1020. rt_hw_can_isr(&p_can_dev->rt_can, RT_CAN_EVENT_TX_DONE);
  1021. }
  1022. if (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_ARBITR_LOST) == SET)
  1023. {
  1024. rt_hw_can_isr(&p_can_dev->rt_can, RT_CAN_EVENT_TX_FAIL);
  1025. CAN_ClearStatus(p_can_dev->instance, CAN_FLAG_ARBITR_LOST);
  1026. }
  1027. }
  1028. rt_inline void _isr_can_err(can_device *p_can_dev)
  1029. {
  1030. if (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_ERR_INT) == SET)
  1031. {
  1032. /* ERROR. */
  1033. CAN_ClearStatus(p_can_dev->instance, CAN_FLAG_ERR_INT);
  1034. }
  1035. if (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_BUS_ERR) == SET)
  1036. {
  1037. /* BUS ERROR. */
  1038. CAN_ClearStatus(p_can_dev->instance, CAN_FLAG_BUS_ERR);
  1039. }
  1040. if (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_ERR_PASSIVE) == SET)
  1041. {
  1042. /* error-passive to error-active or error-active to error-passive. */
  1043. CAN_ClearStatus(p_can_dev->instance, CAN_FLAG_ERR_PASSIVE);
  1044. }
  1045. if (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_TEC_REC_WARN) == SET)
  1046. {
  1047. /* TEC or REC reached warning limit. */
  1048. CAN_ClearStatus(p_can_dev->instance, CAN_FLAG_TEC_REC_WARN);
  1049. }
  1050. if (CAN_GetStatus(p_can_dev->instance, CAN_FLAG_BUS_OFF) == SET)
  1051. {
  1052. /* BUS OFF. */
  1053. }
  1054. }
  1055. rt_inline void _isr_ttcan(can_device *p_can_dev)
  1056. {
  1057. if (CAN_TTC_GetStatus(p_can_dev->instance, CAN_TTC_FLAG_TIME_TRIG) == SET)
  1058. {
  1059. /* Time trigger interrupt. */
  1060. CAN_TTC_ClearStatus(p_can_dev->instance, CAN_TTC_FLAG_TIME_TRIG);
  1061. }
  1062. if (CAN_TTC_GetStatus(p_can_dev->instance, CAN_TTC_FLAG_TRIG_ERR) == SET)
  1063. {
  1064. /* Trigger error interrupt. */
  1065. }
  1066. if (CAN_TTC_GetStatus(p_can_dev->instance, CAN_TTC_FLAG_WATCH_TRIG) == SET)
  1067. {
  1068. /* Watch trigger interrupt. */
  1069. CAN_TTC_ClearStatus(p_can_dev->instance, CAN_TTC_FLAG_WATCH_TRIG);
  1070. }
  1071. }
  1072. static void _isr_can(can_device *p_can_dev)
  1073. {
  1074. stc_can_error_info_t stcErr;
  1075. (void)CAN_GetErrorInfo(p_can_dev->instance, &stcErr);
  1076. _isr_can_rx(p_can_dev);
  1077. _isr_can_tx(p_can_dev);
  1078. _isr_can_err(p_can_dev);
  1079. _isr_ttcan(p_can_dev);
  1080. }
  1081. #if defined(BSP_USING_CAN1)
  1082. static void _irq_handler_can1(void)
  1083. {
  1084. rt_interrupt_enter();
  1085. _isr_can(&_g_can_dev_array[CAN1_INDEX]);
  1086. rt_interrupt_leave();
  1087. }
  1088. #endif
  1089. #if defined(BSP_USING_CAN2)
  1090. static void _irq_handler_can2(void)
  1091. {
  1092. rt_interrupt_enter();
  1093. _isr_can(&_g_can_dev_array[CAN2_INDEX]);
  1094. rt_interrupt_leave();
  1095. }
  1096. #endif
  1097. static void _enable_can_clock(void)
  1098. {
  1099. #if defined(HC32F4A0)
  1100. #if defined(BSP_USING_CAN1)
  1101. FCG_Fcg1PeriphClockCmd(FCG1_PERIPH_CAN1, ENABLE);
  1102. #endif
  1103. #if defined(BSP_USING_CAN2)
  1104. FCG_Fcg1PeriphClockCmd(FCG1_PERIPH_CAN2, ENABLE);
  1105. #endif
  1106. #endif
  1107. #if defined(HC32F460)
  1108. #if defined(BSP_USING_CAN1)
  1109. FCG_Fcg1PeriphClockCmd(FCG1_PERIPH_CAN, ENABLE);
  1110. #endif
  1111. #endif
  1112. }
  1113. static void _config_can_irq(void)
  1114. {
  1115. struct hc32_irq_config irq_config;
  1116. #if defined(BSP_USING_CAN1)
  1117. irq_config.irq_num = BSP_CAN1_IRQ_NUM;
  1118. irq_config.int_src = CAN1_INT_SRC;
  1119. irq_config.irq_prio = BSP_CAN1_IRQ_PRIO;
  1120. /* register interrupt */
  1121. hc32_install_irq_handler(&irq_config,
  1122. _irq_handler_can1,
  1123. RT_TRUE);
  1124. #endif
  1125. #if defined(BSP_USING_CAN2)
  1126. irq_config.irq_num = BSP_CAN2_IRQ_NUM;
  1127. irq_config.int_src = CAN2_INT_SRC;
  1128. irq_config.irq_prio = BSP_CAN2_IRQ_PRIO;
  1129. /* register interrupt */
  1130. hc32_install_irq_handler(&irq_config,
  1131. _irq_handler_can2,
  1132. RT_TRUE);
  1133. #endif
  1134. }
  1135. static void _init_ll_struct_filter(can_device *p_can_dev)
  1136. {
  1137. if (p_can_dev->ll_init.pstcFilter == RT_NULL)
  1138. {
  1139. p_can_dev->ll_init.pstcFilter = (stc_can_filter_config_t *)rt_malloc(sizeof(stc_can_filter_config_t) * FILTER_COUNT);
  1140. }
  1141. RT_ASSERT((p_can_dev->ll_init.pstcFilter != RT_NULL));
  1142. rt_memset(p_can_dev->ll_init.pstcFilter, 0, sizeof(stc_can_filter_config_t) * FILTER_COUNT);
  1143. p_can_dev->ll_init.pstcFilter[0].u32ID = 0U;
  1144. p_can_dev->ll_init.pstcFilter[0].u32IDMask = 0x1FFFFFFF;
  1145. p_can_dev->ll_init.pstcFilter[0].u32IDType = CAN_ID_STD_EXT;
  1146. p_can_dev->ll_init.u16FilterSelect = CAN_FILTER1;
  1147. }
  1148. static void _init_struct_by_static_cfg(can_device *p_can_dev)
  1149. {
  1150. struct can_configure rt_can_config = CANDEFAULTCONFIG;
  1151. rt_can_config.privmode = RT_CAN_MODE_NOPRIV;
  1152. rt_can_config.ticks = 50;
  1153. #ifdef RT_CAN_USING_HDR
  1154. rt_can_config.maxhdr = FILTER_COUNT;
  1155. #endif
  1156. #ifdef RT_CAN_USING_CANFD
  1157. rt_can_config.baud_rate_fd = CANFD_DATA_BAUD_1M;
  1158. #endif
  1159. rt_can_config.sndboxnumber = 1;
  1160. p_can_dev->rt_can.config = rt_can_config;
  1161. if (p_can_dev->init.single_trans_mode)
  1162. {
  1163. p_can_dev->ll_init.u8PTBSingleShotTx = CAN_PTB_SINGLESHOT_TX_ENABLE;
  1164. }
  1165. #ifdef RT_CAN_USING_CANFD
  1166. _init_ll_struct_canfd(p_can_dev);
  1167. #endif
  1168. _init_ll_struct_filter(p_can_dev);
  1169. }
  1170. extern rt_err_t rt_hw_board_can_init(CM_CAN_TypeDef *CANx);
  1171. extern void CanPhyEnable(void);
  1172. int rt_hw_can_init(void)
  1173. {
  1174. _config_can_irq();
  1175. _enable_can_clock();
  1176. CanPhyEnable();
  1177. int result = RT_EOK;
  1178. uint32_t i = 0;
  1179. for (; i < CAN_INDEX_MAX; i++)
  1180. {
  1181. CAN_StructInit(&_g_can_dev_array[i].ll_init);
  1182. _init_struct_by_static_cfg(&_g_can_dev_array[i]);
  1183. /* register CAN device */
  1184. rt_hw_board_can_init(_g_can_dev_array[i].instance);
  1185. rt_hw_can_register(&_g_can_dev_array[i].rt_can, \
  1186. _g_can_dev_array[i].init.name,
  1187. &_can_ops,
  1188. &_g_can_dev_array[i]);
  1189. }
  1190. return result;
  1191. }
  1192. INIT_DEVICE_EXPORT(rt_hw_can_init);
  1193. #endif
  1194. #endif /* BSP_USING_CAN */
  1195. /************************** end of file ******************/