drv_adc.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-12-05 zylx first version
  9. * 2018-12-12 greedyhao Porting for stm32f7xx
  10. */
  11. #include <board.h>
  12. #if defined(BSP_USING_ADC1) || defined(BSP_USING_ADC2) || defined(BSP_USING_ADC3)
  13. #include "drv_config.h"
  14. //#define DRV_DEBUG
  15. #define LOG_TAG "drv.adc"
  16. #include <drv_log.h>
  17. static ADC_HandleTypeDef adc_config[] =
  18. {
  19. #ifdef BSP_USING_ADC1
  20. ADC1_CONFIG,
  21. #endif
  22. #ifdef BSP_USING_ADC2
  23. ADC2_CONFIG,
  24. #endif
  25. #ifdef BSP_USING_ADC3
  26. ADC3_CONFIG,
  27. #endif
  28. };
  29. struct stm32_adc
  30. {
  31. ADC_HandleTypeDef ADC_Handler;
  32. struct rt_adc_device stm32_adc_device;
  33. };
  34. static struct stm32_adc stm32_adc_obj[sizeof(adc_config) / sizeof(adc_config[0])];
  35. static rt_err_t stm32_adc_enabled(struct rt_adc_device *device, rt_uint32_t channel, rt_bool_t enabled)
  36. {
  37. ADC_HandleTypeDef *stm32_adc_handler = device->parent.user_data;
  38. RT_ASSERT(device != RT_NULL);
  39. if (enabled)
  40. {
  41. #ifdef SOC_SERIES_STM32L4
  42. ADC_Enable(stm32_adc_handler);
  43. #else
  44. __HAL_ADC_ENABLE(stm32_adc_handler);
  45. #endif
  46. }
  47. else
  48. {
  49. #ifdef SOC_SERIES_STM32L4
  50. ADC_Disable(stm32_adc_handler);
  51. #else
  52. __HAL_ADC_DISABLE(stm32_adc_handler);
  53. #endif
  54. }
  55. return RT_EOK;
  56. }
  57. static rt_uint32_t stm32_adc_get_channel(rt_uint32_t channel)
  58. {
  59. rt_uint32_t stm32_channel = 0;
  60. switch (channel)
  61. {
  62. case 0:
  63. stm32_channel = ADC_CHANNEL_0;
  64. break;
  65. case 1:
  66. stm32_channel = ADC_CHANNEL_1;
  67. break;
  68. case 2:
  69. stm32_channel = ADC_CHANNEL_2;
  70. break;
  71. case 3:
  72. stm32_channel = ADC_CHANNEL_3;
  73. break;
  74. case 4:
  75. stm32_channel = ADC_CHANNEL_4;
  76. break;
  77. case 5:
  78. stm32_channel = ADC_CHANNEL_5;
  79. break;
  80. case 6:
  81. stm32_channel = ADC_CHANNEL_6;
  82. break;
  83. case 7:
  84. stm32_channel = ADC_CHANNEL_7;
  85. break;
  86. case 8:
  87. stm32_channel = ADC_CHANNEL_8;
  88. break;
  89. case 9:
  90. stm32_channel = ADC_CHANNEL_9;
  91. break;
  92. case 10:
  93. stm32_channel = ADC_CHANNEL_10;
  94. break;
  95. case 11:
  96. stm32_channel = ADC_CHANNEL_11;
  97. break;
  98. case 12:
  99. stm32_channel = ADC_CHANNEL_12;
  100. break;
  101. case 13:
  102. stm32_channel = ADC_CHANNEL_13;
  103. break;
  104. case 14:
  105. stm32_channel = ADC_CHANNEL_14;
  106. break;
  107. case 15:
  108. stm32_channel = ADC_CHANNEL_15;
  109. break;
  110. case 16:
  111. stm32_channel = ADC_CHANNEL_16;
  112. break;
  113. case 17:
  114. stm32_channel = ADC_CHANNEL_17;
  115. break;
  116. #if defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32L4)
  117. case 18:
  118. stm32_channel = ADC_CHANNEL_18;
  119. break;
  120. #endif
  121. }
  122. return stm32_channel;
  123. }
  124. static rt_err_t stm32_get_adc_value(struct rt_adc_device *device, rt_uint32_t channel, rt_uint32_t *value)
  125. {
  126. ADC_ChannelConfTypeDef ADC_ChanConf;
  127. ADC_HandleTypeDef *stm32_adc_handler = device->parent.user_data;
  128. RT_ASSERT(device != RT_NULL);
  129. RT_ASSERT(value != RT_NULL);
  130. rt_memset(&ADC_ChanConf, 0, sizeof(ADC_ChanConf));
  131. #if defined(SOC_SERIES_STM32F1)
  132. if (channel <= 17)
  133. #elif defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32L4)
  134. if (channel <= 18)
  135. #endif
  136. {
  137. /* set stm32 ADC channel */
  138. ADC_ChanConf.Channel = stm32_adc_get_channel(channel);
  139. }
  140. else
  141. {
  142. #if defined(SOC_SERIES_STM32F1)
  143. LOG_E("ADC channel must be between 0 and 17.");
  144. #elif defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32L4)
  145. LOG_E("ADC channel must be between 0 and 18.");
  146. #endif
  147. return -RT_ERROR;
  148. }
  149. ADC_ChanConf.Rank = 1;
  150. #if defined(SOC_SERIES_STM32F1)
  151. ADC_ChanConf.SamplingTime = ADC_SAMPLETIME_55CYCLES_5;
  152. #elif defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7)
  153. ADC_ChanConf.SamplingTime = ADC_SAMPLETIME_112CYCLES;
  154. #elif defined(SOC_SERIES_STM32L4)
  155. ADC_ChanConf.SamplingTime = ADC_SAMPLETIME_247CYCLES_5;
  156. #endif
  157. #if defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32L4)
  158. ADC_ChanConf.Offset = 0;
  159. #endif
  160. #ifdef SOC_SERIES_STM32L4
  161. ADC_ChanConf.OffsetNumber = ADC_OFFSET_NONE;
  162. ADC_ChanConf.SingleDiff = LL_ADC_SINGLE_ENDED;
  163. #endif
  164. HAL_ADC_ConfigChannel(stm32_adc_handler, &ADC_ChanConf);
  165. /* start ADC */
  166. HAL_ADC_Start(stm32_adc_handler);
  167. /* Wait for the ADC to convert */
  168. HAL_ADC_PollForConversion(stm32_adc_handler, 10);
  169. /* get ADC value */
  170. *value = (rt_uint32_t)HAL_ADC_GetValue(stm32_adc_handler);
  171. return RT_EOK;
  172. }
  173. static const struct rt_adc_ops stm_adc_ops =
  174. {
  175. .enabled = stm32_adc_enabled,
  176. .convert = stm32_get_adc_value,
  177. };
  178. static int stm32_adc_init(void)
  179. {
  180. int result = RT_EOK;
  181. /* save adc name */
  182. char name_buf[6] = {0};
  183. int i = 0;
  184. for (i = 0; i < sizeof(adc_config) / sizeof(adc_config[0]); i++)
  185. {
  186. /* ADC init */
  187. stm32_adc_obj[i].ADC_Handler = adc_config[i];
  188. if (HAL_ADC_Init(&stm32_adc_obj[i].ADC_Handler) != HAL_OK)
  189. {
  190. LOG_E("ADC%d init failed", i + 1);
  191. result = -RT_ERROR;
  192. }
  193. else
  194. {
  195. rt_sprintf(name_buf, "adc%d", i + 1);
  196. /* register ADC device */
  197. if (rt_hw_adc_register(&stm32_adc_obj[i].stm32_adc_device, name_buf, &stm_adc_ops, &stm32_adc_obj[i].ADC_Handler) == RT_EOK)
  198. {
  199. LOG_D("ADC%d init success", i + 1);
  200. }
  201. else
  202. {
  203. LOG_E("ADC%d register failed", i + 1);
  204. result = -RT_ERROR;
  205. }
  206. }
  207. }
  208. return result;
  209. }
  210. INIT_BOARD_EXPORT(stm32_adc_init);
  211. #endif /* BSP_USING_ADC */