context_iar.S 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. ;/*
  2. ; * File : context_iar.S
  3. ; * This file is part of RT-Thread RTOS
  4. ; * COPYRIGHT (C) 2009, RT-Thread Development Team
  5. ; *
  6. ; * The license and distribution terms for this file may be
  7. ; * found in the file LICENSE in this distribution or at
  8. ; * http://www.rt-thread.org/license/LICENSE
  9. ; *
  10. ; * Change Logs:
  11. ; * Date Author Notes
  12. ; * 2009-01-17 Bernard first version
  13. ; * 2009-09-27 Bernard add protect when contex switch occurs
  14. ; * 2012-01-01 aozima support context switch load/store FPU register.
  15. ; */
  16. ;/**
  17. ; * @addtogroup STM32
  18. ; */
  19. ;/*@{*/
  20. NVIC_INT_CTRL EQU 0xE000ED04 ; interrupt control state register
  21. NVIC_SYSPRI2 EQU 0xE000ED20 ; system priority register (2)
  22. NVIC_PENDSV_PRI EQU 0x00FF0000 ; PendSV priority value (lowest)
  23. NVIC_PENDSVSET EQU 0x10000000 ; value to trigger PendSV exception
  24. SECTION .text:CODE(2)
  25. THUMB
  26. REQUIRE8
  27. PRESERVE8
  28. IMPORT rt_thread_switch_interrupt_flag
  29. IMPORT rt_interrupt_from_thread
  30. IMPORT rt_interrupt_to_thread
  31. ;/*
  32. ; * rt_base_t rt_hw_interrupt_disable();
  33. ; */
  34. EXPORT rt_hw_interrupt_disable
  35. rt_hw_interrupt_disable:
  36. MRS r0, PRIMASK
  37. CPSID I
  38. BX LR
  39. ;/*
  40. ; * void rt_hw_interrupt_enable(rt_base_t level);
  41. ; */
  42. EXPORT rt_hw_interrupt_enable
  43. rt_hw_interrupt_enable:
  44. MSR PRIMASK, r0
  45. BX LR
  46. ;/*
  47. ; * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  48. ; * r0 --> from
  49. ; * r1 --> to
  50. ; */
  51. EXPORT rt_hw_context_switch_interrupt
  52. EXPORT rt_hw_context_switch
  53. rt_hw_context_switch_interrupt:
  54. rt_hw_context_switch:
  55. ; set rt_thread_switch_interrupt_flag to 1
  56. LDR r2, =rt_thread_switch_interrupt_flag
  57. LDR r3, [r2]
  58. CMP r3, #1
  59. BEQ _reswitch
  60. MOV r3, #1
  61. STR r3, [r2]
  62. LDR r2, =rt_interrupt_from_thread ; set rt_interrupt_from_thread
  63. STR r0, [r2]
  64. _reswitch
  65. LDR r2, =rt_interrupt_to_thread ; set rt_interrupt_to_thread
  66. STR r1, [r2]
  67. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  68. LDR r1, =NVIC_PENDSVSET
  69. STR r1, [r0]
  70. BX LR
  71. ; r0 --> swith from thread stack
  72. ; r1 --> swith to thread stack
  73. ; psr, pc, lr, r12, r3, r2, r1, r0 are pushed into [from] stack
  74. EXPORT PendSV_Handler
  75. PendSV_Handler:
  76. ; disable interrupt to protect context switch
  77. MRS r2, PRIMASK
  78. CPSID I
  79. ; get rt_thread_switch_interrupt_flag
  80. LDR r0, =rt_thread_switch_interrupt_flag
  81. LDR r1, [r0]
  82. CBZ r1, pendsv_exit ; pendsv already handled
  83. ; clear rt_thread_switch_interrupt_flag to 0
  84. MOV r1, #0x00
  85. STR r1, [r0]
  86. LDR r0, =rt_interrupt_from_thread
  87. LDR r1, [r0]
  88. CBZ r1, swtich_to_thread ; skip register save at the first time
  89. MRS r1, psp ; get from thread stack pointer
  90. #if defined ( __ARMVFP__ )
  91. VSTMDB r1!, {d8 - d15} ; push FPU register s16~s31
  92. #endif
  93. STMFD r1!, {r4 - r11} ; push r4 - r11 register
  94. LDR r0, [r0]
  95. STR r1, [r0] ; update from thread stack pointer
  96. swtich_to_thread
  97. LDR r1, =rt_interrupt_to_thread
  98. LDR r1, [r1]
  99. LDR r1, [r1] ; load thread stack pointer
  100. LDMFD r1!, {r4 - r11} ; pop r4 - r11 register
  101. #if defined ( __ARMVFP__ )
  102. VLDMIA r1!, {d8 - d15} ; pop FPU register s16~s31
  103. #endif
  104. MSR psp, r1 ; update stack pointer
  105. pendsv_exit
  106. ; restore interrupt
  107. MSR PRIMASK, r2
  108. ORR lr, lr, #0x04
  109. BX lr
  110. ;/*
  111. ; * void rt_hw_context_switch_to(rt_uint32 to);
  112. ; * r0 --> to
  113. ; */
  114. EXPORT rt_hw_context_switch_to
  115. rt_hw_context_switch_to:
  116. LDR r1, =rt_interrupt_to_thread
  117. STR r0, [r1]
  118. ; set from thread to 0
  119. LDR r1, =rt_interrupt_from_thread
  120. MOV r0, #0x0
  121. STR r0, [r1]
  122. ; set interrupt flag to 1
  123. LDR r1, =rt_thread_switch_interrupt_flag
  124. MOV r0, #1
  125. STR r0, [r1]
  126. ; set the PendSV exception priority
  127. LDR r0, =NVIC_SYSPRI2
  128. LDR r1, =NVIC_PENDSV_PRI
  129. LDR.W r2, [r0,#0x00] ; read
  130. ORR r1,r1,r2 ; modify
  131. STR r1, [r0] ; write-back
  132. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  133. LDR r1, =NVIC_PENDSVSET
  134. STR r1, [r0]
  135. CPSIE I ; enable interrupts at processor level
  136. ; never reach here!
  137. ; compatible with old version
  138. EXPORT rt_hw_interrupt_thread_switch
  139. rt_hw_interrupt_thread_switch:
  140. BX lr
  141. IMPORT rt_hw_hard_fault_exception
  142. EXPORT HardFault_Handler
  143. HardFault_Handler:
  144. ; get current context
  145. MRS r0, psp ; get fault thread stack pointer
  146. PUSH {lr}
  147. BL rt_hw_hard_fault_exception
  148. POP {lr}
  149. ORR lr, lr, #0x04
  150. BX lr
  151. END