context_rvds.S 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. ;/*
  2. ; * File : context_rvds.S
  3. ; * This file is part of RT-Thread RTOS
  4. ; * COPYRIGHT (C) 2006, RT-Thread Development Team
  5. ; *
  6. ; * The license and distribution terms for this file may be
  7. ; * found in the file LICENSE in this distribution or at
  8. ; * http://www.rt-thread.org/license/LICENSE
  9. ; *
  10. ; * Change Logs:
  11. ; * Date Author Notes
  12. ; * 2009-01-20 Bernard first version
  13. ; * 2011-07-22 Bernard added thumb mode porting
  14. ; */
  15. Mode_USR EQU 0x10
  16. Mode_FIQ EQU 0x11
  17. Mode_IRQ EQU 0x12
  18. Mode_SVC EQU 0x13
  19. Mode_ABT EQU 0x17
  20. Mode_UND EQU 0x1B
  21. Mode_SYS EQU 0x1F
  22. I_Bit EQU 0x80 ; when I bit is set, IRQ is disabled
  23. F_Bit EQU 0x40 ; when F bit is set, FIQ is disabled
  24. NOINT EQU 0xc0 ; disable interrupt in psr
  25. AREA |.text|, CODE, READONLY, ALIGN=2
  26. ARM
  27. REQUIRE8
  28. PRESERVE8
  29. ;/*
  30. ; * rt_base_t rt_hw_interrupt_disable();
  31. ; */
  32. rt_hw_interrupt_disable PROC
  33. EXPORT rt_hw_interrupt_disable
  34. MRS r0, cpsr
  35. ORR r1, r0, #NOINT
  36. MSR cpsr_c, r1
  37. BX lr
  38. ENDP
  39. ;/*
  40. ; * void rt_hw_interrupt_enable(rt_base_t level);
  41. ; */
  42. rt_hw_interrupt_enable PROC
  43. EXPORT rt_hw_interrupt_enable
  44. MSR cpsr_c, r0
  45. BX lr
  46. ENDP
  47. ;/*
  48. ; * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  49. ; * r0 --> from
  50. ; * r1 --> to
  51. ; */
  52. rt_hw_context_switch PROC
  53. EXPORT rt_hw_context_switch
  54. STMFD sp!, {lr} ; push pc (lr should be pushed in place of PC)
  55. STMFD sp!, {r0-r12, lr} ; push lr & register file
  56. MRS r4, cpsr
  57. TST lr, #0x01
  58. BEQ _ARM_MODE
  59. ORR r4, r4, #0x20 ; it's thumb code
  60. _ARM_MODE
  61. STMFD sp!, {r4} ; push cpsr
  62. STR sp, [r0] ; store sp in preempted tasks TCB
  63. LDR sp, [r1] ; get new task stack pointer
  64. LDMFD sp!, {r4} ; pop new task cpsr to spsr
  65. MSR spsr_cxsf, r4
  66. BIC r4, r4, #0x20 ; must be ARM mode
  67. MSR cpsr_cxsf, r4
  68. LDMFD sp!, {r0-r12, lr, pc}^ ; pop new task r0-r12, lr & pc, copy spsr to cpsr
  69. ENDP
  70. ;/*
  71. ; * void rt_hw_context_switch_to(rt_uint32 to);
  72. ; * r0 --> to
  73. ; */
  74. rt_hw_context_switch_to PROC
  75. EXPORT rt_hw_context_switch_to
  76. LDR sp, [r0] ; get new task stack pointer
  77. LDMFD sp!, {r4} ; pop new task cpsr to spsr
  78. MSR spsr_cxsf, r4
  79. BIC r4, r4, #0x20 ; must be ARM mode
  80. MSR cpsr_cxsf, r4
  81. LDMFD sp!, {r0-r12, lr, pc}^ ; pop new task r0-r12, lr & pc, copy spsr to cpsr
  82. ENDP
  83. ;/*
  84. ; * void rt_hw_context_switch_interrupt(rt_uint32 from, rt_uint32 to);
  85. ; */
  86. IMPORT rt_thread_switch_interrupt_flag
  87. IMPORT rt_interrupt_from_thread
  88. IMPORT rt_interrupt_to_thread
  89. rt_hw_context_switch_interrupt PROC
  90. EXPORT rt_hw_context_switch_interrupt
  91. LDR r2, =rt_thread_switch_interrupt_flag
  92. LDR r3, [r2]
  93. CMP r3, #1
  94. BEQ _reswitch
  95. MOV r3, #1 ; set rt_thread_switch_interrupt_flag to 1
  96. STR r3, [r2]
  97. LDR r2, =rt_interrupt_from_thread ; set rt_interrupt_from_thread
  98. STR r0, [r2]
  99. _reswitch
  100. LDR r2, =rt_interrupt_to_thread ; set rt_interrupt_to_thread
  101. STR r1, [r2]
  102. BX lr
  103. ENDP
  104. ; /*
  105. ; * void rt_hw_context_switch_interrupt_do(rt_base_t flag)
  106. ; */
  107. rt_hw_context_switch_interrupt_do PROC
  108. EXPORT rt_hw_context_switch_interrupt_do
  109. MOV r1, #0 ; clear flag
  110. STR r1, [r0]
  111. LDMFD sp!, {r0-r12,lr}; reload saved registers
  112. STMFD sp!, {r0-r3} ; save r0-r3
  113. MOV r1, sp
  114. ADD sp, sp, #16 ; restore sp
  115. SUB r2, lr, #4 ; save old task's pc to r2
  116. MRS r3, spsr ; get cpsr of interrupt thread
  117. ; switch to SVC mode and no interrupt
  118. MSR cpsr_c, #I_Bit:OR:F_Bit:OR:Mode_SVC
  119. STMFD sp!, {r2} ; push old task's pc
  120. STMFD sp!, {r4-r12,lr}; push old task's lr,r12-r4
  121. MOV r4, r1 ; Special optimised code below
  122. MOV r5, r3
  123. LDMFD r4!, {r0-r3}
  124. STMFD sp!, {r0-r3} ; push old task's r3-r0
  125. STMFD sp!, {r5} ; push old task's cpsr
  126. LDR r4, =rt_interrupt_from_thread
  127. LDR r5, [r4]
  128. STR sp, [r5] ; store sp in preempted tasks's TCB
  129. LDR r6, =rt_interrupt_to_thread
  130. LDR r6, [r6]
  131. LDR sp, [r6] ; get new task's stack pointer
  132. LDMFD sp!, {r4} ; pop new task's cpsr to spsr
  133. MSR spsr_cxsf, r4
  134. BIC r4, r4, #0x20 ; must be ARM mode
  135. MSR cpsr_cxsf, r4
  136. LDMFD sp!, {r0-r12,lr,pc}^ ; pop new task's r0-r12,lr & pc, copy spsr to cpsr
  137. ENDP
  138. END