drv_sys.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334
  1. /**************************************************************************//**
  2. *
  3. * @copyright (C) 2020 Nuvoton Technology Corp. All rights reserved.
  4. *
  5. * SPDX-License-Identifier: Apache-2.0
  6. *
  7. * Change Logs:
  8. * Date Author Notes
  9. * 2020-11-11 Wayne First version
  10. *
  11. ******************************************************************************/
  12. #include <rthw.h>
  13. #include <rtthread.h>
  14. #include "NuMicro.h"
  15. #include "drv_sys.h"
  16. #define SYS_MIN_INT_SOURCE 1
  17. #define SYS_MAX_INT_SOURCE 62
  18. #define SYS_NUM_OF_AICREG 16
  19. #define INT_IRQ 0x00
  20. #define INT_FIQ 0x01
  21. extern rt_uint32_t rt_interrupt_nest;
  22. rt_uint32_t rt_interrupt_from_thread, rt_interrupt_to_thread;
  23. rt_uint32_t rt_thread_switch_interrupt_flag;
  24. struct rt_irq_desc irq_desc[SYS_MAX_INT_SOURCE + 1];
  25. void rt_hw_interrupt_dummy_handler(int vector, void *param)
  26. {
  27. rt_kprintf("Unhandled interrupt %d occurred!!!\n", vector);
  28. RT_ASSERT(0);
  29. }
  30. void rt_hw_interrupt_set_priority(int vector, int IntTypeLevel)
  31. {
  32. sysSetInterruptPriorityLevel((IRQn_Type)vector, (UINT32)IntTypeLevel);
  33. }
  34. void rt_interrupt_dispatch(rt_uint32_t fiq_irq)
  35. {
  36. rt_isr_handler_t isr_func;
  37. rt_uint32_t volatile _mIPER, _mISNR;
  38. void *param;
  39. /* Get irq number */
  40. _mIPER = (inpw(REG_AIC_IPER) >> 2) & 0x3f;
  41. _mISNR = inpw(REG_AIC_ISNR) & 0x3f;
  42. if (_mISNR != 0)
  43. {
  44. if (_mIPER == _mISNR)
  45. {
  46. /* Get interrupt service routine */
  47. isr_func = irq_desc[_mISNR].handler;
  48. param = irq_desc[_mISNR].param;
  49. #ifdef RT_USING_INTERRUPT_INFO
  50. irq_desc[_mISNR].counter ++;
  51. #endif
  52. /* Turn to interrupt service routine */
  53. isr_func(_mISNR, param);
  54. }
  55. }
  56. /* Handled the ISR. */
  57. outpw(REG_AIC_EOSCR, 1);
  58. }
  59. void rt_hw_interrupt_init(void)
  60. {
  61. int i;
  62. *((volatile unsigned int *)REG_AIC_ISR) = 0xFFFFFFFF; // disable all interrupt channel
  63. *((volatile unsigned int *)REG_AIC_ISRH) = 0xFFFFFFFF; // disable all interrupt channel
  64. /* init interrupt nest, and context in thread sp */
  65. rt_interrupt_nest = 0;
  66. rt_interrupt_from_thread = 0;
  67. rt_interrupt_to_thread = 0;
  68. rt_thread_switch_interrupt_flag = 0;
  69. for (i = SYS_MIN_INT_SOURCE; i <= SYS_MAX_INT_SOURCE; i++)
  70. {
  71. rt_hw_interrupt_install(i, rt_hw_interrupt_dummy_handler, RT_NULL, (char *)"dummy");
  72. rt_hw_interrupt_mask(i);
  73. }
  74. }
  75. rt_isr_handler_t rt_hw_interrupt_install(int vector, rt_isr_handler_t handler, void *param, const char *name)
  76. {
  77. rt_isr_handler_t old_handler = RT_NULL;
  78. if (vector > SYS_MAX_INT_SOURCE)
  79. return RT_NULL;
  80. /* Set default priority IRQ_LEVEL_7 */
  81. rt_hw_interrupt_set_priority(vector, IRQ_LEVEL_7);
  82. old_handler = irq_desc[vector].handler;
  83. if (handler != RT_NULL)
  84. {
  85. irq_desc[vector].handler = (rt_isr_handler_t)handler;
  86. irq_desc[vector].param = param;
  87. #ifdef RT_USING_INTERRUPT_INFO
  88. rt_snprintf(irq_desc[vector].name, RT_NAME_MAX - 1, "%s", name);
  89. irq_desc[vector].counter = 0;
  90. #endif
  91. }
  92. return old_handler;
  93. }
  94. /* Disable interrupt */
  95. void rt_hw_interrupt_mask(int vector)
  96. {
  97. sysDisableInterrupt((IRQn_Type)vector);
  98. }
  99. void rt_hw_interrupt_umask(int vector)
  100. {
  101. sysEnableInterrupt((IRQn_Type)vector);
  102. }
  103. /* TYPE
  104. * #define LOW_LEVEL_SENSITIVE 0x00
  105. * #define HIGH_LEVEL_SENSITIVE 0x40
  106. * #define NEGATIVE_EDGE_TRIGGER 0x80
  107. * #define POSITIVE_EDGE_TRIGGER 0xC0
  108. */
  109. void rt_hw_interrupt_set_type(int vector, int type)
  110. {
  111. sysSetInterruptType((IRQn_Type)vector, (UINT32) type);
  112. }
  113. void rt_low_level_init(void)
  114. {
  115. /* Unlock write-protect */
  116. SYS_UnlockReg();
  117. /* Close WDT first, to avoid WDT timer is enabled IBR timeout reset. */
  118. WDT_Close();
  119. /* Lock write-protect */
  120. SYS_LockReg();
  121. }
  122. void nu_clock_base_init(void)
  123. {
  124. nu_sys_ipclk_enable(CPUCKEN);
  125. nu_sys_ipclk_enable(HCLKCKEN);
  126. nu_sys_ipclk_enable(HCLK1CKEN);
  127. nu_sys_ipclk_enable(HCLK3CKEN);
  128. nu_sys_ipclk_enable(HCLK4CKEN);
  129. nu_sys_ipclk_enable(PCLKCKEN);
  130. nu_sys_ipclk_enable(SRAMCKEN);
  131. nu_sys_ipclk_enable(DDRCKEN);
  132. }
  133. void machine_reset(void)
  134. {
  135. rt_kprintf("machine_reset...\n");
  136. rt_hw_interrupt_disable();
  137. /* Unlock */
  138. SYS_UnlockReg();
  139. nu_sys_ip_reset(CHIPRST);
  140. while (1);
  141. }
  142. void machine_shutdown(void)
  143. {
  144. rt_kprintf("machine_shutdown...\n");
  145. rt_hw_interrupt_disable();
  146. /* Unlock */
  147. SYS_UnlockReg();
  148. while (1);
  149. }
  150. void nu_sys_ip_reset(E_SYS_IPRST eIPRstIdx)
  151. {
  152. uint32_t volatile u32IPRSTRegAddr;
  153. uint32_t u32IPRSTRegBit;
  154. rt_uint32_t level;
  155. if (eIPRstIdx >= SYS_IPRST_CNT)
  156. return;
  157. u32IPRSTRegAddr = REG_SYS_AHBIPRST + (4ul * (eIPRstIdx / 32));
  158. u32IPRSTRegBit = eIPRstIdx % 32;
  159. /* Enter critical section */
  160. level = rt_hw_interrupt_disable();
  161. /* Unlock write-protect */
  162. SYS_UnlockReg();
  163. /* Enable IP reset */
  164. outpw(u32IPRSTRegAddr, inpw(u32IPRSTRegAddr) | (1 << u32IPRSTRegBit));
  165. /* Disable IP reset */
  166. outpw(u32IPRSTRegAddr, inpw(u32IPRSTRegAddr) & ~(1 << u32IPRSTRegBit));
  167. /* Wait it done. */
  168. while (inpw(u32IPRSTRegAddr) & (1 << u32IPRSTRegBit)) {}
  169. /* Lock write protect */
  170. SYS_LockReg();
  171. /* Leave critical section */
  172. rt_hw_interrupt_enable(level);
  173. }
  174. static void _nu_sys_ipclk(E_SYS_IPCLK eIPClkIdx, uint32_t bEnable)
  175. {
  176. uint32_t volatile u32IPCLKRegAddr;
  177. uint32_t u32IPCLKRegBit;
  178. rt_uint32_t level;
  179. if (eIPClkIdx >= SYS_IPCLK_CNT)
  180. return;
  181. u32IPCLKRegAddr = REG_CLK_HCLKEN + (4ul * (eIPClkIdx / 32));
  182. u32IPCLKRegBit = eIPClkIdx % 32;
  183. /* Enter critical section */
  184. level = rt_hw_interrupt_disable();
  185. if (bEnable)
  186. {
  187. /* Enable IP CLK */
  188. outpw(u32IPCLKRegAddr, inpw(u32IPCLKRegAddr) | (1 << u32IPCLKRegBit));
  189. }
  190. else
  191. {
  192. /* Disable IP CLK */
  193. outpw(u32IPCLKRegAddr, inpw(u32IPCLKRegAddr) & ~(1 << u32IPCLKRegBit));
  194. }
  195. /* Leave critical section */
  196. rt_hw_interrupt_enable(level);
  197. }
  198. void nu_sys_ipclk_enable(E_SYS_IPCLK eIPClkIdx)
  199. {
  200. _nu_sys_ipclk(eIPClkIdx, 1);
  201. }
  202. void nu_sys_ipclk_disable(E_SYS_IPCLK eIPClkIdx)
  203. {
  204. _nu_sys_ipclk(eIPClkIdx, 0);
  205. }
  206. E_SYS_USB0_ID nu_sys_usb0_role(void)
  207. {
  208. /* Check Role on USB0 dual-role port. */
  209. /*
  210. [17] USB0_IDS
  211. USB0_ID Status
  212. 0 = USB port 0 used as a USB device port.
  213. 1 = USB port 0 used as a USB host port.
  214. */
  215. return ((inpw(REG_SYS_MISCISR) & (1 << 17)) > 0) ? USB0_ID_HOST : USB0_ID_DEVICE;
  216. }
  217. #ifdef RT_USING_FINSH
  218. #include <finsh.h>
  219. FINSH_FUNCTION_EXPORT_ALIAS(rt_hw_cpu_reset, reset, restart the system);
  220. #ifdef FINSH_USING_MSH
  221. int cmd_reset(int argc, char **argv)
  222. {
  223. rt_hw_cpu_reset();
  224. return 0;
  225. }
  226. int cmd_shutdown(int argc, char **argv)
  227. {
  228. rt_hw_cpu_shutdown();
  229. return 0;
  230. }
  231. FINSH_FUNCTION_EXPORT_ALIAS(cmd_reset, __cmd_reset, restart the system.);
  232. FINSH_FUNCTION_EXPORT_ALIAS(cmd_shutdown, __cmd_shutdown, shutdown the system.);
  233. int nu_clocks(int argc, char **argv)
  234. {
  235. rt_kprintf("SYS_UPLL = %d MHz\n", sysGetClock(SYS_UPLL));
  236. rt_kprintf("SYS_APLL = %d MHz\n", sysGetClock(SYS_APLL));
  237. rt_kprintf("SYS_SYSTEM = %d MHz\n", sysGetClock(SYS_SYSTEM));
  238. rt_kprintf("SYS_HCLK1 = %d MHz\n", sysGetClock(SYS_HCLK1));
  239. rt_kprintf("SYS_HCLK234 = %d MHz\n", sysGetClock(SYS_HCLK234));
  240. rt_kprintf("SYS_PCLK = %d MHz\n", sysGetClock(SYS_PCLK));
  241. rt_kprintf("SYS_CPU = %d MHz\n", sysGetClock(SYS_CPU));
  242. rt_kprintf("CLK_HCLKEN = %08X\n", inpw(REG_CLK_HCLKEN));
  243. rt_kprintf("CLK_PCLKEN0 = %08X\n", inpw(REG_CLK_PCLKEN0));
  244. rt_kprintf("CLK_PCLKEN1 = %08X\n", inpw(REG_CLK_PCLKEN1));
  245. return 0;
  246. }
  247. MSH_CMD_EXPORT(nu_clocks, Get all system clocks);
  248. #ifdef RT_USING_INTERRUPT_INFO
  249. int list_interrupt(int argc, char **argv)
  250. {
  251. int i;
  252. for (i = SYS_MIN_INT_SOURCE; i <= SYS_MAX_INT_SOURCE; i++)
  253. {
  254. if (irq_desc[i].handler != rt_hw_interrupt_dummy_handler)
  255. {
  256. rt_kprintf("[%d] %s: %d\n", i, irq_desc[i].name, irq_desc[i].counter);
  257. }
  258. }
  259. return 0;
  260. }
  261. MSH_CMD_EXPORT(list_interrupt, list registered interrupts);
  262. #endif
  263. #endif
  264. #endif