context_gcc.S 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /*
  2. * File : context_gcc.S
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2009, RT-Thread Development Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2009-10-11 Bernard first version
  13. * 2012-01-01 aozima support context switch load/store FPU register.
  14. */
  15. /**
  16. * @addtogroup STM32
  17. */
  18. /*@{*/
  19. .cpu cortex-m4
  20. .syntax unified
  21. .thumb
  22. .text
  23. .equ NVIC_INT_CTRL, 0xE000ED04 /* interrupt control state register */
  24. .equ NVIC_SYSPRI2, 0xE000ED20 /* system priority register (2) */
  25. .equ NVIC_PENDSV_PRI, 0x00FF0000 /* PendSV priority value (lowest) */
  26. .equ NVIC_PENDSVSET, 0x10000000 /* value to trigger PendSV exception */
  27. /*
  28. * rt_base_t rt_hw_interrupt_disable();
  29. */
  30. .global rt_hw_interrupt_disable
  31. .type rt_hw_interrupt_disable, %function
  32. rt_hw_interrupt_disable:
  33. MRS r0, PRIMASK
  34. CPSID I
  35. BX LR
  36. /*
  37. * void rt_hw_interrupt_enable(rt_base_t level);
  38. */
  39. .global rt_hw_interrupt_enable
  40. .type rt_hw_interrupt_enable, %function
  41. rt_hw_interrupt_enable:
  42. MSR PRIMASK, r0
  43. BX LR
  44. /*
  45. * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  46. * r0 --> from
  47. * r1 --> to
  48. */
  49. .global rt_hw_context_switch_interrupt
  50. .type rt_hw_context_switch_interrupt, %function
  51. .global rt_hw_context_switch
  52. .type rt_hw_context_switch, %function
  53. rt_hw_context_switch_interrupt:
  54. rt_hw_context_switch:
  55. /* set rt_thread_switch_interrupt_flag to 1 */
  56. LDR r2, =rt_thread_switch_interrupt_flag
  57. LDR r3, [r2]
  58. CMP r3, #1
  59. BEQ _reswitch
  60. MOV r3, #1
  61. STR r3, [r2]
  62. LDR r2, =rt_interrupt_from_thread /* set rt_interrupt_from_thread */
  63. STR r0, [r2]
  64. _reswitch:
  65. LDR r2, =rt_interrupt_to_thread /* set rt_interrupt_to_thread */
  66. STR r1, [r2]
  67. LDR r0, =NVIC_INT_CTRL /* trigger the PendSV exception (causes context switch) */
  68. LDR r1, =NVIC_PENDSVSET
  69. STR r1, [r0]
  70. BX LR
  71. /* r0 --> swith from thread stack
  72. * r1 --> swith to thread stack
  73. * psr, pc, lr, r12, r3, r2, r1, r0 are pushed into [from] stack
  74. */
  75. .global PendSV_Handler
  76. .type PendSV_Handler, %function
  77. PendSV_Handler:
  78. /* disable interrupt to protect context switch */
  79. MRS r2, PRIMASK
  80. CPSID I
  81. /* get rt_thread_switch_interrupt_flag */
  82. LDR r0, =rt_thread_switch_interrupt_flag
  83. LDR r1, [r0]
  84. CBZ r1, pendsv_exit /* pendsv already handled */
  85. /* clear rt_thread_switch_interrupt_flag to 0 */
  86. MOV r1, #0x00
  87. STR r1, [r0]
  88. LDR r0, =rt_interrupt_from_thread
  89. LDR r1, [r0]
  90. CBZ r1, swtich_to_thread /* skip register save at the first time */
  91. MRS r1, psp /* get from thread stack pointer */
  92. #if defined (__VFP_FP__) && !defined(__SOFTFP__)
  93. VSTMDB r1!, {d8 - d15} /* push FPU register s16~s31 */
  94. #endif
  95. STMFD r1!, {r4 - r11} /* push r4 - r11 register */
  96. LDR r0, [r0]
  97. STR r1, [r0] /* update from thread stack pointer */
  98. swtich_to_thread:
  99. LDR r1, =rt_interrupt_to_thread
  100. LDR r1, [r1]
  101. LDR r1, [r1] /* load thread stack pointer */
  102. LDMFD r1!, {r4 - r11} /* pop r4 - r11 register */
  103. #if defined (__VFP_FP__) && !defined(__SOFTFP__)
  104. VLDMIA r1!, {d8 - d15} /* pop FPU register s16~s31 */
  105. #endif
  106. MSR psp, r1 /* update stack pointer */
  107. pendsv_exit:
  108. /* restore interrupt */
  109. MSR PRIMASK, r2
  110. ORR lr, lr, #0x04
  111. BX lr
  112. /*
  113. * void rt_hw_context_switch_to(rt_uint32 to);
  114. * r0 --> to
  115. */
  116. .global rt_hw_context_switch_to
  117. .type rt_hw_context_switch_to, %function
  118. rt_hw_context_switch_to:
  119. LDR r1, =rt_interrupt_to_thread
  120. STR r0, [r1]
  121. /* set from thread to 0 */
  122. LDR r1, =rt_interrupt_from_thread
  123. MOV r0, #0x0
  124. STR r0, [r1]
  125. /* set interrupt flag to 1 */
  126. LDR r1, =rt_thread_switch_interrupt_flag
  127. MOV r0, #1
  128. STR r0, [r1]
  129. /* set the PendSV exception priority */
  130. LDR r0, =NVIC_SYSPRI2
  131. LDR r1, =NVIC_PENDSV_PRI
  132. LDR.W r2, [r0,#0x00] /* read */
  133. ORR r1,r1,r2 /* modify */
  134. STR r1, [r0] /* write-back */
  135. LDR r0, =NVIC_INT_CTRL /* trigger the PendSV exception (causes context switch) */
  136. LDR r1, =NVIC_PENDSVSET
  137. STR r1, [r0]
  138. CPSIE I /* enable interrupts at processor level */
  139. /* never reach here! */
  140. /* compatible with old version */
  141. .global rt_hw_interrupt_thread_switch
  142. .type rt_hw_interrupt_thread_switch, %function
  143. rt_hw_interrupt_thread_switch:
  144. BX lr
  145. NOP
  146. .global HardFault_Handler
  147. .type HardFault_Handler, %function
  148. HardFault_Handler:
  149. /* get current context */
  150. MRS r0, psp /* get fault thread stack pointer */
  151. PUSH {lr}
  152. BL rt_hw_hard_fault_exception
  153. POP {lr}
  154. ORR lr, lr, #0x04
  155. BX lr