drv_timer.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-22 Jesven first version
  9. */
  10. #include <rthw.h>
  11. #include <rtthread.h>
  12. #include <stdint.h>
  13. #include "board.h"
  14. #define TIMER01_HW_BASE 0x10011000
  15. #define TIMER23_HW_BASE 0x10012000
  16. #define TIMER_LOAD(hw_base) __REG32(hw_base + 0x00)
  17. #define TIMER_VALUE(hw_base) __REG32(hw_base + 0x04)
  18. #define TIMER_CTRL(hw_base) __REG32(hw_base + 0x08)
  19. #define TIMER_CTRL_ONESHOT (1 << 0)
  20. #define TIMER_CTRL_32BIT (1 << 1)
  21. #define TIMER_CTRL_DIV1 (0 << 2)
  22. #define TIMER_CTRL_DIV16 (1 << 2)
  23. #define TIMER_CTRL_DIV256 (2 << 2)
  24. #define TIMER_CTRL_IE (1 << 5) /* Interrupt Enable (versatile only) */
  25. #define TIMER_CTRL_PERIODIC (1 << 6)
  26. #define TIMER_CTRL_ENABLE (1 << 7)
  27. #define TIMER_INTCLR(hw_base) __REG32(hw_base + 0x0c)
  28. #define TIMER_RIS(hw_base) __REG32(hw_base + 0x10)
  29. #define TIMER_MIS(hw_base) __REG32(hw_base + 0x14)
  30. #define TIMER_BGLOAD(hw_base) __REG32(hw_base + 0x18)
  31. #define TIMER_LOAD(hw_base) __REG32(hw_base + 0x00)
  32. #define TIMER_VALUE(hw_base) __REG32(hw_base + 0x04)
  33. #define TIMER_CTRL(hw_base) __REG32(hw_base + 0x08)
  34. #define TIMER_CTRL_ONESHOT (1 << 0)
  35. #define TIMER_CTRL_32BIT (1 << 1)
  36. #define TIMER_CTRL_DIV1 (0 << 2)
  37. #define TIMER_CTRL_DIV16 (1 << 2)
  38. #define TIMER_CTRL_DIV256 (2 << 2)
  39. #define TIMER_CTRL_IE (1 << 5) /* Interrupt Enable (versatile only) */
  40. #define TIMER_CTRL_PERIODIC (1 << 6)
  41. #define TIMER_CTRL_ENABLE (1 << 7)
  42. #define TIMER_INTCLR(hw_base) __REG32(hw_base + 0x0c)
  43. #define TIMER_RIS(hw_base) __REG32(hw_base + 0x10)
  44. #define TIMER_MIS(hw_base) __REG32(hw_base + 0x14)
  45. #define TIMER_BGLOAD(hw_base) __REG32(hw_base + 0x18)
  46. #define SYS_CTRL __REG32(REALVIEW_SCTL_BASE)
  47. #define TIMER_HW_BASE REALVIEW_TIMER2_3_BASE
  48. static void rt_hw_timer_isr(int vector, void *param)
  49. {
  50. rt_tick_increase();
  51. /* clear interrupt */
  52. TIMER_INTCLR(TIMER_HW_BASE) = 0x01;
  53. }
  54. int rt_hw_timer_init(void)
  55. {
  56. rt_uint32_t val;
  57. SYS_CTRL |= REALVIEW_REFCLK;
  58. /* Setup Timer0 for generating irq */
  59. val = TIMER_CTRL(TIMER_HW_BASE);
  60. val &= ~TIMER_CTRL_ENABLE;
  61. val |= (TIMER_CTRL_32BIT | TIMER_CTRL_PERIODIC | TIMER_CTRL_IE);
  62. TIMER_CTRL(TIMER_HW_BASE) = val;
  63. TIMER_LOAD(TIMER_HW_BASE) = 1000;
  64. /* enable timer */
  65. TIMER_CTRL(TIMER_HW_BASE) |= TIMER_CTRL_ENABLE;
  66. rt_hw_interrupt_install(IRQ_PBA8_TIMER2_3, rt_hw_timer_isr, RT_NULL, "tick");
  67. rt_hw_interrupt_umask(IRQ_PBA8_TIMER2_3);
  68. return 0;
  69. }
  70. INIT_BOARD_EXPORT(rt_hw_timer_init);
  71. void timer_init(int timer, unsigned int preload)
  72. {
  73. uint32_t val;
  74. if (timer == 0)
  75. {
  76. /* Setup Timer0 for generating irq */
  77. val = TIMER_CTRL(TIMER01_HW_BASE);
  78. val &= ~TIMER_CTRL_ENABLE;
  79. val |= (TIMER_CTRL_32BIT | TIMER_CTRL_PERIODIC | TIMER_CTRL_IE);
  80. TIMER_CTRL(TIMER01_HW_BASE) = val;
  81. TIMER_LOAD(TIMER01_HW_BASE) = preload;
  82. /* enable timer */
  83. TIMER_CTRL(TIMER01_HW_BASE) |= TIMER_CTRL_ENABLE;
  84. }
  85. else
  86. {
  87. /* Setup Timer1 for generating irq */
  88. val = TIMER_CTRL(TIMER23_HW_BASE);
  89. val &= ~TIMER_CTRL_ENABLE;
  90. val |= (TIMER_CTRL_32BIT | TIMER_CTRL_PERIODIC | TIMER_CTRL_IE);
  91. TIMER_CTRL(TIMER23_HW_BASE) = val;
  92. TIMER_LOAD(TIMER23_HW_BASE) = preload;
  93. /* enable timer */
  94. TIMER_CTRL(TIMER23_HW_BASE) |= TIMER_CTRL_ENABLE;
  95. }
  96. }
  97. void timer_clear_pending(int timer)
  98. {
  99. if (timer == 0)
  100. {
  101. TIMER_INTCLR(TIMER01_HW_BASE) = 0x01;
  102. }
  103. else
  104. {
  105. TIMER_INTCLR(TIMER23_HW_BASE) = 0x01;
  106. }
  107. }