drv_qspi.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-27 zylx change to new framework
  9. */
  10. #include "board.h"
  11. #include "drv_qspi.h"
  12. #include "drv_config.h"
  13. #ifdef RT_USING_QSPI
  14. #define DRV_DEBUG
  15. #define LOG_TAG "drv.qspi"
  16. #include <drv_log.h>
  17. #if defined(BSP_USING_QSPI)
  18. struct stm32_hw_spi_cs
  19. {
  20. uint16_t Pin;
  21. };
  22. struct stm32_qspi_bus
  23. {
  24. QSPI_HandleTypeDef QSPI_Handler;
  25. char *bus_name;
  26. #ifdef BSP_QSPI_USING_DMA
  27. DMA_HandleTypeDef hdma_quadspi;
  28. #endif
  29. };
  30. struct rt_spi_bus _qspi_bus1;
  31. struct stm32_qspi_bus _stm32_qspi_bus;
  32. static int stm32_qspi_init(struct rt_qspi_device *device, struct rt_qspi_configuration *qspi_cfg)
  33. {
  34. int result = RT_EOK;
  35. unsigned int i = 1;
  36. RT_ASSERT(device != RT_NULL);
  37. RT_ASSERT(qspi_cfg != RT_NULL);
  38. struct rt_spi_configuration *cfg = &qspi_cfg->parent;
  39. struct stm32_qspi_bus *qspi_bus = device->parent.bus->parent.user_data;
  40. rt_memset(&qspi_bus->QSPI_Handler, 0, sizeof(qspi_bus->QSPI_Handler));
  41. while (cfg->max_hz < HAL_RCC_GetHCLKFreq() / (i + 1))
  42. {
  43. i++;
  44. if (i == 255)
  45. {
  46. LOG_E("QSPI init failed, QSPI frequency(%d) is too low.", cfg->max_hz);
  47. return -RT_ERROR;
  48. }
  49. }
  50. /* 80/(1+i) */
  51. qspi_bus->QSPI_Handler.Init.ClockPrescaler = i;
  52. if (!(cfg->mode & RT_SPI_CPOL))
  53. {
  54. /* QSPI MODE0 */
  55. qspi_bus->QSPI_Handler.Init.ClockMode = QSPI_CLOCK_MODE_0;
  56. }
  57. else
  58. {
  59. /* QSPI MODE3 */
  60. qspi_bus->QSPI_Handler.Init.ClockMode = QSPI_CLOCK_MODE_3;
  61. }
  62. /* flash size */
  63. qspi_bus->QSPI_Handler.Init.FlashSize = POSITION_VAL(qspi_cfg->medium_size) - 1;
  64. qspi_bus->QSPI_Handler.Instance = QUADSPI;
  65. /* fifo threshold is 4 byte */
  66. qspi_bus->QSPI_Handler.Init.FifoThreshold = 4;
  67. /* Sampling shift half a cycle */
  68. qspi_bus->QSPI_Handler.Init.SampleShifting = QSPI_SAMPLE_SHIFTING_HALFCYCLE;
  69. /* cs high time */
  70. qspi_bus->QSPI_Handler.Init.ChipSelectHighTime = QSPI_CS_HIGH_TIME_4_CYCLE;
  71. result = HAL_QSPI_Init(&qspi_bus->QSPI_Handler);
  72. if (result == HAL_OK)
  73. {
  74. LOG_D("qspi init succsee!");
  75. }
  76. else
  77. {
  78. LOG_E("qspi init failed (%d)!", result);
  79. }
  80. #ifdef BSP_QSPI_USING_DMA
  81. /* QSPI interrupts must be enabled when using the HAL_QSPI_Receive_DMA */
  82. HAL_NVIC_SetPriority(QUADSPI_IRQn, 0, 0);
  83. HAL_NVIC_EnableIRQ(QUADSPI_IRQn);
  84. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  85. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  86. /* init QSPI DMA */
  87. __HAL_RCC_DMA1_CLK_ENABLE();
  88. HAL_DMA_DeInit(qspi_bus->QSPI_Handler.hdma);
  89. qspi_bus->hdma_quadspi.Instance = DMA1_Channel5;
  90. qspi_bus->hdma_quadspi.Init.Request = DMA_REQUEST_5;
  91. qspi_bus->hdma_quadspi.Init.Direction = DMA_PERIPH_TO_MEMORY;
  92. qspi_bus->hdma_quadspi.Init.PeriphInc = DMA_PINC_DISABLE;
  93. qspi_bus->hdma_quadspi.Init.MemInc = DMA_MINC_ENABLE;
  94. qspi_bus->hdma_quadspi.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  95. qspi_bus->hdma_quadspi.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  96. qspi_bus->hdma_quadspi.Init.Mode = DMA_NORMAL;
  97. qspi_bus->hdma_quadspi.Init.Priority = DMA_PRIORITY_LOW;
  98. if (HAL_DMA_Init(&qspi_bus->hdma_quadspi) != HAL_OK)
  99. {
  100. LOG_E("qspi dma init failed (%d)!", result);
  101. }
  102. __HAL_LINKDMA(&qspi_bus->QSPI_Handler,hdma,qspi_bus->hdma_quadspi);
  103. #endif /* BSP_QSPI_USING_DMA */
  104. return result;
  105. }
  106. static void qspi_send_cmd(struct stm32_qspi_bus *qspi_bus, struct rt_qspi_message *message)
  107. {
  108. RT_ASSERT(qspi_bus != RT_NULL);
  109. RT_ASSERT(message != RT_NULL);
  110. QSPI_CommandTypeDef Cmdhandler;
  111. /* set QSPI cmd struct */
  112. Cmdhandler.Instruction = message->instruction.content;
  113. Cmdhandler.Address = message->address.content;
  114. Cmdhandler.DummyCycles = message->dummy_cycles;
  115. if (message->instruction.qspi_lines == 0)
  116. {
  117. Cmdhandler.InstructionMode = QSPI_INSTRUCTION_NONE;
  118. }
  119. else if (message->instruction.qspi_lines == 1)
  120. {
  121. Cmdhandler.InstructionMode = QSPI_INSTRUCTION_1_LINE;
  122. }
  123. else if (message->instruction.qspi_lines == 2)
  124. {
  125. Cmdhandler.InstructionMode = QSPI_INSTRUCTION_2_LINES;
  126. }
  127. else if (message->instruction.qspi_lines == 4)
  128. {
  129. Cmdhandler.InstructionMode = QSPI_INSTRUCTION_4_LINES;
  130. }
  131. if (message->address.qspi_lines == 0)
  132. {
  133. Cmdhandler.AddressMode = QSPI_ADDRESS_NONE;
  134. }
  135. else if (message->address.qspi_lines == 1)
  136. {
  137. Cmdhandler.AddressMode = QSPI_ADDRESS_1_LINE;
  138. }
  139. else if (message->address.qspi_lines == 2)
  140. {
  141. Cmdhandler.AddressMode = QSPI_ADDRESS_2_LINES;
  142. }
  143. else if (message->address.qspi_lines == 4)
  144. {
  145. Cmdhandler.AddressMode = QSPI_ADDRESS_4_LINES;
  146. }
  147. if (message->address.size == 24)
  148. {
  149. Cmdhandler.AddressSize = QSPI_ADDRESS_24_BITS;
  150. }
  151. else
  152. {
  153. Cmdhandler.AddressSize = QSPI_ADDRESS_32_BITS;
  154. }
  155. if (message->qspi_data_lines == 0)
  156. {
  157. Cmdhandler.DataMode = QSPI_DATA_NONE;
  158. }
  159. else if (message->qspi_data_lines == 1)
  160. {
  161. Cmdhandler.DataMode = QSPI_DATA_1_LINE;
  162. }
  163. else if (message->qspi_data_lines == 2)
  164. {
  165. Cmdhandler.DataMode = QSPI_DATA_2_LINES;
  166. }
  167. else if (message->qspi_data_lines == 4)
  168. {
  169. Cmdhandler.DataMode = QSPI_DATA_4_LINES;
  170. }
  171. Cmdhandler.SIOOMode = QSPI_SIOO_INST_EVERY_CMD;
  172. Cmdhandler.AlternateByteMode = QSPI_ALTERNATE_BYTES_NONE;
  173. Cmdhandler.DdrMode = QSPI_DDR_MODE_DISABLE;
  174. Cmdhandler.DdrHoldHalfCycle = QSPI_DDR_HHC_ANALOG_DELAY;
  175. Cmdhandler.NbData = message->parent.length;
  176. HAL_QSPI_Command(&qspi_bus->QSPI_Handler, &Cmdhandler, 5000);
  177. }
  178. static rt_uint32_t qspixfer(struct rt_spi_device *device, struct rt_spi_message *message)
  179. {
  180. rt_size_t len = 0;
  181. RT_ASSERT(device != RT_NULL);
  182. RT_ASSERT(device->bus != RT_NULL);
  183. struct rt_qspi_message *qspi_message = (struct rt_qspi_message *)message;
  184. struct stm32_qspi_bus *qspi_bus = device->bus->parent.user_data;
  185. #ifdef BSP_QSPI_USING_SOFTCS
  186. struct stm32_hw_spi_cs *cs = device->parent.user_data;
  187. #endif
  188. const rt_uint8_t *sndb = message->send_buf;
  189. rt_uint8_t *rcvb = message->recv_buf;
  190. rt_int32_t length = message->length;
  191. #ifdef BSP_QSPI_USING_SOFTCS
  192. if (message->cs_take)
  193. {
  194. rt_pin_write(cs->pin, 0);
  195. }
  196. #endif
  197. /* send data */
  198. if (sndb)
  199. {
  200. qspi_send_cmd(qspi_bus, qspi_message);
  201. if (qspi_message->parent.length != 0)
  202. {
  203. if (HAL_QSPI_Transmit(&qspi_bus->QSPI_Handler, (rt_uint8_t *)sndb, 5000) == HAL_OK)
  204. {
  205. len = length;
  206. }
  207. else
  208. {
  209. LOG_E("QSPI send data failed(%d)!", qspi_bus->QSPI_Handler.ErrorCode);
  210. qspi_bus->QSPI_Handler.State = HAL_QSPI_STATE_READY;
  211. goto __exit;
  212. }
  213. }
  214. else
  215. {
  216. len = 1;
  217. }
  218. }
  219. else if (rcvb)/* recv data */
  220. {
  221. qspi_send_cmd(qspi_bus, qspi_message);
  222. #ifdef BSP_QSPI_USING_DMA
  223. if (HAL_QSPI_Receive_DMA(&qspi_bus->QSPI_Handler, rcvb) == HAL_OK)
  224. #else
  225. if (HAL_QSPI_Receive(&qspi_bus->QSPI_Handler, rcvb, 5000) == HAL_OK)
  226. #endif
  227. {
  228. len = length;
  229. #ifdef BSP_QSPI_USING_DMA
  230. while(qspi_bus->QSPI_Handler.RxXferCount != 0);
  231. #endif
  232. }
  233. else
  234. {
  235. LOG_E("QSPI recv data failed(%d)!", qspi_bus->QSPI_Handler.ErrorCode);
  236. qspi_bus->QSPI_Handler.State = HAL_QSPI_STATE_READY;
  237. goto __exit;
  238. }
  239. }
  240. __exit:
  241. #ifdef BSP_QSPI_USING_SOFTCS
  242. if (message->cs_release)
  243. {
  244. rt_pin_write(cs->pin, 1);
  245. }
  246. #endif
  247. return len;
  248. }
  249. static rt_err_t qspi_configure(struct rt_spi_device *device, struct rt_spi_configuration *configuration)
  250. {
  251. RT_ASSERT(device != RT_NULL);
  252. RT_ASSERT(configuration != RT_NULL);
  253. struct rt_qspi_device *qspi_device = (struct rt_qspi_device *)device;
  254. return stm32_qspi_init(qspi_device, &qspi_device->config);
  255. }
  256. static const struct rt_spi_ops stm32_qspi_ops =
  257. {
  258. .configure = qspi_configure,
  259. .xfer = qspixfer,
  260. };
  261. static int stm32_qspi_register_bus(struct stm32_qspi_bus *qspi_bus, const char *name)
  262. {
  263. RT_ASSERT(qspi_bus != RT_NULL);
  264. RT_ASSERT(name != RT_NULL);
  265. _qspi_bus1.parent.user_data = qspi_bus;
  266. return rt_qspi_bus_register(&_qspi_bus1, name, &stm32_qspi_ops);
  267. }
  268. /**
  269. * @brief This function attach device to QSPI bus.
  270. * @param device_name QSPI device name
  271. * @param pin QSPI cs pin number
  272. * @param data_line_width QSPI data lines width, such as 1, 2, 4
  273. * @param enter_qspi_mode Callback function that lets FLASH enter QSPI mode
  274. * @param exit_qspi_mode Callback function that lets FLASH exit QSPI mode
  275. * @retval 0 : success
  276. * -1 : failed
  277. */
  278. rt_err_t stm32_qspi_bus_attach_device(const char *bus_name, const char *device_name, rt_uint32_t pin, rt_uint8_t data_line_width, void (*enter_qspi_mode)(), void (*exit_qspi_mode)())
  279. {
  280. struct rt_qspi_device *qspi_device = RT_NULL;
  281. struct stm32_hw_spi_cs *cs_pin = RT_NULL;
  282. rt_err_t result = RT_EOK;
  283. RT_ASSERT(bus_name != RT_NULL);
  284. RT_ASSERT(device_name != RT_NULL);
  285. RT_ASSERT(data_line_width == 1 || data_line_width == 2 || data_line_width == 4);
  286. qspi_device = (struct rt_qspi_device *)rt_malloc(sizeof(struct rt_qspi_device));
  287. if (qspi_device == RT_NULL)
  288. {
  289. LOG_E("no memory, qspi bus attach device failed!");
  290. result = RT_ENOMEM;
  291. goto __exit;
  292. }
  293. cs_pin = (struct stm32_hw_spi_cs *)rt_malloc(sizeof(struct stm32_hw_spi_cs));
  294. if (qspi_device == RT_NULL)
  295. {
  296. LOG_E("no memory, qspi bus attach device failed!");
  297. result = RT_ENOMEM;
  298. goto __exit;
  299. }
  300. qspi_device->enter_qspi_mode = enter_qspi_mode;
  301. qspi_device->exit_qspi_mode = exit_qspi_mode;
  302. qspi_device->config.qspi_dl_width = data_line_width;
  303. cs_pin->Pin = pin;
  304. #ifdef BSP_QSPI_USING_SOFTCS
  305. rt_pin_mode(pin, PIN_MODE_OUTPUT);
  306. rt_pin_write(pin, 1);
  307. #endif
  308. result = rt_spi_bus_attach_device(&qspi_device->parent, device_name, bus_name, (void *)cs_pin);
  309. __exit:
  310. if (result != RT_EOK)
  311. {
  312. if (qspi_device)
  313. {
  314. rt_free(qspi_device);
  315. }
  316. if (cs_pin)
  317. {
  318. rt_free(cs_pin);
  319. }
  320. }
  321. return result;
  322. }
  323. #ifdef BSP_QSPI_USING_DMA
  324. void QUADSPI_IRQHandler(void)
  325. {
  326. /* enter interrupt */
  327. rt_interrupt_enter();
  328. HAL_QSPI_IRQHandler(&_stm32_qspi_bus.QSPI_Handler);
  329. /* leave interrupt */
  330. rt_interrupt_leave();
  331. }
  332. void DMA1_Channel5_IRQHandler(void)
  333. {
  334. /* enter interrupt */
  335. rt_interrupt_enter();
  336. HAL_DMA_IRQHandler(&_stm32_qspi_bus.hdma_quadspi);
  337. /* leave interrupt */
  338. rt_interrupt_leave();
  339. }
  340. #endif /* BSP_QSPI_USING_DMA */
  341. static int rt_hw_qspi_bus_init(void)
  342. {
  343. return stm32_qspi_register_bus(&_stm32_qspi_bus, "qspi1");
  344. }
  345. INIT_BOARD_EXPORT(rt_hw_qspi_bus_init);
  346. #endif /* BSP_USING_QSPI */
  347. #endif /* RT_USING_QSPI */