bsp.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2006-09-15 QiuYi the first version */
  9. #ifndef __BSP_H_
  10. #define __BSP_H_
  11. #include <i386.h>
  12. #ifdef __cplusplus
  13. extern "C" {
  14. #endif
  15. /*******************************************************************/
  16. /* Timer Register */
  17. /*******************************************************************/
  18. #define TIMER_CNTR0 (IO_TIMER1 + 0) /* timer 0 counter port */
  19. #define TIMER_CNTR1 (IO_TIMER1 + 1) /* timer 1 counter port */
  20. #define TIMER_CNTR2 (IO_TIMER1 + 2) /* timer 2 counter port */
  21. #define TIMER_MODE (IO_TIMER1 + 3) /* timer mode port */
  22. #define TIMER_SEL0 0x00 /* select counter 0 */
  23. #define TIMER_SEL1 0x40 /* select counter 1 */
  24. #define TIMER_INTTC 0x00 /* mode 0, intr on terminal cnt */
  25. #define TIMER_ONESHOT 0x02 /* mode 1, one shot */
  26. #define TIMER_RATEGEN 0x04 /* mode 2, rate generator */
  27. #define TIMER_SQWAVE 0x06 /* mode 3, square wave */
  28. #define TIMER_SWSTROBE 0x08 /* mode 4, s/w triggered strobe */
  29. #define TIMER_HWSTROBE 0x0a /* mode 5, h/w triggered strobe */
  30. #define TIMER_LATCH 0x00 /* latch counter for reading */
  31. #define TIMER_LSB 0x10 /* r/w counter LSB */
  32. #define TIMER_MSB 0x20 /* r/w counter MSB */
  33. #define TIMER_16BIT 0x30 /* r/w counter 16 bits, LSB first */
  34. #define TIMER_BCD 0x01 /* count in BCD */
  35. #define TIMER_FREQ 1193182
  36. #define TIMER_DIV(x) ((TIMER_FREQ+(x)/2)/(x))
  37. #define IO_TIMER1 0x040 /* 8253 Timer #1 */
  38. /*******************************************************************/
  39. /* Interrupt Controller */
  40. /*******************************************************************/
  41. /* these are processor defined */
  42. #define T_DIVIDE 0 /* divide error */
  43. #define T_DEBUG 1 /* debug exception */
  44. #define T_NMI 2 /* non-maskable interrupt */
  45. #define T_BRKPT 3 /* breakpoint */
  46. #define T_OFLOW 4 /* overflow */
  47. #define T_BOUND 5 /* bounds check */
  48. #define T_ILLOP 6 /* illegal opcode */
  49. #define T_DEVICE 7 /* device not available */
  50. #define T_DBLFLT 8 /* double fault */
  51. /* 9 is reserved */
  52. #define T_TSS 10 /* invalid task switch segment */
  53. #define T_SEGNP 11 /* segment not present */
  54. #define T_STACK 12 /* stack exception */
  55. #define T_GPFLT 13 /* genernal protection fault */
  56. #define T_PGFLT 14 /* page fault */
  57. /* 15 is reserved */
  58. #define T_FPERR 16 /* floating point error */
  59. #define T_ALIGN 17 /* aligment check */
  60. #define T_MCHK 18 /* machine check */
  61. #define T_DEFAULT 500 /* catchall */
  62. #define INTTIMER0 0
  63. #define INTKEYBOARD 1
  64. #define INTUART0_RX 4
  65. #define CLOCK_IRQ 0
  66. #define KEYBOARD_IRQ 1
  67. #define CASCADE_IRQ 2 /* cascade enable for 2nd AT controller */
  68. #define ETHER_IRQ 3 /* default ethernet interrupt vector */
  69. #define SECONDARY_IRQ 3 /* RS232 interrupt vector for port 2 */
  70. #define RS232_IRQ 4 /* RS232 interrupt vector for port 1 */
  71. #define XT_WINI_IRQ 5 /* xt winchester */
  72. #define FLOPPY_IRQ 6 /* floppy disk */
  73. #define PRINTER_IRQ 7
  74. #define AT_WINI_IRQ 14 /* at winchester */
  75. /* I/O Addresses of the two 8259A programmable interrupt controllers */
  76. #define IO_PIC1 0x20 /* Master(IRQs 0-7) */
  77. #define IO_PIC2 0xa0 /* Slave(IRQs 8-15) */
  78. #define IRQ_SLAVE 0x2 /* IRQ at which slave connects to master */
  79. #define IRQ_OFFSET 0x20 /* IRQ 0 corresponds to int IRQ_OFFSET */
  80. #define MAX_HANDLERS 16 /*max number of isr handler*/
  81. /*******************************************************************/
  82. /* CRT Register */
  83. /*******************************************************************/
  84. #define MONO_BASE 0x3b4
  85. #define MONO_BUF 0xb0000
  86. #define CGA_BASE 0x3d4
  87. #define CGA_BUF 0xb8000
  88. #define CRT_ROWS 25
  89. #define CRT_COLS 80
  90. #define CRT_SIZE (CRT_ROWS * CRT_COLS)
  91. /*******************************************************************/
  92. /* Keyboard Register */
  93. /*******************************************************************/
  94. #define KBSTATP 0x64 /* kbd controller status port(I) */
  95. #define KBS_DIB 0x01 /* kbd data in buffer */
  96. #define KBDATAP 0x60 /* kbd data port(I) */
  97. /* AT keyboard */
  98. /* 8042 ports */
  99. #define KB_DATA 0x60 /* I/O port for keyboard data
  100. * Read : Read Output Buffer
  101. * Write: Write Input Buffer(8042 Data&8048 Command) */
  102. #define KB_CMD 0x64 /* I/O port for keyboard command
  103. * Read : Read Status Register
  104. * Write: Write Input Buffer(8042 Command) */
  105. #define LED_CODE 0xED
  106. #define KB_ACK 0xFA
  107. /*******************************************************************/
  108. /* Serial Register */
  109. /*******************************************************************/
  110. /*Serial I/O code */
  111. #define COM1 0x3F8
  112. #define COMSTATUS 5
  113. #define COMDATA 0x01
  114. #define COMREAD 0
  115. #define COMWRITE 0
  116. /* Bits definition of the Line Status Register (LSR)*/
  117. #define DR 0x01 /* Data Ready */
  118. #define OE 0x02 /* Overrun Error */
  119. #define PE 0x04 /* Parity Error */
  120. #define FE 0x08 /* Framing Error */
  121. #define BI 0x10 /* Break Interrupt */
  122. #define THRE 0x20 /* Transmitter Holding Register Empty */
  123. #define TEMT 0x40 /* Transmitter Empty */
  124. #define ERFIFO 0x80 /* Error receive Fifo */
  125. #ifdef __cplusplus
  126. }
  127. #endif
  128. #endif /* __BSP_H_ */