drv_eth.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707
  1. /*
  2. * Copyright (c) 2006-2020, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2020-10-30 bigmagic first version
  9. */
  10. #include <rthw.h>
  11. #include <stdint.h>
  12. #include <rtthread.h>
  13. #include <lwip/sys.h>
  14. #include <netif/ethernetif.h>
  15. #include "mbox.h"
  16. #include "raspi4.h"
  17. #include "drv_eth.h"
  18. //#define ETH_RX_POLL
  19. #define DBG_LEVEL DBG_LOG
  20. #include <rtdbg.h>
  21. #define LOG_TAG "drv.eth"
  22. static int link_speed = 0;
  23. static int link_flag = 0;
  24. #define RECV_CACHE_BUF (1024)
  25. #define SEND_DATA_NO_CACHE (0x08200000)
  26. #define RECV_DATA_NO_CACHE (0x08400000)
  27. #define DMA_DISC_ADDR_SIZE (4 * 1024 *1024)
  28. #define RX_DESC_BASE (MAC_REG + GENET_RX_OFF)
  29. #define TX_DESC_BASE (MAC_REG + GENET_TX_OFF)
  30. #define MAX_ADDR_LEN (6)
  31. #define upper_32_bits(n) ((rt_uint32_t)(((n) >> 16) >> 16))
  32. #define lower_32_bits(n) ((rt_uint32_t)(n))
  33. #define BIT(nr) (1UL << (nr))
  34. static rt_thread_t link_thread_tid = RT_NULL;
  35. #define LINK_THREAD_STACK_SIZE (1024)
  36. #define LINK_THREAD_PRIORITY (20)
  37. #define LINK_THREAD_TIMESLICE (10)
  38. static rt_uint32_t tx_index = 0;
  39. static rt_uint32_t rx_index = 0;
  40. static rt_uint32_t index_flag = 0;
  41. static rt_uint32_t send_cache_pbuf[RECV_CACHE_BUF];
  42. struct rt_eth_dev
  43. {
  44. struct eth_device parent;
  45. rt_uint8_t dev_addr[MAX_ADDR_LEN];
  46. char *name;
  47. void *iobase;
  48. int state;
  49. int index;
  50. struct rt_timer link_timer;
  51. struct rt_timer rx_poll_timer;
  52. void *priv;
  53. };
  54. static struct rt_eth_dev eth_dev;
  55. static struct rt_semaphore sem_lock;
  56. static struct rt_semaphore link_ack;
  57. static inline rt_uint32_t read32(void *addr)
  58. {
  59. return (*((volatile unsigned int*)(addr)));
  60. }
  61. static inline void write32(void *addr, rt_uint32_t value)
  62. {
  63. (*((volatile unsigned int*)(addr))) = value;
  64. }
  65. static void eth_rx_irq(int irq, void *param)
  66. {
  67. #ifndef ETH_RX_POLL
  68. rt_uint32_t val = 0;
  69. val = read32(MAC_REG + GENET_INTRL2_CPU_STAT);
  70. val &= ~read32(MAC_REG + GENET_INTRL2_CPU_STAT_MASK);
  71. write32(MAC_REG + GENET_INTRL2_CPU_CLEAR, val);
  72. if (val & GENET_IRQ_RXDMA_DONE)
  73. {
  74. eth_device_ready(&eth_dev.parent);
  75. }
  76. if (val & GENET_IRQ_TXDMA_DONE)
  77. {
  78. //todo
  79. }
  80. #else
  81. eth_device_ready(&eth_dev.parent);
  82. #endif
  83. }
  84. /* We only support RGMII (as used on the RPi4). */
  85. static int bcmgenet_interface_set(void)
  86. {
  87. int phy_mode = PHY_INTERFACE_MODE_RGMII;
  88. switch (phy_mode)
  89. {
  90. case PHY_INTERFACE_MODE_RGMII:
  91. case PHY_INTERFACE_MODE_RGMII_RXID:
  92. write32(MAC_REG + SYS_PORT_CTRL, PORT_MODE_EXT_GPHY);
  93. break;
  94. default:
  95. rt_kprintf("unknown phy mode: %d\n", MAC_REG);
  96. return -1;
  97. }
  98. return 0;
  99. }
  100. static void bcmgenet_umac_reset(void)
  101. {
  102. rt_uint32_t reg;
  103. reg = read32(MAC_REG + SYS_RBUF_FLUSH_CTRL);
  104. reg |= BIT(1);
  105. write32((MAC_REG + SYS_RBUF_FLUSH_CTRL), reg);
  106. reg &= ~BIT(1);
  107. write32((MAC_REG + SYS_RBUF_FLUSH_CTRL), reg);
  108. DELAY_MICROS(10);
  109. write32((MAC_REG + SYS_RBUF_FLUSH_CTRL), 0);
  110. DELAY_MICROS(10);
  111. write32(MAC_REG + UMAC_CMD, 0);
  112. write32(MAC_REG + UMAC_CMD, (CMD_SW_RESET | CMD_LCL_LOOP_EN));
  113. DELAY_MICROS(2);
  114. write32(MAC_REG + UMAC_CMD, 0);
  115. /* clear tx/rx counter */
  116. write32(MAC_REG + UMAC_MIB_CTRL, MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT);
  117. write32(MAC_REG + UMAC_MIB_CTRL, 0);
  118. write32(MAC_REG + UMAC_MAX_FRAME_LEN, ENET_MAX_MTU_SIZE);
  119. /* init rx registers, enable ip header optimization */
  120. reg = read32(MAC_REG + RBUF_CTRL);
  121. reg |= RBUF_ALIGN_2B;
  122. write32(MAC_REG + RBUF_CTRL, reg);
  123. write32(MAC_REG + RBUF_TBUF_SIZE_CTRL, 1);
  124. }
  125. static void bcmgenet_disable_dma(void)
  126. {
  127. rt_uint32_t tdma_reg = 0, rdma_reg = 0;
  128. tdma_reg = read32(MAC_REG + TDMA_REG_BASE + DMA_CTRL);
  129. tdma_reg &= ~(1UL << DMA_EN);
  130. write32(MAC_REG + TDMA_REG_BASE + DMA_CTRL, tdma_reg);
  131. rdma_reg = read32(MAC_REG + RDMA_REG_BASE + DMA_CTRL);
  132. rdma_reg &= ~(1UL << DMA_EN);
  133. write32(MAC_REG + RDMA_REG_BASE + DMA_CTRL, rdma_reg);
  134. write32(MAC_REG + UMAC_TX_FLUSH, 1);
  135. DELAY_MICROS(100);
  136. write32(MAC_REG + UMAC_TX_FLUSH, 0);
  137. }
  138. static void bcmgenet_enable_dma(void)
  139. {
  140. rt_uint32_t reg = 0;
  141. rt_uint32_t dma_ctrl = 0;
  142. dma_ctrl = (1 << (DEFAULT_Q + DMA_RING_BUF_EN_SHIFT)) | DMA_EN;
  143. write32(MAC_REG + TDMA_REG_BASE + DMA_CTRL, dma_ctrl);
  144. reg = read32(MAC_REG + RDMA_REG_BASE + DMA_CTRL);
  145. write32(MAC_REG + RDMA_REG_BASE + DMA_CTRL, dma_ctrl | reg);
  146. }
  147. static int bcmgenet_mdio_write(rt_uint32_t addr, rt_uint32_t reg, rt_uint32_t value)
  148. {
  149. int count = 10000;
  150. rt_uint32_t val;
  151. val = MDIO_WR | (addr << MDIO_PMD_SHIFT) | (reg << MDIO_REG_SHIFT) | (0xffff & value);
  152. write32(MAC_REG + MDIO_CMD, val);
  153. rt_uint32_t reg_val = read32(MAC_REG + MDIO_CMD);
  154. reg_val = reg_val | MDIO_START_BUSY;
  155. write32(MAC_REG + MDIO_CMD, reg_val);
  156. while ((read32(MAC_REG + MDIO_CMD) & MDIO_START_BUSY) && (--count))
  157. DELAY_MICROS(1);
  158. reg_val = read32(MAC_REG + MDIO_CMD);
  159. return reg_val & 0xffff;
  160. }
  161. static int bcmgenet_mdio_read(rt_uint32_t addr, rt_uint32_t reg)
  162. {
  163. int count = 10000;
  164. rt_uint32_t val = 0;
  165. rt_uint32_t reg_val = 0;
  166. val = MDIO_RD | (addr << MDIO_PMD_SHIFT) | (reg << MDIO_REG_SHIFT);
  167. write32(MAC_REG + MDIO_CMD, val);
  168. reg_val = read32(MAC_REG + MDIO_CMD);
  169. reg_val = reg_val | MDIO_START_BUSY;
  170. write32(MAC_REG + MDIO_CMD, reg_val);
  171. while ((read32(MAC_REG + MDIO_CMD) & MDIO_START_BUSY) && (--count))
  172. DELAY_MICROS(1);
  173. reg_val = read32(MAC_REG + MDIO_CMD);
  174. return reg_val & 0xffff;
  175. }
  176. static int bcmgenet_gmac_write_hwaddr(void)
  177. {
  178. //{0xdc,0xa6,0x32,0x28,0x22,0x50};
  179. rt_uint8_t addr[6];
  180. rt_uint32_t reg;
  181. bcm271x_mbox_hardware_get_mac_address(&addr[0]);
  182. reg = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  183. write32(MAC_REG + UMAC_MAC0, reg);
  184. reg = addr[4] << 8 | addr[5];
  185. write32(MAC_REG + UMAC_MAC1, reg);
  186. return 0;
  187. }
  188. static int get_ethernet_uid(void)
  189. {
  190. rt_uint32_t uid_high = 0;
  191. rt_uint32_t uid_low = 0;
  192. rt_uint32_t uid = 0;
  193. uid_high = bcmgenet_mdio_read(1, BCM54213PE_PHY_IDENTIFIER_HIGH);
  194. uid_low = bcmgenet_mdio_read(1, BCM54213PE_PHY_IDENTIFIER_LOW);
  195. uid = (uid_high << 16 | uid_low);
  196. if (BCM54213PE_VERSION_B1 == uid)
  197. {
  198. LOG_I("version is B1\n");
  199. }
  200. return uid;
  201. }
  202. static void bcmgenet_mdio_init(void)
  203. {
  204. rt_uint32_t ret = 0;
  205. /*get ethernet uid*/
  206. ret = get_ethernet_uid();
  207. if (ret == 0)
  208. {
  209. return;
  210. }
  211. /* reset phy */
  212. bcmgenet_mdio_write(1, BCM54213PE_MII_CONTROL, MII_CONTROL_PHY_RESET);
  213. /* read control reg */
  214. bcmgenet_mdio_read(1, BCM54213PE_MII_CONTROL);
  215. /* reset phy again */
  216. bcmgenet_mdio_write(1, BCM54213PE_MII_CONTROL, MII_CONTROL_PHY_RESET);
  217. /* read control reg */
  218. bcmgenet_mdio_read(1, BCM54213PE_MII_CONTROL);
  219. /* read status reg */
  220. bcmgenet_mdio_read(1, BCM54213PE_MII_STATUS);
  221. /* read status reg */
  222. bcmgenet_mdio_read(1, BCM54213PE_IEEE_EXTENDED_STATUS);
  223. bcmgenet_mdio_read(1, BCM54213PE_AUTO_NEGOTIATION_ADV);
  224. bcmgenet_mdio_read(1, BCM54213PE_MII_STATUS);
  225. bcmgenet_mdio_read(1, BCM54213PE_CONTROL);
  226. /* half full duplex capability */
  227. bcmgenet_mdio_write(1, BCM54213PE_CONTROL, (CONTROL_HALF_DUPLEX_CAPABILITY | CONTROL_FULL_DUPLEX_CAPABILITY));
  228. bcmgenet_mdio_read(1, BCM54213PE_MII_CONTROL);
  229. /* set mii control */
  230. bcmgenet_mdio_write(1, BCM54213PE_MII_CONTROL, (MII_CONTROL_AUTO_NEGOTIATION_ENABLED | MII_CONTROL_AUTO_NEGOTIATION_RESTART | MII_CONTROL_PHY_FULL_DUPLEX | MII_CONTROL_SPEED_SELECTION));
  231. }
  232. static void rx_ring_init(void)
  233. {
  234. write32(MAC_REG + RDMA_REG_BASE + DMA_SCB_BURST_SIZE, DMA_MAX_BURST_LENGTH);
  235. write32(MAC_REG + RDMA_RING_REG_BASE + DMA_START_ADDR, 0x0);
  236. write32(MAC_REG + RDMA_READ_PTR, 0x0);
  237. write32(MAC_REG + RDMA_WRITE_PTR, 0x0);
  238. write32(MAC_REG + RDMA_RING_REG_BASE + DMA_END_ADDR, RX_DESCS * DMA_DESC_SIZE / 4 - 1);
  239. write32(MAC_REG + RDMA_PROD_INDEX, 0x0);
  240. write32(MAC_REG + RDMA_CONS_INDEX, 0x0);
  241. write32(MAC_REG + RDMA_RING_REG_BASE + DMA_RING_BUF_SIZE, (RX_DESCS << DMA_RING_SIZE_SHIFT) | RX_BUF_LENGTH);
  242. write32(MAC_REG + RDMA_XON_XOFF_THRESH, DMA_FC_THRESH_VALUE);
  243. write32(MAC_REG + RDMA_REG_BASE + DMA_RING_CFG, 1 << DEFAULT_Q);
  244. }
  245. static void tx_ring_init(void)
  246. {
  247. write32(MAC_REG + TDMA_REG_BASE + DMA_SCB_BURST_SIZE, DMA_MAX_BURST_LENGTH);
  248. write32(MAC_REG + TDMA_RING_REG_BASE + DMA_START_ADDR, 0x0);
  249. write32(MAC_REG + TDMA_READ_PTR, 0x0);
  250. write32(MAC_REG + TDMA_READ_PTR, 0x0);
  251. write32(MAC_REG + TDMA_READ_PTR, 0x0);
  252. write32(MAC_REG + TDMA_WRITE_PTR, 0x0);
  253. write32(MAC_REG + TDMA_RING_REG_BASE + DMA_END_ADDR, TX_DESCS * DMA_DESC_SIZE / 4 - 1);
  254. write32(MAC_REG + TDMA_PROD_INDEX, 0x0);
  255. write32(MAC_REG + TDMA_CONS_INDEX, 0x0);
  256. write32(MAC_REG + TDMA_RING_REG_BASE + DMA_MBUF_DONE_THRESH, 0x1);
  257. write32(MAC_REG + TDMA_FLOW_PERIOD, 0x0);
  258. write32(MAC_REG + TDMA_RING_REG_BASE + DMA_RING_BUF_SIZE, (TX_DESCS << DMA_RING_SIZE_SHIFT) | RX_BUF_LENGTH);
  259. write32(MAC_REG + TDMA_REG_BASE + DMA_RING_CFG, 1 << DEFAULT_Q);
  260. }
  261. static void rx_descs_init(void)
  262. {
  263. char *rxbuffs = (char *)RECV_DATA_NO_CACHE;
  264. rt_uint32_t len_stat, i;
  265. void *desc_base = (void *)RX_DESC_BASE;
  266. len_stat = (RX_BUF_LENGTH << DMA_BUFLENGTH_SHIFT) | DMA_OWN;
  267. for (i = 0; i < RX_DESCS; i++)
  268. {
  269. write32((desc_base + i * DMA_DESC_SIZE + DMA_DESC_ADDRESS_LO), lower_32_bits((uintptr_t)&rxbuffs[i * RX_BUF_LENGTH]));
  270. write32((desc_base + i * DMA_DESC_SIZE + DMA_DESC_ADDRESS_HI), upper_32_bits((uintptr_t)&rxbuffs[i * RX_BUF_LENGTH]));
  271. write32((desc_base + i * DMA_DESC_SIZE + DMA_DESC_LENGTH_STATUS), len_stat);
  272. }
  273. }
  274. static int bcmgenet_adjust_link(void)
  275. {
  276. rt_uint32_t speed;
  277. rt_uint32_t phy_dev_speed = link_speed;
  278. switch (phy_dev_speed)
  279. {
  280. case SPEED_1000:
  281. speed = UMAC_SPEED_1000;
  282. break;
  283. case SPEED_100:
  284. speed = UMAC_SPEED_100;
  285. break;
  286. case SPEED_10:
  287. speed = UMAC_SPEED_10;
  288. break;
  289. default:
  290. rt_kprintf("bcmgenet: Unsupported PHY speed: %d\n", phy_dev_speed);
  291. return -1;
  292. }
  293. rt_uint32_t reg1 = read32(MAC_REG + EXT_RGMII_OOB_CTRL);
  294. //reg1 &= ~(1UL << OOB_DISABLE);
  295. //rt_kprintf("OOB_DISABLE is %d\n", OOB_DISABLE);
  296. reg1 |= (RGMII_LINK | RGMII_MODE_EN | ID_MODE_DIS);
  297. write32(MAC_REG + EXT_RGMII_OOB_CTRL, reg1);
  298. DELAY_MICROS(1000);
  299. write32(MAC_REG + UMAC_CMD, speed << CMD_SPEED_SHIFT);
  300. return 0;
  301. }
  302. void link_irq(void *param)
  303. {
  304. if ((bcmgenet_mdio_read(1, BCM54213PE_MII_STATUS) & MII_STATUS_LINK_UP) != 0)
  305. {
  306. rt_sem_release(&link_ack);
  307. }
  308. }
  309. static int bcmgenet_gmac_eth_start(void)
  310. {
  311. rt_uint32_t ret;
  312. rt_uint32_t count = 10000;
  313. bcmgenet_umac_reset();
  314. bcmgenet_gmac_write_hwaddr();
  315. /* Disable RX/TX DMA and flush TX queues */
  316. bcmgenet_disable_dma();
  317. rx_ring_init();
  318. rx_descs_init();
  319. tx_ring_init();
  320. /* Enable RX/TX DMA */
  321. bcmgenet_enable_dma();
  322. /* Update MAC registers based on PHY property */
  323. ret = bcmgenet_adjust_link();
  324. if(ret)
  325. {
  326. rt_kprintf("bcmgenet: adjust PHY link failed: %d\n", ret);
  327. return ret;
  328. }
  329. /* wait tx index clear */
  330. while ((read32(MAC_REG + TDMA_CONS_INDEX) != 0) && (--count))
  331. DELAY_MICROS(1);
  332. tx_index = read32(MAC_REG + TDMA_CONS_INDEX);
  333. write32(MAC_REG + TDMA_PROD_INDEX, tx_index);
  334. index_flag = read32(MAC_REG + RDMA_PROD_INDEX);
  335. rx_index = index_flag % 256;
  336. write32(MAC_REG + RDMA_CONS_INDEX, index_flag);
  337. write32(MAC_REG + RDMA_PROD_INDEX, index_flag);
  338. /* Enable Rx/Tx */
  339. rt_uint32_t rx_tx_en;
  340. rx_tx_en = read32(MAC_REG + UMAC_CMD);
  341. rx_tx_en |= (CMD_TX_EN | CMD_RX_EN);
  342. write32(MAC_REG + UMAC_CMD, rx_tx_en);
  343. //IRQ
  344. write32(MAC_REG + GENET_INTRL2_CPU_CLEAR_MASK, GENET_IRQ_TXDMA_DONE | GENET_IRQ_RXDMA_DONE);
  345. return 0;
  346. }
  347. static rt_uint32_t prev_recv_cnt = 0;
  348. static rt_uint32_t cur_recv_cnt = 0;
  349. static rt_uint32_t bcmgenet_gmac_eth_recv(rt_uint8_t **packetp)
  350. {
  351. void* desc_base;
  352. rt_uint32_t length = 0, addr = 0;
  353. rt_uint32_t prod_index = read32(MAC_REG + RDMA_PROD_INDEX);
  354. //get next
  355. if(prod_index == index_flag)
  356. {
  357. cur_recv_cnt = index_flag;
  358. index_flag = 0x7fffffff;
  359. //no buff
  360. return 0;
  361. }
  362. else
  363. {
  364. if(prev_recv_cnt == prod_index)
  365. {
  366. return 0;
  367. }
  368. desc_base = RX_DESC_BASE + rx_index * DMA_DESC_SIZE;
  369. length = read32(desc_base + DMA_DESC_LENGTH_STATUS);
  370. length = (length >> DMA_BUFLENGTH_SHIFT) & DMA_BUFLENGTH_MASK;
  371. addr = read32(desc_base + DMA_DESC_ADDRESS_LO);
  372. /* To cater for the IP headepr alignment the hardware does.
  373. * This would actually not be needed if we don't program
  374. * RBUF_ALIGN_2B
  375. */
  376. *packetp = (rt_uint8_t *)(addr + RX_BUF_OFFSET);
  377. rx_index = rx_index + 1;
  378. if(rx_index >= 256)
  379. {
  380. rx_index = 0;
  381. }
  382. write32(MAC_REG + RDMA_CONS_INDEX, cur_recv_cnt);
  383. cur_recv_cnt = cur_recv_cnt + 1;
  384. if(cur_recv_cnt > 0xffff)
  385. {
  386. cur_recv_cnt = 0;
  387. }
  388. prev_recv_cnt = cur_recv_cnt;
  389. return length;
  390. }
  391. }
  392. static int bcmgenet_gmac_eth_send(void *packet, int length)
  393. {
  394. void *desc_base = (TX_DESC_BASE + tx_index * DMA_DESC_SIZE);
  395. rt_uint32_t len_stat = length << DMA_BUFLENGTH_SHIFT;
  396. rt_uint32_t prod_index, cons;
  397. rt_uint32_t tries = 100;
  398. prod_index = read32(MAC_REG + TDMA_PROD_INDEX);
  399. len_stat |= 0x3F << DMA_TX_QTAG_SHIFT;
  400. len_stat |= DMA_TX_APPEND_CRC | DMA_SOP | DMA_EOP;
  401. write32((desc_base + DMA_DESC_ADDRESS_LO), SEND_DATA_NO_CACHE);
  402. write32((desc_base + DMA_DESC_ADDRESS_HI), 0);
  403. write32((desc_base + DMA_DESC_LENGTH_STATUS), len_stat);
  404. tx_index = tx_index + 1;
  405. prod_index = prod_index + 1;
  406. if (prod_index == 0xe000)
  407. {
  408. write32(MAC_REG + TDMA_PROD_INDEX, 0);
  409. prod_index = 0;
  410. }
  411. if (tx_index == 256)
  412. {
  413. tx_index = 0;
  414. }
  415. /* Start Transmisson */
  416. write32(MAC_REG + TDMA_PROD_INDEX, prod_index);
  417. do
  418. {
  419. cons = read32(MAC_REG + TDMA_CONS_INDEX);
  420. } while ((cons & 0xffff) < prod_index && --tries);
  421. if (!tries)
  422. {
  423. rt_kprintf("send err! tries is %d\n", tries);
  424. return -1;
  425. }
  426. return 0;
  427. }
  428. static void link_task_entry(void *param)
  429. {
  430. struct eth_device *eth_device = (struct eth_device *)param;
  431. RT_ASSERT(eth_device != RT_NULL);
  432. struct rt_eth_dev *dev = &eth_dev;
  433. //start mdio
  434. bcmgenet_mdio_init();
  435. //start timer link
  436. rt_timer_init(&dev->link_timer, "link_timer",
  437. link_irq,
  438. NULL,
  439. 100,
  440. RT_TIMER_FLAG_PERIODIC);
  441. rt_timer_start(&dev->link_timer);
  442. //link wait forever
  443. rt_sem_take(&link_ack, RT_WAITING_FOREVER);
  444. eth_device_linkchange(&eth_dev.parent, RT_TRUE); //link up
  445. rt_timer_stop(&dev->link_timer);
  446. //set mac
  447. bcmgenet_gmac_write_hwaddr();
  448. bcmgenet_gmac_write_hwaddr();
  449. //check link speed
  450. if ((bcmgenet_mdio_read(1, BCM54213PE_STATUS) & (1 << 10)) || (bcmgenet_mdio_read(1, BCM54213PE_STATUS) & (1 << 11)))
  451. {
  452. link_speed = 1000;
  453. rt_kprintf("Support link mode Speed 1000M\n");
  454. }
  455. else if ((bcmgenet_mdio_read(1, 0x05) & (1 << 7)) || (bcmgenet_mdio_read(1, 0x05) & (1 << 8)) || (bcmgenet_mdio_read(1, 0x05) & (1 << 9)))
  456. {
  457. link_speed = 100;
  458. rt_kprintf("Support link mode Speed 100M\n");
  459. }
  460. else
  461. {
  462. link_speed = 10;
  463. rt_kprintf("Support link mode Speed 10M\n");
  464. }
  465. bcmgenet_gmac_eth_start();
  466. //irq or poll
  467. #ifdef ETH_RX_POLL
  468. rt_timer_init(&dev->rx_poll_timer, "rx_poll_timer",
  469. eth_rx_irq,
  470. NULL,
  471. 1,
  472. RT_TIMER_FLAG_PERIODIC);
  473. rt_timer_start(&dev->rx_poll_timer);
  474. #else
  475. rt_hw_interrupt_install(ETH_IRQ, eth_rx_irq, NULL, "eth_irq");
  476. rt_hw_interrupt_umask(ETH_IRQ);
  477. #endif
  478. link_flag = 1;
  479. }
  480. static rt_err_t bcmgenet_eth_init(rt_device_t device)
  481. {
  482. rt_uint32_t ret = 0;
  483. rt_uint32_t hw_reg = 0;
  484. /* Read GENET HW version */
  485. rt_uint8_t major = 0;
  486. hw_reg = read32(MAC_REG + SYS_REV_CTRL);
  487. major = (hw_reg >> 24) & 0x0f;
  488. if (major != 6)
  489. {
  490. if (major == 5)
  491. major = 4;
  492. else if (major == 0)
  493. major = 1;
  494. rt_kprintf("Uns upported GENETv%d.%d\n", major, (hw_reg >> 16) & 0x0f);
  495. return RT_ERROR;
  496. }
  497. /* set interface */
  498. ret = bcmgenet_interface_set();
  499. if (ret)
  500. {
  501. return ret;
  502. }
  503. /* rbuf clear */
  504. write32(MAC_REG + SYS_RBUF_FLUSH_CTRL, 0);
  505. /* disable MAC while updating its registers */
  506. write32(MAC_REG + UMAC_CMD, 0);
  507. /* issue soft reset with (rg)mii loopback to ensure a stable rxclk */
  508. write32(MAC_REG + UMAC_CMD, CMD_SW_RESET | CMD_LCL_LOOP_EN);
  509. link_thread_tid = rt_thread_create("link", link_task_entry, (void *)device,
  510. LINK_THREAD_STACK_SIZE,
  511. LINK_THREAD_PRIORITY, LINK_THREAD_TIMESLICE);
  512. if (link_thread_tid != RT_NULL)
  513. rt_thread_startup(link_thread_tid);
  514. return RT_EOK;
  515. }
  516. static rt_err_t bcmgenet_eth_control(rt_device_t dev, int cmd, void *args)
  517. {
  518. switch (cmd)
  519. {
  520. case NIOCTL_GADDR:
  521. if (args)
  522. rt_memcpy(args, eth_dev.dev_addr, 6);
  523. else
  524. return -RT_ERROR;
  525. break;
  526. default:
  527. break;
  528. }
  529. return RT_EOK;
  530. }
  531. rt_err_t rt_eth_tx(rt_device_t device, struct pbuf *p)
  532. {
  533. rt_uint32_t sendbuf = (rt_uint32_t)SEND_DATA_NO_CACHE;
  534. /* lock eth device */
  535. if (link_flag == 1)
  536. {
  537. rt_sem_take(&sem_lock, RT_WAITING_FOREVER);
  538. pbuf_copy_partial(p, (void *)&send_cache_pbuf[0], p->tot_len, 0);
  539. rt_memcpy((void *)sendbuf, send_cache_pbuf, p->tot_len);
  540. bcmgenet_gmac_eth_send((void *)sendbuf, p->tot_len);
  541. rt_sem_release(&sem_lock);
  542. }
  543. return RT_EOK;
  544. }
  545. char recv_data[RX_BUF_LENGTH];
  546. struct pbuf *rt_eth_rx(rt_device_t device)
  547. {
  548. int recv_len = 0;
  549. rt_uint32_t addr_point[8];
  550. struct pbuf *pbuf = RT_NULL;
  551. if (link_flag == 1)
  552. {
  553. rt_sem_take(&sem_lock, RT_WAITING_FOREVER);
  554. recv_len = bcmgenet_gmac_eth_recv((rt_uint8_t **)&addr_point[0]);
  555. if (recv_len > 0)
  556. {
  557. pbuf = pbuf_alloc(PBUF_LINK, recv_len, PBUF_RAM);
  558. rt_memcpy(pbuf->payload, (char *)addr_point[0], recv_len);
  559. }
  560. rt_sem_release(&sem_lock);
  561. }
  562. return pbuf;
  563. }
  564. int rt_hw_eth_init(void)
  565. {
  566. rt_uint8_t mac_addr[6];
  567. rt_sem_init(&sem_lock, "eth_lock", 1, RT_IPC_FLAG_FIFO);
  568. rt_sem_init(&link_ack, "link_ack", 0, RT_IPC_FLAG_FIFO);
  569. memset(&eth_dev, 0, sizeof(eth_dev));
  570. memset((void *)SEND_DATA_NO_CACHE, 0, sizeof(DMA_DISC_ADDR_SIZE));
  571. memset((void *)RECV_DATA_NO_CACHE, 0, sizeof(DMA_DISC_ADDR_SIZE));
  572. bcm271x_mbox_hardware_get_mac_address(&mac_addr[0]);
  573. eth_dev.iobase = MAC_REG;
  574. eth_dev.name = "e0";
  575. eth_dev.dev_addr[0] = mac_addr[0];
  576. eth_dev.dev_addr[1] = mac_addr[1];
  577. eth_dev.dev_addr[2] = mac_addr[2];
  578. eth_dev.dev_addr[3] = mac_addr[3];
  579. eth_dev.dev_addr[4] = mac_addr[4];
  580. eth_dev.dev_addr[5] = mac_addr[5];
  581. eth_dev.parent.parent.type = RT_Device_Class_NetIf;
  582. eth_dev.parent.parent.init = bcmgenet_eth_init;
  583. eth_dev.parent.parent.open = RT_NULL;
  584. eth_dev.parent.parent.close = RT_NULL;
  585. eth_dev.parent.parent.read = RT_NULL;
  586. eth_dev.parent.parent.write = RT_NULL;
  587. eth_dev.parent.parent.control = bcmgenet_eth_control;
  588. eth_dev.parent.parent.user_data = RT_NULL;
  589. eth_dev.parent.eth_tx = rt_eth_tx;
  590. eth_dev.parent.eth_rx = rt_eth_rx;
  591. eth_device_init(&(eth_dev.parent), "e0");
  592. eth_device_linkchange(&eth_dev.parent, RT_FALSE); //link down
  593. return 0;
  594. }
  595. INIT_COMPONENT_EXPORT(rt_hw_eth_init);