gh_debug_rct.h 222 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777
  1. /*!
  2. *******************************************************************************
  3. **
  4. ** \file gh_debug_rct.h
  5. **
  6. ** \brief PLL Registers.
  7. **
  8. ** Copyright: 2012 - 2013 (C) GoKe Microelectronics ShangHai Branch
  9. **
  10. ** \attention THIS SAMPLE CODE IS PROVIDED AS IS. GOKE MICROELECTRONICS
  11. ** ACCEPTS NO RESPONSIBILITY OR LIABILITY FOR ANY ERRORS OR
  12. ** OMMISSIONS.
  13. **
  14. ** \note Do not modify this file as it is generated automatically.
  15. **
  16. ******************************************************************************/
  17. #ifndef _GH_DEBUG_RCT_H
  18. #define _GH_DEBUG_RCT_H
  19. #ifdef __LINUX__
  20. #include "reg4linux.h"
  21. #else
  22. #define FIO_ADDRESS(block,address) (address)
  23. #define FIO_MOFFSET(block,moffset) (moffset)
  24. #endif
  25. #ifndef __LINUX__
  26. #include "gtypes.h" /* global type definitions */
  27. #include "gh_lib_cfg.h" /* configuration */
  28. #endif
  29. #define GH_PLL_ENABLE_DEBUG_PRINT 0
  30. #ifdef __LINUX__
  31. #define GH_PLL_DEBUG_PRINT_FUNCTION printk
  32. #else
  33. #define GH_PLL_DEBUG_PRINT_FUNCTION printf
  34. #endif
  35. #ifndef __LINUX__
  36. #if GH_PLL_ENABLE_DEBUG_PRINT
  37. #include <stdio.h>
  38. #endif
  39. #endif
  40. /* check configuration */
  41. #ifndef GH_INLINE_LEVEL
  42. #error "GH_INLINE_LEVEL is not defined!"
  43. #endif
  44. #if GH_INLINE_LEVEL > 2
  45. #error "GH_INLINE_LEVEL must be set 0, 1 or 2!"
  46. #endif
  47. #ifndef GH_INLINE
  48. #error "GH_INLINE is not defined!"
  49. #endif
  50. /* disable inlining for debugging */
  51. #ifdef DEBUG
  52. #undef GH_INLINE_LEVEL
  53. #define GH_INLINE_LEVEL 0
  54. #endif
  55. /*----------------------------------------------------------------------------*/
  56. /* registers */
  57. /*----------------------------------------------------------------------------*/
  58. #define REG_PLL_CORE_CTRL FIO_ADDRESS(PLL,0x70170000) /* read/write */
  59. #define REG_PLL_CORE_FRAC FIO_ADDRESS(PLL,0x70170004) /* read/write */
  60. #define REG_PLL_SCALER_SD48 FIO_ADDRESS(PLL,0x7017000C) /* read/write */
  61. #define REG_PLL_VIDEO_CTRL FIO_ADDRESS(PLL,0x70170014) /* read/write */
  62. #define REG_PLL_VIDEO_FRAC FIO_ADDRESS(PLL,0x70170018) /* read/write */
  63. #define REG_PLL_SCALER_VIDEO_PRE FIO_ADDRESS(PLL,0x7017001C) /* read/write */
  64. #define REG_PLL_SENSOR_CTRL FIO_ADDRESS(PLL,0x70170024) /* read/write */
  65. #define REG_PLL_SENSOR_FRAC FIO_ADDRESS(PLL,0x70170028) /* read/write */
  66. #define REG_PLL_LOCK FIO_ADDRESS(PLL,0x7017002C) /* read */
  67. #define REG_PLL_SCALER_SENSOR_POST FIO_ADDRESS(PLL,0x70170030) /* read/write */
  68. #define REG_PLL_SYS_CONFIG FIO_ADDRESS(PLL,0x70170034) /* read/write */
  69. #define REG_PLL_SCALER_UART FIO_ADDRESS(PLL,0x70170038) /* read/write */
  70. #define REG_PLL_SCALER_SSI FIO_ADDRESS(PLL,0x7017003C) /* read/write */
  71. #define REG_PLL_SCALER_SENSOR_PRE FIO_ADDRESS(PLL,0x7017004C) /* read/write */
  72. #define REG_PLL_USB_GRST FIO_ADDRESS(PLL,0x70170050) /* read/write */
  73. #define REG_PLL_AUDIO_CTRL FIO_ADDRESS(PLL,0x70170054) /* read/write */
  74. #define REG_PLL_AUDIO_FRAC FIO_ADDRESS(PLL,0x70170058) /* read/write */
  75. #define REG_PLL_SCALER_AUDIO_POST FIO_ADDRESS(PLL,0x7017005C) /* read/write */
  76. #define REG_PLL_SCALER_AUDIO_PRE FIO_ADDRESS(PLL,0x70170060) /* read/write */
  77. #define REG_PLL_SOFT_OR_DLL_RESET FIO_ADDRESS(PLL,0x70170068) /* read/write */
  78. #define REG_PLL_WDT_RST_L FIO_ADDRESS(PLL,0x70170078) /* read */
  79. #define REG_PLL_SCALER_DEBOUNCE FIO_ADDRESS(PLL,0x70170080) /* read/write */
  80. #define REG_PLL_SCALER_PWM FIO_ADDRESS(PLL,0x70170084) /* read/write */
  81. #define REG_PLL_CKEN_VDSP FIO_ADDRESS(PLL,0x7017008C) /* read/write */
  82. #define REG_PLL_SCALER_ADC FIO_ADDRESS(PLL,0x7017009C) /* read/write */
  83. #define REG_PLL_SCALER_VIDEO_POST FIO_ADDRESS(PLL,0x701700A0) /* read/write */
  84. #define REG_PLL_CLK_SI_INPUT FIO_ADDRESS(PLL,0x701700BC) /* read/write */
  85. #define REG_PLL_IDSP_CTRL FIO_ADDRESS(PLL,0x701700E4) /* read/write */
  86. #define REG_PLL_IDSP_FRAC FIO_ADDRESS(PLL,0x701700E8) /* read/write */
  87. #define REG_PLL_SCALER_SSI2 FIO_ADDRESS(PLL,0x701700EC) /* read/write */
  88. #define REG_PLL_CORE_CTRL2 FIO_ADDRESS(PLL,0x70170100) /* read/write */
  89. #define REG_PLL_IDSP_CTRL2 FIO_ADDRESS(PLL,0x70170108) /* read/write */
  90. #define REG_PLL_SCALER_CORE_POST FIO_ADDRESS(PLL,0x70170118) /* read/write */
  91. #define REG_PLL_SENSOR_CTRL2 FIO_ADDRESS(PLL,0x7017011C) /* read/write */
  92. #define REG_PLL_AUDIO_CTRL2 FIO_ADDRESS(PLL,0x70170124) /* read/write */
  93. #define REG_PLL_VIDEO_CTRL2 FIO_ADDRESS(PLL,0x70170130) /* read/write */
  94. #define REG_PLL_SCALER_DDR_CALIB FIO_ADDRESS(PLL,0x70170148) /* read/write */
  95. #define REG_PLL_ADC_CTRL FIO_ADDRESS(PLL,0x70170198) /* read/write */
  96. #define REG_PLL_CLK_REF_SSI FIO_ADDRESS(PLL,0x7017019C) /* read/write */
  97. #define REG_PLL_CLOCK_OBSV FIO_ADDRESS(PLL,0x701701E0) /* read/write */
  98. #define REG_PLL_DISABLE_EXT FIO_ADDRESS(PLL,0x701701E4) /* read/write */
  99. #define REG_PLL_SCALER_IDSP_POST FIO_ADDRESS(PLL,0x701701F4) /* read/write */
  100. #define REG_PLL_IOCTRL_JTAG FIO_ADDRESS(PLL,0x701701FC) /* read/write */
  101. #define REG_PLL_IOCTRL_SFLASH FIO_ADDRESS(PLL,0x70170200) /* read/write */
  102. #define REG_PLL_IOCTRL_SENSOR FIO_ADDRESS(PLL,0x70170214) /* read/write */
  103. #define REG_PLL_AHB_MISC_EN FIO_ADDRESS(PLL,0x7017021C) /* read/write */
  104. #define REG_PLL_DDRC_IDSP_RESET FIO_ADDRESS(PLL,0x70170228) /* read/write */
  105. #define REG_PLL_CKEN_IDSP FIO_ADDRESS(PLL,0x7017022C) /* read/write */
  106. #define REG_PLL_IOCTRL_GPIO FIO_ADDRESS(PLL,0x70170230) /* read/write */
  107. #define REG_PLL_IOCTRL_XCLK FIO_ADDRESS(PLL,0x70170270) /* read/write */
  108. /*----------------------------------------------------------------------------*/
  109. /* bit group structures */
  110. /*----------------------------------------------------------------------------*/
  111. typedef union { /* PLL_CORE_CTRL */
  112. U32 all;
  113. struct {
  114. U32 refdiv : 6;
  115. U32 : 2;
  116. U32 fbdiv : 12;
  117. U32 pstdiv1 : 3;
  118. U32 : 1;
  119. U32 pstdiv2 : 3;
  120. U32 : 5;
  121. } bitc;
  122. } GH_PLL_CORE_CTRL_S;
  123. typedef union { /* PLL_CORE_FRAC */
  124. U32 all;
  125. struct {
  126. U32 div : 24;
  127. U32 : 8;
  128. } bitc;
  129. } GH_PLL_CORE_FRAC_S;
  130. typedef union { /* PLL_SCALER_SD48 */
  131. U32 all;
  132. struct {
  133. U32 div : 16;
  134. U32 : 16;
  135. } bitc;
  136. } GH_PLL_SCALER_SD48_S;
  137. typedef union { /* PLL_VIDEO_CTRL */
  138. U32 all;
  139. struct {
  140. U32 refdiv : 6;
  141. U32 : 2;
  142. U32 fbdiv : 12;
  143. U32 pstdiv1 : 3;
  144. U32 : 1;
  145. U32 pstdiv2 : 3;
  146. U32 : 5;
  147. } bitc;
  148. } GH_PLL_VIDEO_CTRL_S;
  149. typedef union { /* PLL_VIDEO_FRAC */
  150. U32 all;
  151. struct {
  152. U32 div : 24;
  153. U32 : 8;
  154. } bitc;
  155. } GH_PLL_VIDEO_FRAC_S;
  156. typedef union { /* PLL_SCALER_VIDEO_PRE */
  157. U32 all;
  158. struct {
  159. U32 div : 16;
  160. U32 : 16;
  161. } bitc;
  162. } GH_PLL_SCALER_VIDEO_PRE_S;
  163. typedef union { /* PLL_SENSOR_CTRL */
  164. U32 all;
  165. struct {
  166. U32 refdiv : 6;
  167. U32 : 2;
  168. U32 fbdiv : 12;
  169. U32 pstdiv1 : 3;
  170. U32 : 1;
  171. U32 pstdiv2 : 3;
  172. U32 : 5;
  173. } bitc;
  174. } GH_PLL_SENSOR_CTRL_S;
  175. typedef union { /* PLL_SENSOR_FRAC */
  176. U32 all;
  177. struct {
  178. U32 div : 24;
  179. U32 : 8;
  180. } bitc;
  181. } GH_PLL_SENSOR_FRAC_S;
  182. typedef union { /* PLL_LOCK */
  183. U32 all;
  184. struct {
  185. U32 video2 : 1;
  186. U32 video : 1;
  187. U32 usb : 1;
  188. U32 sensor : 1;
  189. U32 idsp : 1;
  190. U32 ddr : 1;
  191. U32 core : 1;
  192. U32 audio : 1;
  193. U32 hdmi : 1;
  194. U32 vin : 1;
  195. U32 : 22;
  196. } bitc;
  197. } GH_PLL_LOCK_S;
  198. typedef union { /* PLL_SCALER_SENSOR_POST */
  199. U32 all;
  200. struct {
  201. U32 div : 16;
  202. U32 : 16;
  203. } bitc;
  204. } GH_PLL_SCALER_SENSOR_POST_S;
  205. typedef union { /* PLL_USB_GRST */
  206. U32 all;
  207. struct {
  208. U32 : 1;
  209. U32 en : 1;
  210. U32 : 30;
  211. } bitc;
  212. } GH_PLL_USB_GRST_S;
  213. typedef union { /* PLL_SYS_CONFIG */
  214. U32 all;
  215. struct {
  216. U32 bootmedia : 1;
  217. U32 clock : 3;
  218. U32 grst : 1;
  219. U32 page_size : 1;
  220. U32 read : 1;
  221. U32 enet : 1;
  222. U32 boot_bypass : 1;
  223. U32 fastboot : 1;
  224. U32 io_flash_boot : 1;
  225. U32 sd_boot : 1;
  226. U32 ema_sel : 1;
  227. U32 lock_mode : 1;
  228. U32 grst_l : 1;
  229. U32 rmii_sel : 1;
  230. U32 spi_boot : 1;
  231. U32 hif_en : 1;
  232. U32 free : 1;
  233. U32 hif_type : 1;
  234. U32 rdy_pl : 1;
  235. U32 rct_ahb_hif_secure_mode : 1;
  236. U32 : 1;
  237. U32 usbp : 1;
  238. U32 : 2;
  239. U32 ref_clk_is_24mhz : 1;
  240. U32 rct_bira_efuse_disable : 1;
  241. U32 : 1;
  242. U32 hardcoded : 2;
  243. U32 source : 1;
  244. } bitc;
  245. } GH_PLL_SYS_CONFIG_S;
  246. typedef union { /* PLL_SCALER_UART */
  247. U32 all;
  248. struct {
  249. U32 div : 24;
  250. U32 : 8;
  251. } bitc;
  252. } GH_PLL_SCALER_UART_S;
  253. typedef union { /* PLL_SCALER_SSI */
  254. U32 all;
  255. struct {
  256. U32 div : 24;
  257. U32 : 8;
  258. } bitc;
  259. } GH_PLL_SCALER_SSI_S;
  260. typedef union { /* PLL_SCALER_SENSOR_PRE */
  261. U32 all;
  262. struct {
  263. U32 div : 16;
  264. U32 : 16;
  265. } bitc;
  266. } GH_PLL_SCALER_SENSOR_PRE_S;
  267. typedef union { /* PLL_AUDIO_CTRL */
  268. U32 all;
  269. struct {
  270. U32 refdiv : 6;
  271. U32 : 2;
  272. U32 fbdiv : 12;
  273. U32 pstdiv1 : 3;
  274. U32 : 1;
  275. U32 pstdiv2 : 3;
  276. U32 : 5;
  277. } bitc;
  278. } GH_PLL_AUDIO_CTRL_S;
  279. typedef union { /* PLL_AUDIO_FRAC */
  280. U32 all;
  281. struct {
  282. U32 div : 24;
  283. U32 : 8;
  284. } bitc;
  285. } GH_PLL_AUDIO_FRAC_S;
  286. typedef union { /* PLL_SCALER_AUDIO_POST */
  287. U32 all;
  288. struct {
  289. U32 div : 16;
  290. U32 : 16;
  291. } bitc;
  292. } GH_PLL_SCALER_AUDIO_POST_S;
  293. typedef union { /* PLL_SCALER_AUDIO_PRE */
  294. U32 all;
  295. struct {
  296. U32 div : 16;
  297. U32 : 16;
  298. } bitc;
  299. } GH_PLL_SCALER_AUDIO_PRE_S;
  300. typedef union { /* PLL_SOFT_OR_DLL_RESET */
  301. U32 all;
  302. struct {
  303. U32 soft : 1;
  304. U32 dll : 1;
  305. U32 : 30;
  306. } bitc;
  307. } GH_PLL_SOFT_OR_DLL_RESET_S;
  308. typedef union { /* PLL_WDT_RST_L */
  309. U32 all;
  310. struct {
  311. U32 reset : 1;
  312. U32 : 31;
  313. } bitc;
  314. } GH_PLL_WDT_RST_L_S;
  315. typedef union { /* PLL_SCALER_DEBOUNCE */
  316. U32 all;
  317. struct {
  318. U32 div : 24;
  319. U32 : 8;
  320. } bitc;
  321. } GH_PLL_SCALER_DEBOUNCE_S;
  322. typedef union { /* PLL_SCALER_PWM */
  323. U32 all;
  324. struct {
  325. U32 div : 24;
  326. U32 : 8;
  327. } bitc;
  328. } GH_PLL_SCALER_PWM_S;
  329. typedef union { /* PLL_CKEN_VDSP */
  330. U32 all;
  331. struct {
  332. U32 memd : 1;
  333. U32 code : 1;
  334. U32 tsfm : 1;
  335. U32 smem : 1;
  336. U32 : 28;
  337. } bitc;
  338. } GH_PLL_CKEN_VDSP_S;
  339. typedef union { /* PLL_SCALER_ADC */
  340. U32 all;
  341. struct {
  342. U32 div : 16;
  343. U32 : 16;
  344. } bitc;
  345. } GH_PLL_SCALER_ADC_S;
  346. typedef union { /* PLL_SCALER_VIDEO_POST */
  347. U32 all;
  348. struct {
  349. U32 div : 16;
  350. U32 : 16;
  351. } bitc;
  352. } GH_PLL_SCALER_VIDEO_POST_S;
  353. typedef union { /* PLL_CLK_SI_INPUT */
  354. U32 all;
  355. struct {
  356. U32 mode : 1;
  357. U32 : 31;
  358. } bitc;
  359. } GH_PLL_CLK_SI_INPUT_S;
  360. typedef union { /* PLL_IDSP_CTRL */
  361. U32 all;
  362. struct {
  363. U32 refdiv : 6;
  364. U32 : 2;
  365. U32 fbdiv : 12;
  366. U32 pstdiv1 : 3;
  367. U32 : 1;
  368. U32 pstdiv2 : 3;
  369. U32 : 5;
  370. } bitc;
  371. } GH_PLL_IDSP_CTRL_S;
  372. typedef union { /* PLL_IDSP_FRAC */
  373. U32 all;
  374. struct {
  375. U32 div : 24;
  376. U32 : 8;
  377. } bitc;
  378. } GH_PLL_IDSP_FRAC_S;
  379. typedef union { /* PLL_SCALER_SSI2 */
  380. U32 all;
  381. struct {
  382. U32 div : 24;
  383. U32 : 8;
  384. } bitc;
  385. } GH_PLL_SCALER_SSI2_S;
  386. typedef union { /* PLL_CORE_CTRL2 */
  387. U32 all;
  388. struct {
  389. U32 bypass : 1;
  390. U32 foutvcopd : 1;
  391. U32 fout4phasepd : 1;
  392. U32 foutpostdivpd : 1;
  393. U32 dsmpd : 1;
  394. U32 dacpd : 1;
  395. U32 pwrdn : 1;
  396. U32 : 13;
  397. U32 lock_force : 1;
  398. U32 : 11;
  399. } bitc;
  400. } GH_PLL_CORE_CTRL2_S;
  401. typedef union { /* PLL_IDSP_CTRL2 */
  402. U32 all;
  403. struct {
  404. U32 bypass : 1;
  405. U32 foutvcopd : 1;
  406. U32 fout4phasepd : 1;
  407. U32 foutpostdivpd : 1;
  408. U32 dsmpd : 1;
  409. U32 dacpd : 1;
  410. U32 pwrdn : 1;
  411. U32 : 13;
  412. U32 lock_force : 1;
  413. U32 : 11;
  414. } bitc;
  415. } GH_PLL_IDSP_CTRL2_S;
  416. typedef union { /* PLL_SCALER_CORE_POST */
  417. U32 all;
  418. struct {
  419. U32 div : 4;
  420. U32 : 28;
  421. } bitc;
  422. } GH_PLL_SCALER_CORE_POST_S;
  423. typedef union { /* PLL_SENSOR_CTRL2 */
  424. U32 all;
  425. struct {
  426. U32 bypass : 1;
  427. U32 foutvcopd : 1;
  428. U32 fout4phasepd : 1;
  429. U32 foutpostdivpd : 1;
  430. U32 dsmpd : 1;
  431. U32 dacpd : 1;
  432. U32 pwrdn : 1;
  433. U32 : 13;
  434. U32 lock_force : 1;
  435. U32 : 11;
  436. } bitc;
  437. } GH_PLL_SENSOR_CTRL2_S;
  438. typedef union { /* PLL_AUDIO_CTRL2 */
  439. U32 all;
  440. struct {
  441. U32 bypass : 1;
  442. U32 foutvcopd : 1;
  443. U32 fout4phasepd : 1;
  444. U32 foutpostdivpd : 1;
  445. U32 dsmpd : 1;
  446. U32 dacpd : 1;
  447. U32 pwrdn : 1;
  448. U32 : 13;
  449. U32 lock_force : 1;
  450. U32 : 11;
  451. } bitc;
  452. } GH_PLL_AUDIO_CTRL2_S;
  453. typedef union { /* PLL_VIDEO_CTRL2 */
  454. U32 all;
  455. struct {
  456. U32 bypass : 1;
  457. U32 foutvcopd : 1;
  458. U32 fout4phasepd : 1;
  459. U32 foutpostdivpd : 1;
  460. U32 dsmpd : 1;
  461. U32 dacpd : 1;
  462. U32 pwrdn : 1;
  463. U32 : 13;
  464. U32 lock_force : 1;
  465. U32 : 11;
  466. } bitc;
  467. } GH_PLL_VIDEO_CTRL2_S;
  468. typedef union { /* PLL_SCALER_DDR_CALIB */
  469. U32 all;
  470. struct {
  471. U32 div : 4;
  472. U32 : 28;
  473. } bitc;
  474. } GH_PLL_SCALER_DDR_CALIB_S;
  475. typedef union { /* PLL_ADC_CTRL */
  476. U32 all;
  477. struct {
  478. U32 clk : 1;
  479. U32 : 31;
  480. } bitc;
  481. } GH_PLL_ADC_CTRL_S;
  482. typedef union { /* PLL_CLK_REF_SSI */
  483. U32 all;
  484. struct {
  485. U32 clk : 1;
  486. U32 : 31;
  487. } bitc;
  488. } GH_PLL_CLK_REF_SSI_S;
  489. typedef union { /* PLL_CLOCK_OBSV */
  490. U32 all;
  491. struct {
  492. U32 pll : 4;
  493. U32 en : 1;
  494. U32 : 27;
  495. } bitc;
  496. } GH_PLL_CLOCK_OBSV_S;
  497. typedef union { /* PLL_DISABLE_EXT */
  498. U32 all;
  499. struct {
  500. U32 bypass : 1;
  501. U32 : 31;
  502. } bitc;
  503. } GH_PLL_DISABLE_EXT_S;
  504. typedef union { /* PLL_SCALER_IDSP_POST */
  505. U32 all;
  506. struct {
  507. U32 div : 4;
  508. U32 : 28;
  509. } bitc;
  510. } GH_PLL_SCALER_IDSP_POST_S;
  511. typedef union { /* PLL_IOCTRL_JTAG */
  512. U32 all;
  513. struct {
  514. U32 level : 6;
  515. U32 : 26;
  516. } bitc;
  517. } GH_PLL_IOCTRL_JTAG_S;
  518. typedef union { /* PLL_IOCTRL_SFLASH */
  519. U32 all;
  520. struct {
  521. U32 level : 6;
  522. U32 : 26;
  523. } bitc;
  524. } GH_PLL_IOCTRL_SFLASH_S;
  525. typedef union { /* PLL_IOCTRL_SENSOR */
  526. U32 all;
  527. struct {
  528. U32 level : 6;
  529. U32 : 26;
  530. } bitc;
  531. } GH_PLL_IOCTRL_SENSOR_S;
  532. typedef union { /* PLL_AHB_MISC_EN */
  533. U32 all;
  534. struct {
  535. U32 rct_ahb : 1;
  536. U32 : 31;
  537. } bitc;
  538. } GH_PLL_AHB_MISC_EN_S;
  539. typedef union { /* PLL_DDRC_IDSP_RESET */
  540. U32 all;
  541. struct {
  542. U32 ddrc : 1;
  543. U32 idsp : 1;
  544. U32 : 30;
  545. } bitc;
  546. } GH_PLL_DDRC_IDSP_RESET_S;
  547. typedef union { /* PLL_CKEN_IDSP */
  548. U32 all;
  549. struct {
  550. U32 en : 1;
  551. U32 : 31;
  552. } bitc;
  553. } GH_PLL_CKEN_IDSP_S;
  554. typedef union { /* PLL_IOCTRL_GPIO */
  555. U32 all;
  556. struct {
  557. U32 io0 : 6;
  558. U32 : 2;
  559. U32 io1 : 6;
  560. U32 : 2;
  561. U32 io2 : 6;
  562. U32 : 2;
  563. U32 io3 : 6;
  564. U32 : 2;
  565. } bitc;
  566. } GH_PLL_IOCTRL_GPIO_S;
  567. typedef union { /* PLL_IOCTRL_XCLK */
  568. U32 all;
  569. struct {
  570. U32 bypass : 1;
  571. U32 : 31;
  572. } bitc;
  573. } GH_PLL_IOCTRL_XCLK_S;
  574. /*----------------------------------------------------------------------------*/
  575. /* mirror variables */
  576. /*----------------------------------------------------------------------------*/
  577. #ifdef __cplusplus
  578. extern "C" {
  579. #endif
  580. /*----------------------------------------------------------------------------*/
  581. /* register PLL_CORE_CTRL (read/write) */
  582. /*----------------------------------------------------------------------------*/
  583. #if GH_INLINE_LEVEL == 0
  584. /*! \brief Writes the register 'PLL_CORE_CTRL'. */
  585. void GH_PLL_set_CORE_CTRL(U32 data);
  586. /*! \brief Reads the register 'PLL_CORE_CTRL'. */
  587. U32 GH_PLL_get_CORE_CTRL(void);
  588. /*! \brief Writes the bit group 'REFDIV' of register 'PLL_CORE_CTRL'. */
  589. void GH_PLL_set_CORE_CTRL_REFDIV(U8 data);
  590. /*! \brief Reads the bit group 'REFDIV' of register 'PLL_CORE_CTRL'. */
  591. U8 GH_PLL_get_CORE_CTRL_REFDIV(void);
  592. /*! \brief Writes the bit group 'FBDIV' of register 'PLL_CORE_CTRL'. */
  593. void GH_PLL_set_CORE_CTRL_FBDIV(U16 data);
  594. /*! \brief Reads the bit group 'FBDIV' of register 'PLL_CORE_CTRL'. */
  595. U16 GH_PLL_get_CORE_CTRL_FBDIV(void);
  596. /*! \brief Writes the bit group 'PSTDIV1' of register 'PLL_CORE_CTRL'. */
  597. void GH_PLL_set_CORE_CTRL_PSTDIV1(U8 data);
  598. /*! \brief Reads the bit group 'PSTDIV1' of register 'PLL_CORE_CTRL'. */
  599. U8 GH_PLL_get_CORE_CTRL_PSTDIV1(void);
  600. /*! \brief Writes the bit group 'PSTDIV2' of register 'PLL_CORE_CTRL'. */
  601. void GH_PLL_set_CORE_CTRL_PSTDIV2(U8 data);
  602. /*! \brief Reads the bit group 'PSTDIV2' of register 'PLL_CORE_CTRL'. */
  603. U8 GH_PLL_get_CORE_CTRL_PSTDIV2(void);
  604. #else /* GH_INLINE_LEVEL == 0 */
  605. GH_INLINE void GH_PLL_set_CORE_CTRL(U32 data)
  606. {
  607. *(volatile U32 *)REG_PLL_CORE_CTRL = data;
  608. #if GH_PLL_ENABLE_DEBUG_PRINT
  609. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_CTRL] <-- 0x%08x\n",
  610. REG_PLL_CORE_CTRL,data,data);
  611. #endif
  612. }
  613. GH_INLINE U32 GH_PLL_get_CORE_CTRL(void)
  614. {
  615. U32 value = (*(volatile U32 *)REG_PLL_CORE_CTRL);
  616. #if GH_PLL_ENABLE_DEBUG_PRINT
  617. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_CTRL] --> 0x%08x\n",
  618. REG_PLL_CORE_CTRL,value);
  619. #endif
  620. return value;
  621. }
  622. GH_INLINE void GH_PLL_set_CORE_CTRL_REFDIV(U8 data)
  623. {
  624. GH_PLL_CORE_CTRL_S d;
  625. d.all = *(volatile U32 *)REG_PLL_CORE_CTRL;
  626. d.bitc.refdiv = data;
  627. *(volatile U32 *)REG_PLL_CORE_CTRL = d.all;
  628. #if GH_PLL_ENABLE_DEBUG_PRINT
  629. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_CTRL_REFDIV] <-- 0x%08x\n",
  630. REG_PLL_CORE_CTRL,d.all,d.all);
  631. #endif
  632. }
  633. GH_INLINE U8 GH_PLL_get_CORE_CTRL_REFDIV(void)
  634. {
  635. GH_PLL_CORE_CTRL_S tmp_value;
  636. U32 value = (*(volatile U32 *)REG_PLL_CORE_CTRL);
  637. tmp_value.all = value;
  638. #if GH_PLL_ENABLE_DEBUG_PRINT
  639. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_CTRL_REFDIV] --> 0x%08x\n",
  640. REG_PLL_CORE_CTRL,value);
  641. #endif
  642. return tmp_value.bitc.refdiv;
  643. }
  644. GH_INLINE void GH_PLL_set_CORE_CTRL_FBDIV(U16 data)
  645. {
  646. GH_PLL_CORE_CTRL_S d;
  647. d.all = *(volatile U32 *)REG_PLL_CORE_CTRL;
  648. d.bitc.fbdiv = data;
  649. *(volatile U32 *)REG_PLL_CORE_CTRL = d.all;
  650. #if GH_PLL_ENABLE_DEBUG_PRINT
  651. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_CTRL_FBDIV] <-- 0x%08x\n",
  652. REG_PLL_CORE_CTRL,d.all,d.all);
  653. #endif
  654. }
  655. GH_INLINE U16 GH_PLL_get_CORE_CTRL_FBDIV(void)
  656. {
  657. GH_PLL_CORE_CTRL_S tmp_value;
  658. U32 value = (*(volatile U32 *)REG_PLL_CORE_CTRL);
  659. tmp_value.all = value;
  660. #if GH_PLL_ENABLE_DEBUG_PRINT
  661. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_CTRL_FBDIV] --> 0x%08x\n",
  662. REG_PLL_CORE_CTRL,value);
  663. #endif
  664. return tmp_value.bitc.fbdiv;
  665. }
  666. GH_INLINE void GH_PLL_set_CORE_CTRL_PSTDIV1(U8 data)
  667. {
  668. GH_PLL_CORE_CTRL_S d;
  669. d.all = *(volatile U32 *)REG_PLL_CORE_CTRL;
  670. d.bitc.pstdiv1 = data;
  671. *(volatile U32 *)REG_PLL_CORE_CTRL = d.all;
  672. #if GH_PLL_ENABLE_DEBUG_PRINT
  673. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_CTRL_PSTDIV1] <-- 0x%08x\n",
  674. REG_PLL_CORE_CTRL,d.all,d.all);
  675. #endif
  676. }
  677. GH_INLINE U8 GH_PLL_get_CORE_CTRL_PSTDIV1(void)
  678. {
  679. GH_PLL_CORE_CTRL_S tmp_value;
  680. U32 value = (*(volatile U32 *)REG_PLL_CORE_CTRL);
  681. tmp_value.all = value;
  682. #if GH_PLL_ENABLE_DEBUG_PRINT
  683. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_CTRL_PSTDIV1] --> 0x%08x\n",
  684. REG_PLL_CORE_CTRL,value);
  685. #endif
  686. return tmp_value.bitc.pstdiv1;
  687. }
  688. GH_INLINE void GH_PLL_set_CORE_CTRL_PSTDIV2(U8 data)
  689. {
  690. GH_PLL_CORE_CTRL_S d;
  691. d.all = *(volatile U32 *)REG_PLL_CORE_CTRL;
  692. d.bitc.pstdiv2 = data;
  693. *(volatile U32 *)REG_PLL_CORE_CTRL = d.all;
  694. #if GH_PLL_ENABLE_DEBUG_PRINT
  695. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_CTRL_PSTDIV2] <-- 0x%08x\n",
  696. REG_PLL_CORE_CTRL,d.all,d.all);
  697. #endif
  698. }
  699. GH_INLINE U8 GH_PLL_get_CORE_CTRL_PSTDIV2(void)
  700. {
  701. GH_PLL_CORE_CTRL_S tmp_value;
  702. U32 value = (*(volatile U32 *)REG_PLL_CORE_CTRL);
  703. tmp_value.all = value;
  704. #if GH_PLL_ENABLE_DEBUG_PRINT
  705. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_CTRL_PSTDIV2] --> 0x%08x\n",
  706. REG_PLL_CORE_CTRL,value);
  707. #endif
  708. return tmp_value.bitc.pstdiv2;
  709. }
  710. #endif /* GH_INLINE_LEVEL == 0 */
  711. /*----------------------------------------------------------------------------*/
  712. /* register PLL_CORE_FRAC (read/write) */
  713. /*----------------------------------------------------------------------------*/
  714. #if GH_INLINE_LEVEL == 0
  715. /*! \brief Writes the register 'PLL_CORE_FRAC'. */
  716. void GH_PLL_set_CORE_FRAC(U32 data);
  717. /*! \brief Reads the register 'PLL_CORE_FRAC'. */
  718. U32 GH_PLL_get_CORE_FRAC(void);
  719. /*! \brief Writes the bit group 'Div' of register 'PLL_CORE_FRAC'. */
  720. void GH_PLL_set_CORE_FRAC_Div(U32 data);
  721. /*! \brief Reads the bit group 'Div' of register 'PLL_CORE_FRAC'. */
  722. U32 GH_PLL_get_CORE_FRAC_Div(void);
  723. #else /* GH_INLINE_LEVEL == 0 */
  724. GH_INLINE void GH_PLL_set_CORE_FRAC(U32 data)
  725. {
  726. *(volatile U32 *)REG_PLL_CORE_FRAC = data;
  727. #if GH_PLL_ENABLE_DEBUG_PRINT
  728. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_FRAC] <-- 0x%08x\n",
  729. REG_PLL_CORE_FRAC,data,data);
  730. #endif
  731. }
  732. GH_INLINE U32 GH_PLL_get_CORE_FRAC(void)
  733. {
  734. U32 value = (*(volatile U32 *)REG_PLL_CORE_FRAC);
  735. #if GH_PLL_ENABLE_DEBUG_PRINT
  736. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_FRAC] --> 0x%08x\n",
  737. REG_PLL_CORE_FRAC,value);
  738. #endif
  739. return value;
  740. }
  741. GH_INLINE void GH_PLL_set_CORE_FRAC_Div(U32 data)
  742. {
  743. GH_PLL_CORE_FRAC_S d;
  744. d.all = *(volatile U32 *)REG_PLL_CORE_FRAC;
  745. d.bitc.div = data;
  746. *(volatile U32 *)REG_PLL_CORE_FRAC = d.all;
  747. #if GH_PLL_ENABLE_DEBUG_PRINT
  748. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_FRAC_Div] <-- 0x%08x\n",
  749. REG_PLL_CORE_FRAC,d.all,d.all);
  750. #endif
  751. }
  752. GH_INLINE U32 GH_PLL_get_CORE_FRAC_Div(void)
  753. {
  754. GH_PLL_CORE_FRAC_S tmp_value;
  755. U32 value = (*(volatile U32 *)REG_PLL_CORE_FRAC);
  756. tmp_value.all = value;
  757. #if GH_PLL_ENABLE_DEBUG_PRINT
  758. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_FRAC_Div] --> 0x%08x\n",
  759. REG_PLL_CORE_FRAC,value);
  760. #endif
  761. return tmp_value.bitc.div;
  762. }
  763. #endif /* GH_INLINE_LEVEL == 0 */
  764. /*----------------------------------------------------------------------------*/
  765. /* register PLL_SCALER_SD48 (read/write) */
  766. /*----------------------------------------------------------------------------*/
  767. #if GH_INLINE_LEVEL == 0
  768. /*! \brief Writes the register 'PLL_SCALER_SD48'. */
  769. void GH_PLL_set_SCALER_SD48(U32 data);
  770. /*! \brief Reads the register 'PLL_SCALER_SD48'. */
  771. U32 GH_PLL_get_SCALER_SD48(void);
  772. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_SD48'. */
  773. void GH_PLL_set_SCALER_SD48_Div(U16 data);
  774. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_SD48'. */
  775. U16 GH_PLL_get_SCALER_SD48_Div(void);
  776. #else /* GH_INLINE_LEVEL == 0 */
  777. GH_INLINE void GH_PLL_set_SCALER_SD48(U32 data)
  778. {
  779. *(volatile U32 *)REG_PLL_SCALER_SD48 = data;
  780. #if GH_PLL_ENABLE_DEBUG_PRINT
  781. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_SD48] <-- 0x%08x\n",
  782. REG_PLL_SCALER_SD48,data,data);
  783. #endif
  784. }
  785. GH_INLINE U32 GH_PLL_get_SCALER_SD48(void)
  786. {
  787. U32 value = (*(volatile U32 *)REG_PLL_SCALER_SD48);
  788. #if GH_PLL_ENABLE_DEBUG_PRINT
  789. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_SD48] --> 0x%08x\n",
  790. REG_PLL_SCALER_SD48,value);
  791. #endif
  792. return value;
  793. }
  794. GH_INLINE void GH_PLL_set_SCALER_SD48_Div(U16 data)
  795. {
  796. GH_PLL_SCALER_SD48_S d;
  797. d.all = *(volatile U32 *)REG_PLL_SCALER_SD48;
  798. d.bitc.div = data;
  799. *(volatile U32 *)REG_PLL_SCALER_SD48 = d.all;
  800. #if GH_PLL_ENABLE_DEBUG_PRINT
  801. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_SD48_Div] <-- 0x%08x\n",
  802. REG_PLL_SCALER_SD48,d.all,d.all);
  803. #endif
  804. }
  805. GH_INLINE U16 GH_PLL_get_SCALER_SD48_Div(void)
  806. {
  807. GH_PLL_SCALER_SD48_S tmp_value;
  808. U32 value = (*(volatile U32 *)REG_PLL_SCALER_SD48);
  809. tmp_value.all = value;
  810. #if GH_PLL_ENABLE_DEBUG_PRINT
  811. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_SD48_Div] --> 0x%08x\n",
  812. REG_PLL_SCALER_SD48,value);
  813. #endif
  814. return tmp_value.bitc.div;
  815. }
  816. #endif /* GH_INLINE_LEVEL == 0 */
  817. /*----------------------------------------------------------------------------*/
  818. /* register PLL_VIDEO_CTRL (read/write) */
  819. /*----------------------------------------------------------------------------*/
  820. #if GH_INLINE_LEVEL == 0
  821. /*! \brief Writes the register 'PLL_VIDEO_CTRL'. */
  822. void GH_PLL_set_VIDEO_CTRL(U32 data);
  823. /*! \brief Reads the register 'PLL_VIDEO_CTRL'. */
  824. U32 GH_PLL_get_VIDEO_CTRL(void);
  825. /*! \brief Writes the bit group 'REFDIV' of register 'PLL_VIDEO_CTRL'. */
  826. void GH_PLL_set_VIDEO_CTRL_REFDIV(U8 data);
  827. /*! \brief Reads the bit group 'REFDIV' of register 'PLL_VIDEO_CTRL'. */
  828. U8 GH_PLL_get_VIDEO_CTRL_REFDIV(void);
  829. /*! \brief Writes the bit group 'FBDIV' of register 'PLL_VIDEO_CTRL'. */
  830. void GH_PLL_set_VIDEO_CTRL_FBDIV(U16 data);
  831. /*! \brief Reads the bit group 'FBDIV' of register 'PLL_VIDEO_CTRL'. */
  832. U16 GH_PLL_get_VIDEO_CTRL_FBDIV(void);
  833. /*! \brief Writes the bit group 'PSTDIV1' of register 'PLL_VIDEO_CTRL'. */
  834. void GH_PLL_set_VIDEO_CTRL_PSTDIV1(U8 data);
  835. /*! \brief Reads the bit group 'PSTDIV1' of register 'PLL_VIDEO_CTRL'. */
  836. U8 GH_PLL_get_VIDEO_CTRL_PSTDIV1(void);
  837. /*! \brief Writes the bit group 'PSTDIV2' of register 'PLL_VIDEO_CTRL'. */
  838. void GH_PLL_set_VIDEO_CTRL_PSTDIV2(U8 data);
  839. /*! \brief Reads the bit group 'PSTDIV2' of register 'PLL_VIDEO_CTRL'. */
  840. U8 GH_PLL_get_VIDEO_CTRL_PSTDIV2(void);
  841. #else /* GH_INLINE_LEVEL == 0 */
  842. GH_INLINE void GH_PLL_set_VIDEO_CTRL(U32 data)
  843. {
  844. *(volatile U32 *)REG_PLL_VIDEO_CTRL = data;
  845. #if GH_PLL_ENABLE_DEBUG_PRINT
  846. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_CTRL] <-- 0x%08x\n",
  847. REG_PLL_VIDEO_CTRL,data,data);
  848. #endif
  849. }
  850. GH_INLINE U32 GH_PLL_get_VIDEO_CTRL(void)
  851. {
  852. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_CTRL);
  853. #if GH_PLL_ENABLE_DEBUG_PRINT
  854. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_CTRL] --> 0x%08x\n",
  855. REG_PLL_VIDEO_CTRL,value);
  856. #endif
  857. return value;
  858. }
  859. GH_INLINE void GH_PLL_set_VIDEO_CTRL_REFDIV(U8 data)
  860. {
  861. GH_PLL_VIDEO_CTRL_S d;
  862. d.all = *(volatile U32 *)REG_PLL_VIDEO_CTRL;
  863. d.bitc.refdiv = data;
  864. *(volatile U32 *)REG_PLL_VIDEO_CTRL = d.all;
  865. #if GH_PLL_ENABLE_DEBUG_PRINT
  866. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_CTRL_REFDIV] <-- 0x%08x\n",
  867. REG_PLL_VIDEO_CTRL,d.all,d.all);
  868. #endif
  869. }
  870. GH_INLINE U8 GH_PLL_get_VIDEO_CTRL_REFDIV(void)
  871. {
  872. GH_PLL_VIDEO_CTRL_S tmp_value;
  873. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_CTRL);
  874. tmp_value.all = value;
  875. #if GH_PLL_ENABLE_DEBUG_PRINT
  876. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_CTRL_REFDIV] --> 0x%08x\n",
  877. REG_PLL_VIDEO_CTRL,value);
  878. #endif
  879. return tmp_value.bitc.refdiv;
  880. }
  881. GH_INLINE void GH_PLL_set_VIDEO_CTRL_FBDIV(U16 data)
  882. {
  883. GH_PLL_VIDEO_CTRL_S d;
  884. d.all = *(volatile U32 *)REG_PLL_VIDEO_CTRL;
  885. d.bitc.fbdiv = data;
  886. *(volatile U32 *)REG_PLL_VIDEO_CTRL = d.all;
  887. #if GH_PLL_ENABLE_DEBUG_PRINT
  888. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_CTRL_FBDIV] <-- 0x%08x\n",
  889. REG_PLL_VIDEO_CTRL,d.all,d.all);
  890. #endif
  891. }
  892. GH_INLINE U16 GH_PLL_get_VIDEO_CTRL_FBDIV(void)
  893. {
  894. GH_PLL_VIDEO_CTRL_S tmp_value;
  895. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_CTRL);
  896. tmp_value.all = value;
  897. #if GH_PLL_ENABLE_DEBUG_PRINT
  898. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_CTRL_FBDIV] --> 0x%08x\n",
  899. REG_PLL_VIDEO_CTRL,value);
  900. #endif
  901. return tmp_value.bitc.fbdiv;
  902. }
  903. GH_INLINE void GH_PLL_set_VIDEO_CTRL_PSTDIV1(U8 data)
  904. {
  905. GH_PLL_VIDEO_CTRL_S d;
  906. d.all = *(volatile U32 *)REG_PLL_VIDEO_CTRL;
  907. d.bitc.pstdiv1 = data;
  908. *(volatile U32 *)REG_PLL_VIDEO_CTRL = d.all;
  909. #if GH_PLL_ENABLE_DEBUG_PRINT
  910. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_CTRL_PSTDIV1] <-- 0x%08x\n",
  911. REG_PLL_VIDEO_CTRL,d.all,d.all);
  912. #endif
  913. }
  914. GH_INLINE U8 GH_PLL_get_VIDEO_CTRL_PSTDIV1(void)
  915. {
  916. GH_PLL_VIDEO_CTRL_S tmp_value;
  917. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_CTRL);
  918. tmp_value.all = value;
  919. #if GH_PLL_ENABLE_DEBUG_PRINT
  920. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_CTRL_PSTDIV1] --> 0x%08x\n",
  921. REG_PLL_VIDEO_CTRL,value);
  922. #endif
  923. return tmp_value.bitc.pstdiv1;
  924. }
  925. GH_INLINE void GH_PLL_set_VIDEO_CTRL_PSTDIV2(U8 data)
  926. {
  927. GH_PLL_VIDEO_CTRL_S d;
  928. d.all = *(volatile U32 *)REG_PLL_VIDEO_CTRL;
  929. d.bitc.pstdiv2 = data;
  930. *(volatile U32 *)REG_PLL_VIDEO_CTRL = d.all;
  931. #if GH_PLL_ENABLE_DEBUG_PRINT
  932. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_CTRL_PSTDIV2] <-- 0x%08x\n",
  933. REG_PLL_VIDEO_CTRL,d.all,d.all);
  934. #endif
  935. }
  936. GH_INLINE U8 GH_PLL_get_VIDEO_CTRL_PSTDIV2(void)
  937. {
  938. GH_PLL_VIDEO_CTRL_S tmp_value;
  939. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_CTRL);
  940. tmp_value.all = value;
  941. #if GH_PLL_ENABLE_DEBUG_PRINT
  942. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_CTRL_PSTDIV2] --> 0x%08x\n",
  943. REG_PLL_VIDEO_CTRL,value);
  944. #endif
  945. return tmp_value.bitc.pstdiv2;
  946. }
  947. #endif /* GH_INLINE_LEVEL == 0 */
  948. /*----------------------------------------------------------------------------*/
  949. /* register PLL_VIDEO_FRAC (read/write) */
  950. /*----------------------------------------------------------------------------*/
  951. #if GH_INLINE_LEVEL == 0
  952. /*! \brief Writes the register 'PLL_VIDEO_FRAC'. */
  953. void GH_PLL_set_VIDEO_FRAC(U32 data);
  954. /*! \brief Reads the register 'PLL_VIDEO_FRAC'. */
  955. U32 GH_PLL_get_VIDEO_FRAC(void);
  956. /*! \brief Writes the bit group 'Div' of register 'PLL_VIDEO_FRAC'. */
  957. void GH_PLL_set_VIDEO_FRAC_Div(U32 data);
  958. /*! \brief Reads the bit group 'Div' of register 'PLL_VIDEO_FRAC'. */
  959. U32 GH_PLL_get_VIDEO_FRAC_Div(void);
  960. #else /* GH_INLINE_LEVEL == 0 */
  961. GH_INLINE void GH_PLL_set_VIDEO_FRAC(U32 data)
  962. {
  963. *(volatile U32 *)REG_PLL_VIDEO_FRAC = data;
  964. #if GH_PLL_ENABLE_DEBUG_PRINT
  965. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_FRAC] <-- 0x%08x\n",
  966. REG_PLL_VIDEO_FRAC,data,data);
  967. #endif
  968. }
  969. GH_INLINE U32 GH_PLL_get_VIDEO_FRAC(void)
  970. {
  971. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_FRAC);
  972. #if GH_PLL_ENABLE_DEBUG_PRINT
  973. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_FRAC] --> 0x%08x\n",
  974. REG_PLL_VIDEO_FRAC,value);
  975. #endif
  976. return value;
  977. }
  978. GH_INLINE void GH_PLL_set_VIDEO_FRAC_Div(U32 data)
  979. {
  980. GH_PLL_VIDEO_FRAC_S d;
  981. d.all = *(volatile U32 *)REG_PLL_VIDEO_FRAC;
  982. d.bitc.div = data;
  983. *(volatile U32 *)REG_PLL_VIDEO_FRAC = d.all;
  984. #if GH_PLL_ENABLE_DEBUG_PRINT
  985. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_FRAC_Div] <-- 0x%08x\n",
  986. REG_PLL_VIDEO_FRAC,d.all,d.all);
  987. #endif
  988. }
  989. GH_INLINE U32 GH_PLL_get_VIDEO_FRAC_Div(void)
  990. {
  991. GH_PLL_VIDEO_FRAC_S tmp_value;
  992. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_FRAC);
  993. tmp_value.all = value;
  994. #if GH_PLL_ENABLE_DEBUG_PRINT
  995. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_FRAC_Div] --> 0x%08x\n",
  996. REG_PLL_VIDEO_FRAC,value);
  997. #endif
  998. return tmp_value.bitc.div;
  999. }
  1000. #endif /* GH_INLINE_LEVEL == 0 */
  1001. /*----------------------------------------------------------------------------*/
  1002. /* register PLL_SCALER_VIDEO_PRE (read/write) */
  1003. /*----------------------------------------------------------------------------*/
  1004. #if GH_INLINE_LEVEL == 0
  1005. /*! \brief Writes the register 'PLL_SCALER_VIDEO_PRE'. */
  1006. void GH_PLL_set_SCALER_VIDEO_PRE(U32 data);
  1007. /*! \brief Reads the register 'PLL_SCALER_VIDEO_PRE'. */
  1008. U32 GH_PLL_get_SCALER_VIDEO_PRE(void);
  1009. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_VIDEO_PRE'. */
  1010. void GH_PLL_set_SCALER_VIDEO_PRE_Div(U16 data);
  1011. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_VIDEO_PRE'. */
  1012. U16 GH_PLL_get_SCALER_VIDEO_PRE_Div(void);
  1013. #else /* GH_INLINE_LEVEL == 0 */
  1014. GH_INLINE void GH_PLL_set_SCALER_VIDEO_PRE(U32 data)
  1015. {
  1016. *(volatile U32 *)REG_PLL_SCALER_VIDEO_PRE = data;
  1017. #if GH_PLL_ENABLE_DEBUG_PRINT
  1018. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_VIDEO_PRE] <-- 0x%08x\n",
  1019. REG_PLL_SCALER_VIDEO_PRE,data,data);
  1020. #endif
  1021. }
  1022. GH_INLINE U32 GH_PLL_get_SCALER_VIDEO_PRE(void)
  1023. {
  1024. U32 value = (*(volatile U32 *)REG_PLL_SCALER_VIDEO_PRE);
  1025. #if GH_PLL_ENABLE_DEBUG_PRINT
  1026. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_VIDEO_PRE] --> 0x%08x\n",
  1027. REG_PLL_SCALER_VIDEO_PRE,value);
  1028. #endif
  1029. return value;
  1030. }
  1031. GH_INLINE void GH_PLL_set_SCALER_VIDEO_PRE_Div(U16 data)
  1032. {
  1033. GH_PLL_SCALER_VIDEO_PRE_S d;
  1034. d.all = *(volatile U32 *)REG_PLL_SCALER_VIDEO_PRE;
  1035. d.bitc.div = data;
  1036. *(volatile U32 *)REG_PLL_SCALER_VIDEO_PRE = d.all;
  1037. #if GH_PLL_ENABLE_DEBUG_PRINT
  1038. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_VIDEO_PRE_Div] <-- 0x%08x\n",
  1039. REG_PLL_SCALER_VIDEO_PRE,d.all,d.all);
  1040. #endif
  1041. }
  1042. GH_INLINE U16 GH_PLL_get_SCALER_VIDEO_PRE_Div(void)
  1043. {
  1044. GH_PLL_SCALER_VIDEO_PRE_S tmp_value;
  1045. U32 value = (*(volatile U32 *)REG_PLL_SCALER_VIDEO_PRE);
  1046. tmp_value.all = value;
  1047. #if GH_PLL_ENABLE_DEBUG_PRINT
  1048. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_VIDEO_PRE_Div] --> 0x%08x\n",
  1049. REG_PLL_SCALER_VIDEO_PRE,value);
  1050. #endif
  1051. return tmp_value.bitc.div;
  1052. }
  1053. #endif /* GH_INLINE_LEVEL == 0 */
  1054. /*----------------------------------------------------------------------------*/
  1055. /* register PLL_SENSOR_CTRL (read/write) */
  1056. /*----------------------------------------------------------------------------*/
  1057. #if GH_INLINE_LEVEL == 0
  1058. /*! \brief Writes the register 'PLL_SENSOR_CTRL'. */
  1059. void GH_PLL_set_SENSOR_CTRL(U32 data);
  1060. /*! \brief Reads the register 'PLL_SENSOR_CTRL'. */
  1061. U32 GH_PLL_get_SENSOR_CTRL(void);
  1062. /*! \brief Writes the bit group 'REFDIV' of register 'PLL_SENSOR_CTRL'. */
  1063. void GH_PLL_set_SENSOR_CTRL_REFDIV(U8 data);
  1064. /*! \brief Reads the bit group 'REFDIV' of register 'PLL_SENSOR_CTRL'. */
  1065. U8 GH_PLL_get_SENSOR_CTRL_REFDIV(void);
  1066. /*! \brief Writes the bit group 'FBDIV' of register 'PLL_SENSOR_CTRL'. */
  1067. void GH_PLL_set_SENSOR_CTRL_FBDIV(U16 data);
  1068. /*! \brief Reads the bit group 'FBDIV' of register 'PLL_SENSOR_CTRL'. */
  1069. U16 GH_PLL_get_SENSOR_CTRL_FBDIV(void);
  1070. /*! \brief Writes the bit group 'PSTDIV1' of register 'PLL_SENSOR_CTRL'. */
  1071. void GH_PLL_set_SENSOR_CTRL_PSTDIV1(U8 data);
  1072. /*! \brief Reads the bit group 'PSTDIV1' of register 'PLL_SENSOR_CTRL'. */
  1073. U8 GH_PLL_get_SENSOR_CTRL_PSTDIV1(void);
  1074. /*! \brief Writes the bit group 'PSTDIV2' of register 'PLL_SENSOR_CTRL'. */
  1075. void GH_PLL_set_SENSOR_CTRL_PSTDIV2(U8 data);
  1076. /*! \brief Reads the bit group 'PSTDIV2' of register 'PLL_SENSOR_CTRL'. */
  1077. U8 GH_PLL_get_SENSOR_CTRL_PSTDIV2(void);
  1078. #else /* GH_INLINE_LEVEL == 0 */
  1079. GH_INLINE void GH_PLL_set_SENSOR_CTRL(U32 data)
  1080. {
  1081. *(volatile U32 *)REG_PLL_SENSOR_CTRL = data;
  1082. #if GH_PLL_ENABLE_DEBUG_PRINT
  1083. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_CTRL] <-- 0x%08x\n",
  1084. REG_PLL_SENSOR_CTRL,data,data);
  1085. #endif
  1086. }
  1087. GH_INLINE U32 GH_PLL_get_SENSOR_CTRL(void)
  1088. {
  1089. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_CTRL);
  1090. #if GH_PLL_ENABLE_DEBUG_PRINT
  1091. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_CTRL] --> 0x%08x\n",
  1092. REG_PLL_SENSOR_CTRL,value);
  1093. #endif
  1094. return value;
  1095. }
  1096. GH_INLINE void GH_PLL_set_SENSOR_CTRL_REFDIV(U8 data)
  1097. {
  1098. GH_PLL_SENSOR_CTRL_S d;
  1099. d.all = *(volatile U32 *)REG_PLL_SENSOR_CTRL;
  1100. d.bitc.refdiv = data;
  1101. *(volatile U32 *)REG_PLL_SENSOR_CTRL = d.all;
  1102. #if GH_PLL_ENABLE_DEBUG_PRINT
  1103. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_CTRL_REFDIV] <-- 0x%08x\n",
  1104. REG_PLL_SENSOR_CTRL,d.all,d.all);
  1105. #endif
  1106. }
  1107. GH_INLINE U8 GH_PLL_get_SENSOR_CTRL_REFDIV(void)
  1108. {
  1109. GH_PLL_SENSOR_CTRL_S tmp_value;
  1110. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_CTRL);
  1111. tmp_value.all = value;
  1112. #if GH_PLL_ENABLE_DEBUG_PRINT
  1113. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_CTRL_REFDIV] --> 0x%08x\n",
  1114. REG_PLL_SENSOR_CTRL,value);
  1115. #endif
  1116. return tmp_value.bitc.refdiv;
  1117. }
  1118. GH_INLINE void GH_PLL_set_SENSOR_CTRL_FBDIV(U16 data)
  1119. {
  1120. GH_PLL_SENSOR_CTRL_S d;
  1121. d.all = *(volatile U32 *)REG_PLL_SENSOR_CTRL;
  1122. d.bitc.fbdiv = data;
  1123. *(volatile U32 *)REG_PLL_SENSOR_CTRL = d.all;
  1124. #if GH_PLL_ENABLE_DEBUG_PRINT
  1125. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_CTRL_FBDIV] <-- 0x%08x\n",
  1126. REG_PLL_SENSOR_CTRL,d.all,d.all);
  1127. #endif
  1128. }
  1129. GH_INLINE U16 GH_PLL_get_SENSOR_CTRL_FBDIV(void)
  1130. {
  1131. GH_PLL_SENSOR_CTRL_S tmp_value;
  1132. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_CTRL);
  1133. tmp_value.all = value;
  1134. #if GH_PLL_ENABLE_DEBUG_PRINT
  1135. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_CTRL_FBDIV] --> 0x%08x\n",
  1136. REG_PLL_SENSOR_CTRL,value);
  1137. #endif
  1138. return tmp_value.bitc.fbdiv;
  1139. }
  1140. GH_INLINE void GH_PLL_set_SENSOR_CTRL_PSTDIV1(U8 data)
  1141. {
  1142. GH_PLL_SENSOR_CTRL_S d;
  1143. d.all = *(volatile U32 *)REG_PLL_SENSOR_CTRL;
  1144. d.bitc.pstdiv1 = data;
  1145. *(volatile U32 *)REG_PLL_SENSOR_CTRL = d.all;
  1146. #if GH_PLL_ENABLE_DEBUG_PRINT
  1147. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_CTRL_PSTDIV1] <-- 0x%08x\n",
  1148. REG_PLL_SENSOR_CTRL,d.all,d.all);
  1149. #endif
  1150. }
  1151. GH_INLINE U8 GH_PLL_get_SENSOR_CTRL_PSTDIV1(void)
  1152. {
  1153. GH_PLL_SENSOR_CTRL_S tmp_value;
  1154. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_CTRL);
  1155. tmp_value.all = value;
  1156. #if GH_PLL_ENABLE_DEBUG_PRINT
  1157. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_CTRL_PSTDIV1] --> 0x%08x\n",
  1158. REG_PLL_SENSOR_CTRL,value);
  1159. #endif
  1160. return tmp_value.bitc.pstdiv1;
  1161. }
  1162. GH_INLINE void GH_PLL_set_SENSOR_CTRL_PSTDIV2(U8 data)
  1163. {
  1164. GH_PLL_SENSOR_CTRL_S d;
  1165. d.all = *(volatile U32 *)REG_PLL_SENSOR_CTRL;
  1166. d.bitc.pstdiv2 = data;
  1167. *(volatile U32 *)REG_PLL_SENSOR_CTRL = d.all;
  1168. #if GH_PLL_ENABLE_DEBUG_PRINT
  1169. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_CTRL_PSTDIV2] <-- 0x%08x\n",
  1170. REG_PLL_SENSOR_CTRL,d.all,d.all);
  1171. #endif
  1172. }
  1173. GH_INLINE U8 GH_PLL_get_SENSOR_CTRL_PSTDIV2(void)
  1174. {
  1175. GH_PLL_SENSOR_CTRL_S tmp_value;
  1176. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_CTRL);
  1177. tmp_value.all = value;
  1178. #if GH_PLL_ENABLE_DEBUG_PRINT
  1179. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_CTRL_PSTDIV2] --> 0x%08x\n",
  1180. REG_PLL_SENSOR_CTRL,value);
  1181. #endif
  1182. return tmp_value.bitc.pstdiv2;
  1183. }
  1184. #endif /* GH_INLINE_LEVEL == 0 */
  1185. /*----------------------------------------------------------------------------*/
  1186. /* register PLL_SENSOR_FRAC (read/write) */
  1187. /*----------------------------------------------------------------------------*/
  1188. #if GH_INLINE_LEVEL == 0
  1189. /*! \brief Writes the register 'PLL_SENSOR_FRAC'. */
  1190. void GH_PLL_set_SENSOR_FRAC(U32 data);
  1191. /*! \brief Reads the register 'PLL_SENSOR_FRAC'. */
  1192. U32 GH_PLL_get_SENSOR_FRAC(void);
  1193. /*! \brief Writes the bit group 'Div' of register 'PLL_SENSOR_FRAC'. */
  1194. void GH_PLL_set_SENSOR_FRAC_Div(U32 data);
  1195. /*! \brief Reads the bit group 'Div' of register 'PLL_SENSOR_FRAC'. */
  1196. U32 GH_PLL_get_SENSOR_FRAC_Div(void);
  1197. #else /* GH_INLINE_LEVEL == 0 */
  1198. GH_INLINE void GH_PLL_set_SENSOR_FRAC(U32 data)
  1199. {
  1200. *(volatile U32 *)REG_PLL_SENSOR_FRAC = data;
  1201. #if GH_PLL_ENABLE_DEBUG_PRINT
  1202. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_FRAC] <-- 0x%08x\n",
  1203. REG_PLL_SENSOR_FRAC,data,data);
  1204. #endif
  1205. }
  1206. GH_INLINE U32 GH_PLL_get_SENSOR_FRAC(void)
  1207. {
  1208. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_FRAC);
  1209. #if GH_PLL_ENABLE_DEBUG_PRINT
  1210. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_FRAC] --> 0x%08x\n",
  1211. REG_PLL_SENSOR_FRAC,value);
  1212. #endif
  1213. return value;
  1214. }
  1215. GH_INLINE void GH_PLL_set_SENSOR_FRAC_Div(U32 data)
  1216. {
  1217. GH_PLL_SENSOR_FRAC_S d;
  1218. d.all = *(volatile U32 *)REG_PLL_SENSOR_FRAC;
  1219. d.bitc.div = data;
  1220. *(volatile U32 *)REG_PLL_SENSOR_FRAC = d.all;
  1221. #if GH_PLL_ENABLE_DEBUG_PRINT
  1222. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_FRAC_Div] <-- 0x%08x\n",
  1223. REG_PLL_SENSOR_FRAC,d.all,d.all);
  1224. #endif
  1225. }
  1226. GH_INLINE U32 GH_PLL_get_SENSOR_FRAC_Div(void)
  1227. {
  1228. GH_PLL_SENSOR_FRAC_S tmp_value;
  1229. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_FRAC);
  1230. tmp_value.all = value;
  1231. #if GH_PLL_ENABLE_DEBUG_PRINT
  1232. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_FRAC_Div] --> 0x%08x\n",
  1233. REG_PLL_SENSOR_FRAC,value);
  1234. #endif
  1235. return tmp_value.bitc.div;
  1236. }
  1237. #endif /* GH_INLINE_LEVEL == 0 */
  1238. /*----------------------------------------------------------------------------*/
  1239. /* register PLL_LOCK (read) */
  1240. /*----------------------------------------------------------------------------*/
  1241. #if GH_INLINE_LEVEL == 0
  1242. /*! \brief Reads the register 'PLL_LOCK'. */
  1243. U32 GH_PLL_get_LOCK(void);
  1244. /*! \brief Reads the bit group 'VIDEO2' of register 'PLL_LOCK'. */
  1245. U8 GH_PLL_get_LOCK_VIDEO2(void);
  1246. /*! \brief Reads the bit group 'VIDEO' of register 'PLL_LOCK'. */
  1247. U8 GH_PLL_get_LOCK_VIDEO(void);
  1248. /*! \brief Reads the bit group 'USB' of register 'PLL_LOCK'. */
  1249. U8 GH_PLL_get_LOCK_USB(void);
  1250. /*! \brief Reads the bit group 'SENSOR' of register 'PLL_LOCK'. */
  1251. U8 GH_PLL_get_LOCK_SENSOR(void);
  1252. /*! \brief Reads the bit group 'IDSP' of register 'PLL_LOCK'. */
  1253. U8 GH_PLL_get_LOCK_IDSP(void);
  1254. /*! \brief Reads the bit group 'DDR' of register 'PLL_LOCK'. */
  1255. U8 GH_PLL_get_LOCK_DDR(void);
  1256. /*! \brief Reads the bit group 'CORE' of register 'PLL_LOCK'. */
  1257. U8 GH_PLL_get_LOCK_CORE(void);
  1258. /*! \brief Reads the bit group 'AUDIO' of register 'PLL_LOCK'. */
  1259. U8 GH_PLL_get_LOCK_AUDIO(void);
  1260. /*! \brief Reads the bit group 'HDMI' of register 'PLL_LOCK'. */
  1261. U8 GH_PLL_get_LOCK_HDMI(void);
  1262. /*! \brief Reads the bit group 'VIN' of register 'PLL_LOCK'. */
  1263. U8 GH_PLL_get_LOCK_VIN(void);
  1264. #else /* GH_INLINE_LEVEL == 0 */
  1265. GH_INLINE U32 GH_PLL_get_LOCK(void)
  1266. {
  1267. U32 value = (*(volatile U32 *)REG_PLL_LOCK);
  1268. #if GH_PLL_ENABLE_DEBUG_PRINT
  1269. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_LOCK] --> 0x%08x\n",
  1270. REG_PLL_LOCK,value);
  1271. #endif
  1272. return value;
  1273. }
  1274. GH_INLINE U8 GH_PLL_get_LOCK_VIDEO2(void)
  1275. {
  1276. GH_PLL_LOCK_S tmp_value;
  1277. U32 value = (*(volatile U32 *)REG_PLL_LOCK);
  1278. tmp_value.all = value;
  1279. #if GH_PLL_ENABLE_DEBUG_PRINT
  1280. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_LOCK_VIDEO2] --> 0x%08x\n",
  1281. REG_PLL_LOCK,value);
  1282. #endif
  1283. return tmp_value.bitc.video2;
  1284. }
  1285. GH_INLINE U8 GH_PLL_get_LOCK_VIDEO(void)
  1286. {
  1287. GH_PLL_LOCK_S tmp_value;
  1288. U32 value = (*(volatile U32 *)REG_PLL_LOCK);
  1289. tmp_value.all = value;
  1290. #if GH_PLL_ENABLE_DEBUG_PRINT
  1291. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_LOCK_VIDEO] --> 0x%08x\n",
  1292. REG_PLL_LOCK,value);
  1293. #endif
  1294. return tmp_value.bitc.video;
  1295. }
  1296. GH_INLINE U8 GH_PLL_get_LOCK_USB(void)
  1297. {
  1298. GH_PLL_LOCK_S tmp_value;
  1299. U32 value = (*(volatile U32 *)REG_PLL_LOCK);
  1300. tmp_value.all = value;
  1301. #if GH_PLL_ENABLE_DEBUG_PRINT
  1302. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_LOCK_USB] --> 0x%08x\n",
  1303. REG_PLL_LOCK,value);
  1304. #endif
  1305. return tmp_value.bitc.usb;
  1306. }
  1307. GH_INLINE U8 GH_PLL_get_LOCK_SENSOR(void)
  1308. {
  1309. GH_PLL_LOCK_S tmp_value;
  1310. U32 value = (*(volatile U32 *)REG_PLL_LOCK);
  1311. tmp_value.all = value;
  1312. #if GH_PLL_ENABLE_DEBUG_PRINT
  1313. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_LOCK_SENSOR] --> 0x%08x\n",
  1314. REG_PLL_LOCK,value);
  1315. #endif
  1316. return tmp_value.bitc.sensor;
  1317. }
  1318. GH_INLINE U8 GH_PLL_get_LOCK_IDSP(void)
  1319. {
  1320. GH_PLL_LOCK_S tmp_value;
  1321. U32 value = (*(volatile U32 *)REG_PLL_LOCK);
  1322. tmp_value.all = value;
  1323. #if GH_PLL_ENABLE_DEBUG_PRINT
  1324. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_LOCK_IDSP] --> 0x%08x\n",
  1325. REG_PLL_LOCK,value);
  1326. #endif
  1327. return tmp_value.bitc.idsp;
  1328. }
  1329. GH_INLINE U8 GH_PLL_get_LOCK_DDR(void)
  1330. {
  1331. GH_PLL_LOCK_S tmp_value;
  1332. U32 value = (*(volatile U32 *)REG_PLL_LOCK);
  1333. tmp_value.all = value;
  1334. #if GH_PLL_ENABLE_DEBUG_PRINT
  1335. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_LOCK_DDR] --> 0x%08x\n",
  1336. REG_PLL_LOCK,value);
  1337. #endif
  1338. return tmp_value.bitc.ddr;
  1339. }
  1340. GH_INLINE U8 GH_PLL_get_LOCK_CORE(void)
  1341. {
  1342. GH_PLL_LOCK_S tmp_value;
  1343. U32 value = (*(volatile U32 *)REG_PLL_LOCK);
  1344. tmp_value.all = value;
  1345. #if GH_PLL_ENABLE_DEBUG_PRINT
  1346. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_LOCK_CORE] --> 0x%08x\n",
  1347. REG_PLL_LOCK,value);
  1348. #endif
  1349. return tmp_value.bitc.core;
  1350. }
  1351. GH_INLINE U8 GH_PLL_get_LOCK_AUDIO(void)
  1352. {
  1353. GH_PLL_LOCK_S tmp_value;
  1354. U32 value = (*(volatile U32 *)REG_PLL_LOCK);
  1355. tmp_value.all = value;
  1356. #if GH_PLL_ENABLE_DEBUG_PRINT
  1357. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_LOCK_AUDIO] --> 0x%08x\n",
  1358. REG_PLL_LOCK,value);
  1359. #endif
  1360. return tmp_value.bitc.audio;
  1361. }
  1362. GH_INLINE U8 GH_PLL_get_LOCK_HDMI(void)
  1363. {
  1364. GH_PLL_LOCK_S tmp_value;
  1365. U32 value = (*(volatile U32 *)REG_PLL_LOCK);
  1366. tmp_value.all = value;
  1367. #if GH_PLL_ENABLE_DEBUG_PRINT
  1368. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_LOCK_HDMI] --> 0x%08x\n",
  1369. REG_PLL_LOCK,value);
  1370. #endif
  1371. return tmp_value.bitc.hdmi;
  1372. }
  1373. GH_INLINE U8 GH_PLL_get_LOCK_VIN(void)
  1374. {
  1375. GH_PLL_LOCK_S tmp_value;
  1376. U32 value = (*(volatile U32 *)REG_PLL_LOCK);
  1377. tmp_value.all = value;
  1378. #if GH_PLL_ENABLE_DEBUG_PRINT
  1379. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_LOCK_VIN] --> 0x%08x\n",
  1380. REG_PLL_LOCK,value);
  1381. #endif
  1382. return tmp_value.bitc.vin;
  1383. }
  1384. #endif /* GH_INLINE_LEVEL == 0 */
  1385. /*----------------------------------------------------------------------------*/
  1386. /* register PLL_SCALER_SENSOR_POST (read/write) */
  1387. /*----------------------------------------------------------------------------*/
  1388. #if GH_INLINE_LEVEL == 0
  1389. /*! \brief Writes the register 'PLL_SCALER_SENSOR_POST'. */
  1390. void GH_PLL_set_SCALER_SENSOR_POST(U32 data);
  1391. /*! \brief Reads the register 'PLL_SCALER_SENSOR_POST'. */
  1392. U32 GH_PLL_get_SCALER_SENSOR_POST(void);
  1393. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_SENSOR_POST'. */
  1394. void GH_PLL_set_SCALER_SENSOR_POST_Div(U16 data);
  1395. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_SENSOR_POST'. */
  1396. U16 GH_PLL_get_SCALER_SENSOR_POST_Div(void);
  1397. #else /* GH_INLINE_LEVEL == 0 */
  1398. GH_INLINE void GH_PLL_set_SCALER_SENSOR_POST(U32 data)
  1399. {
  1400. *(volatile U32 *)REG_PLL_SCALER_SENSOR_POST = data;
  1401. #if GH_PLL_ENABLE_DEBUG_PRINT
  1402. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_SENSOR_POST] <-- 0x%08x\n",
  1403. REG_PLL_SCALER_SENSOR_POST,data,data);
  1404. #endif
  1405. }
  1406. GH_INLINE U32 GH_PLL_get_SCALER_SENSOR_POST(void)
  1407. {
  1408. U32 value = (*(volatile U32 *)REG_PLL_SCALER_SENSOR_POST);
  1409. #if GH_PLL_ENABLE_DEBUG_PRINT
  1410. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_SENSOR_POST] --> 0x%08x\n",
  1411. REG_PLL_SCALER_SENSOR_POST,value);
  1412. #endif
  1413. return value;
  1414. }
  1415. GH_INLINE void GH_PLL_set_SCALER_SENSOR_POST_Div(U16 data)
  1416. {
  1417. GH_PLL_SCALER_SENSOR_POST_S d;
  1418. d.all = *(volatile U32 *)REG_PLL_SCALER_SENSOR_POST;
  1419. d.bitc.div = data;
  1420. *(volatile U32 *)REG_PLL_SCALER_SENSOR_POST = d.all;
  1421. #if GH_PLL_ENABLE_DEBUG_PRINT
  1422. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_SENSOR_POST_Div] <-- 0x%08x\n",
  1423. REG_PLL_SCALER_SENSOR_POST,d.all,d.all);
  1424. #endif
  1425. }
  1426. GH_INLINE U16 GH_PLL_get_SCALER_SENSOR_POST_Div(void)
  1427. {
  1428. GH_PLL_SCALER_SENSOR_POST_S tmp_value;
  1429. U32 value = (*(volatile U32 *)REG_PLL_SCALER_SENSOR_POST);
  1430. tmp_value.all = value;
  1431. #if GH_PLL_ENABLE_DEBUG_PRINT
  1432. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_SENSOR_POST_Div] --> 0x%08x\n",
  1433. REG_PLL_SCALER_SENSOR_POST,value);
  1434. #endif
  1435. return tmp_value.bitc.div;
  1436. }
  1437. #endif /* GH_INLINE_LEVEL == 0 */
  1438. /*----------------------------------------------------------------------------*/
  1439. /* register PLL_USB_GRST (read/write) */
  1440. /*----------------------------------------------------------------------------*/
  1441. #if GH_INLINE_LEVEL == 0
  1442. /*! \brief Writes the register 'PLL_USB_GRST'. */
  1443. void GH_PLL_set_USB_GRST(U32 data);
  1444. /*! \brief Reads the register 'PLL_USB_GRST'. */
  1445. U32 GH_PLL_get_USB_GRST(void);
  1446. /*! \brief Writes the bit group 'en' of register 'PLL_USB_GRST'. */
  1447. void GH_PLL_set_USB_GRST_en(U8 data);
  1448. /*! \brief Reads the bit group 'en' of register 'PLL_USB_GRST'. */
  1449. U8 GH_PLL_get_USB_GRST_en(void);
  1450. #else /* GH_INLINE_LEVEL == 0 */
  1451. GH_INLINE void GH_PLL_set_USB_GRST(U32 data)
  1452. {
  1453. *(volatile U32 *)REG_PLL_USB_GRST = data;
  1454. #if GH_PLL_ENABLE_DEBUG_PRINT
  1455. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_USB_GRST] <-- 0x%08x\n",
  1456. REG_PLL_USB_GRST,data,data);
  1457. #endif
  1458. }
  1459. GH_INLINE U32 GH_PLL_get_USB_GRST(void)
  1460. {
  1461. U32 value = (*(volatile U32 *)REG_PLL_USB_GRST);
  1462. #if GH_PLL_ENABLE_DEBUG_PRINT
  1463. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_USB_GRST] --> 0x%08x\n",
  1464. REG_PLL_USB_GRST,value);
  1465. #endif
  1466. return value;
  1467. }
  1468. GH_INLINE void GH_PLL_set_USB_GRST_en(U8 data)
  1469. {
  1470. GH_PLL_USB_GRST_S d;
  1471. d.all = *(volatile U32 *)REG_PLL_USB_GRST;
  1472. d.bitc.en = data;
  1473. *(volatile U32 *)REG_PLL_USB_GRST = d.all;
  1474. #if GH_PLL_ENABLE_DEBUG_PRINT
  1475. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_USB_GRST_en] <-- 0x%08x\n",
  1476. REG_PLL_USB_GRST,d.all,d.all);
  1477. #endif
  1478. }
  1479. GH_INLINE U8 GH_PLL_get_USB_GRST_en(void)
  1480. {
  1481. GH_PLL_USB_GRST_S tmp_value;
  1482. U32 value = (*(volatile U32 *)REG_PLL_USB_GRST);
  1483. tmp_value.all = value;
  1484. #if GH_PLL_ENABLE_DEBUG_PRINT
  1485. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_USB_GRST_en] --> 0x%08x\n",
  1486. REG_PLL_USB_GRST,value);
  1487. #endif
  1488. return tmp_value.bitc.en;
  1489. }
  1490. #endif /* GH_INLINE_LEVEL == 0 */
  1491. /*----------------------------------------------------------------------------*/
  1492. /* register PLL_SYS_CONFIG (read/write) */
  1493. /*----------------------------------------------------------------------------*/
  1494. #if GH_INLINE_LEVEL == 0
  1495. /*! \brief Writes the register 'PLL_SYS_CONFIG'. */
  1496. void GH_PLL_set_SYS_CONFIG(U32 data);
  1497. /*! \brief Reads the register 'PLL_SYS_CONFIG'. */
  1498. U32 GH_PLL_get_SYS_CONFIG(void);
  1499. /*! \brief Writes the bit group 'BootMedia' of register 'PLL_SYS_CONFIG'. */
  1500. void GH_PLL_set_SYS_CONFIG_BootMedia(U8 data);
  1501. /*! \brief Reads the bit group 'BootMedia' of register 'PLL_SYS_CONFIG'. */
  1502. U8 GH_PLL_get_SYS_CONFIG_BootMedia(void);
  1503. /*! \brief Writes the bit group 'clock' of register 'PLL_SYS_CONFIG'. */
  1504. void GH_PLL_set_SYS_CONFIG_clock(U8 data);
  1505. /*! \brief Reads the bit group 'clock' of register 'PLL_SYS_CONFIG'. */
  1506. U8 GH_PLL_get_SYS_CONFIG_clock(void);
  1507. /*! \brief Writes the bit group 'grst' of register 'PLL_SYS_CONFIG'. */
  1508. void GH_PLL_set_SYS_CONFIG_grst(U8 data);
  1509. /*! \brief Reads the bit group 'grst' of register 'PLL_SYS_CONFIG'. */
  1510. U8 GH_PLL_get_SYS_CONFIG_grst(void);
  1511. /*! \brief Writes the bit group 'page_size' of register 'PLL_SYS_CONFIG'. */
  1512. void GH_PLL_set_SYS_CONFIG_page_size(U8 data);
  1513. /*! \brief Reads the bit group 'page_size' of register 'PLL_SYS_CONFIG'. */
  1514. U8 GH_PLL_get_SYS_CONFIG_page_size(void);
  1515. /*! \brief Writes the bit group 'read' of register 'PLL_SYS_CONFIG'. */
  1516. void GH_PLL_set_SYS_CONFIG_read(U8 data);
  1517. /*! \brief Reads the bit group 'read' of register 'PLL_SYS_CONFIG'. */
  1518. U8 GH_PLL_get_SYS_CONFIG_read(void);
  1519. /*! \brief Writes the bit group 'enet' of register 'PLL_SYS_CONFIG'. */
  1520. void GH_PLL_set_SYS_CONFIG_enet(U8 data);
  1521. /*! \brief Reads the bit group 'enet' of register 'PLL_SYS_CONFIG'. */
  1522. U8 GH_PLL_get_SYS_CONFIG_enet(void);
  1523. /*! \brief Writes the bit group 'Boot_Bypass' of register 'PLL_SYS_CONFIG'. */
  1524. void GH_PLL_set_SYS_CONFIG_Boot_Bypass(U8 data);
  1525. /*! \brief Reads the bit group 'Boot_Bypass' of register 'PLL_SYS_CONFIG'. */
  1526. U8 GH_PLL_get_SYS_CONFIG_Boot_Bypass(void);
  1527. /*! \brief Writes the bit group 'fastboot' of register 'PLL_SYS_CONFIG'. */
  1528. void GH_PLL_set_SYS_CONFIG_fastboot(U8 data);
  1529. /*! \brief Reads the bit group 'fastboot' of register 'PLL_SYS_CONFIG'. */
  1530. U8 GH_PLL_get_SYS_CONFIG_fastboot(void);
  1531. /*! \brief Writes the bit group 'IO_Flash_boot' of register 'PLL_SYS_CONFIG'. */
  1532. void GH_PLL_set_SYS_CONFIG_IO_Flash_boot(U8 data);
  1533. /*! \brief Reads the bit group 'IO_Flash_boot' of register 'PLL_SYS_CONFIG'. */
  1534. U8 GH_PLL_get_SYS_CONFIG_IO_Flash_boot(void);
  1535. /*! \brief Writes the bit group 'SD_BOOT' of register 'PLL_SYS_CONFIG'. */
  1536. void GH_PLL_set_SYS_CONFIG_SD_BOOT(U8 data);
  1537. /*! \brief Reads the bit group 'SD_BOOT' of register 'PLL_SYS_CONFIG'. */
  1538. U8 GH_PLL_get_SYS_CONFIG_SD_BOOT(void);
  1539. /*! \brief Writes the bit group 'EMA_SEL' of register 'PLL_SYS_CONFIG'. */
  1540. void GH_PLL_set_SYS_CONFIG_EMA_SEL(U8 data);
  1541. /*! \brief Reads the bit group 'EMA_SEL' of register 'PLL_SYS_CONFIG'. */
  1542. U8 GH_PLL_get_SYS_CONFIG_EMA_SEL(void);
  1543. /*! \brief Writes the bit group 'lock_mode' of register 'PLL_SYS_CONFIG'. */
  1544. void GH_PLL_set_SYS_CONFIG_lock_mode(U8 data);
  1545. /*! \brief Reads the bit group 'lock_mode' of register 'PLL_SYS_CONFIG'. */
  1546. U8 GH_PLL_get_SYS_CONFIG_lock_mode(void);
  1547. /*! \brief Writes the bit group 'grst_l' of register 'PLL_SYS_CONFIG'. */
  1548. void GH_PLL_set_SYS_CONFIG_grst_l(U8 data);
  1549. /*! \brief Reads the bit group 'grst_l' of register 'PLL_SYS_CONFIG'. */
  1550. U8 GH_PLL_get_SYS_CONFIG_grst_l(void);
  1551. /*! \brief Writes the bit group 'RMII_SEL' of register 'PLL_SYS_CONFIG'. */
  1552. void GH_PLL_set_SYS_CONFIG_RMII_SEL(U8 data);
  1553. /*! \brief Reads the bit group 'RMII_SEL' of register 'PLL_SYS_CONFIG'. */
  1554. U8 GH_PLL_get_SYS_CONFIG_RMII_SEL(void);
  1555. /*! \brief Writes the bit group 'spi_boot' of register 'PLL_SYS_CONFIG'. */
  1556. void GH_PLL_set_SYS_CONFIG_spi_boot(U8 data);
  1557. /*! \brief Reads the bit group 'spi_boot' of register 'PLL_SYS_CONFIG'. */
  1558. U8 GH_PLL_get_SYS_CONFIG_spi_boot(void);
  1559. /*! \brief Writes the bit group 'hif_en' of register 'PLL_SYS_CONFIG'. */
  1560. void GH_PLL_set_SYS_CONFIG_hif_en(U8 data);
  1561. /*! \brief Reads the bit group 'hif_en' of register 'PLL_SYS_CONFIG'. */
  1562. U8 GH_PLL_get_SYS_CONFIG_hif_en(void);
  1563. /*! \brief Writes the bit group 'FREE' of register 'PLL_SYS_CONFIG'. */
  1564. void GH_PLL_set_SYS_CONFIG_FREE(U8 data);
  1565. /*! \brief Reads the bit group 'FREE' of register 'PLL_SYS_CONFIG'. */
  1566. U8 GH_PLL_get_SYS_CONFIG_FREE(void);
  1567. /*! \brief Writes the bit group 'hif_type' of register 'PLL_SYS_CONFIG'. */
  1568. void GH_PLL_set_SYS_CONFIG_hif_type(U8 data);
  1569. /*! \brief Reads the bit group 'hif_type' of register 'PLL_SYS_CONFIG'. */
  1570. U8 GH_PLL_get_SYS_CONFIG_hif_type(void);
  1571. /*! \brief Writes the bit group 'rdy_pl' of register 'PLL_SYS_CONFIG'. */
  1572. void GH_PLL_set_SYS_CONFIG_rdy_pl(U8 data);
  1573. /*! \brief Reads the bit group 'rdy_pl' of register 'PLL_SYS_CONFIG'. */
  1574. U8 GH_PLL_get_SYS_CONFIG_rdy_pl(void);
  1575. /*! \brief Writes the bit group 'rct_ahb_hif_secure_mode' of register 'PLL_SYS_CONFIG'. */
  1576. void GH_PLL_set_SYS_CONFIG_rct_ahb_hif_secure_mode(U8 data);
  1577. /*! \brief Reads the bit group 'rct_ahb_hif_secure_mode' of register 'PLL_SYS_CONFIG'. */
  1578. U8 GH_PLL_get_SYS_CONFIG_rct_ahb_hif_secure_mode(void);
  1579. /*! \brief Writes the bit group 'usbp' of register 'PLL_SYS_CONFIG'. */
  1580. void GH_PLL_set_SYS_CONFIG_usbp(U8 data);
  1581. /*! \brief Reads the bit group 'usbp' of register 'PLL_SYS_CONFIG'. */
  1582. U8 GH_PLL_get_SYS_CONFIG_usbp(void);
  1583. /*! \brief Writes the bit group 'ref_clk_is_24Mhz' of register 'PLL_SYS_CONFIG'. */
  1584. void GH_PLL_set_SYS_CONFIG_ref_clk_is_24Mhz(U8 data);
  1585. /*! \brief Reads the bit group 'ref_clk_is_24Mhz' of register 'PLL_SYS_CONFIG'. */
  1586. U8 GH_PLL_get_SYS_CONFIG_ref_clk_is_24Mhz(void);
  1587. /*! \brief Writes the bit group 'rct_bira_efuse_disable' of register 'PLL_SYS_CONFIG'. */
  1588. void GH_PLL_set_SYS_CONFIG_rct_bira_efuse_disable(U8 data);
  1589. /*! \brief Reads the bit group 'rct_bira_efuse_disable' of register 'PLL_SYS_CONFIG'. */
  1590. U8 GH_PLL_get_SYS_CONFIG_rct_bira_efuse_disable(void);
  1591. /*! \brief Writes the bit group 'hardcoded' of register 'PLL_SYS_CONFIG'. */
  1592. void GH_PLL_set_SYS_CONFIG_hardcoded(U8 data);
  1593. /*! \brief Reads the bit group 'hardcoded' of register 'PLL_SYS_CONFIG'. */
  1594. U8 GH_PLL_get_SYS_CONFIG_hardcoded(void);
  1595. /*! \brief Writes the bit group 'source' of register 'PLL_SYS_CONFIG'. */
  1596. void GH_PLL_set_SYS_CONFIG_source(U8 data);
  1597. /*! \brief Reads the bit group 'source' of register 'PLL_SYS_CONFIG'. */
  1598. U8 GH_PLL_get_SYS_CONFIG_source(void);
  1599. #else /* GH_INLINE_LEVEL == 0 */
  1600. GH_INLINE void GH_PLL_set_SYS_CONFIG(U32 data)
  1601. {
  1602. *(volatile U32 *)REG_PLL_SYS_CONFIG = data;
  1603. #if GH_PLL_ENABLE_DEBUG_PRINT
  1604. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG] <-- 0x%08x\n",
  1605. REG_PLL_SYS_CONFIG,data,data);
  1606. #endif
  1607. }
  1608. GH_INLINE U32 GH_PLL_get_SYS_CONFIG(void)
  1609. {
  1610. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1611. #if GH_PLL_ENABLE_DEBUG_PRINT
  1612. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG] --> 0x%08x\n",
  1613. REG_PLL_SYS_CONFIG,value);
  1614. #endif
  1615. return value;
  1616. }
  1617. GH_INLINE void GH_PLL_set_SYS_CONFIG_BootMedia(U8 data)
  1618. {
  1619. GH_PLL_SYS_CONFIG_S d;
  1620. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1621. d.bitc.bootmedia = data;
  1622. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1623. #if GH_PLL_ENABLE_DEBUG_PRINT
  1624. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_BootMedia] <-- 0x%08x\n",
  1625. REG_PLL_SYS_CONFIG,d.all,d.all);
  1626. #endif
  1627. }
  1628. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_BootMedia(void)
  1629. {
  1630. GH_PLL_SYS_CONFIG_S tmp_value;
  1631. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1632. tmp_value.all = value;
  1633. #if GH_PLL_ENABLE_DEBUG_PRINT
  1634. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_BootMedia] --> 0x%08x\n",
  1635. REG_PLL_SYS_CONFIG,value);
  1636. #endif
  1637. return tmp_value.bitc.bootmedia;
  1638. }
  1639. GH_INLINE void GH_PLL_set_SYS_CONFIG_clock(U8 data)
  1640. {
  1641. GH_PLL_SYS_CONFIG_S d;
  1642. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1643. d.bitc.clock = data;
  1644. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1645. #if GH_PLL_ENABLE_DEBUG_PRINT
  1646. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_clock] <-- 0x%08x\n",
  1647. REG_PLL_SYS_CONFIG,d.all,d.all);
  1648. #endif
  1649. }
  1650. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_clock(void)
  1651. {
  1652. GH_PLL_SYS_CONFIG_S tmp_value;
  1653. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1654. tmp_value.all = value;
  1655. #if GH_PLL_ENABLE_DEBUG_PRINT
  1656. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_clock] --> 0x%08x\n",
  1657. REG_PLL_SYS_CONFIG,value);
  1658. #endif
  1659. return tmp_value.bitc.clock;
  1660. }
  1661. GH_INLINE void GH_PLL_set_SYS_CONFIG_grst(U8 data)
  1662. {
  1663. GH_PLL_SYS_CONFIG_S d;
  1664. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1665. d.bitc.grst = data;
  1666. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1667. #if GH_PLL_ENABLE_DEBUG_PRINT
  1668. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_grst] <-- 0x%08x\n",
  1669. REG_PLL_SYS_CONFIG,d.all,d.all);
  1670. #endif
  1671. }
  1672. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_grst(void)
  1673. {
  1674. GH_PLL_SYS_CONFIG_S tmp_value;
  1675. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1676. tmp_value.all = value;
  1677. #if GH_PLL_ENABLE_DEBUG_PRINT
  1678. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_grst] --> 0x%08x\n",
  1679. REG_PLL_SYS_CONFIG,value);
  1680. #endif
  1681. return tmp_value.bitc.grst;
  1682. }
  1683. GH_INLINE void GH_PLL_set_SYS_CONFIG_page_size(U8 data)
  1684. {
  1685. GH_PLL_SYS_CONFIG_S d;
  1686. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1687. d.bitc.page_size = data;
  1688. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1689. #if GH_PLL_ENABLE_DEBUG_PRINT
  1690. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_page_size] <-- 0x%08x\n",
  1691. REG_PLL_SYS_CONFIG,d.all,d.all);
  1692. #endif
  1693. }
  1694. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_page_size(void)
  1695. {
  1696. GH_PLL_SYS_CONFIG_S tmp_value;
  1697. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1698. tmp_value.all = value;
  1699. #if GH_PLL_ENABLE_DEBUG_PRINT
  1700. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_page_size] --> 0x%08x\n",
  1701. REG_PLL_SYS_CONFIG,value);
  1702. #endif
  1703. return tmp_value.bitc.page_size;
  1704. }
  1705. GH_INLINE void GH_PLL_set_SYS_CONFIG_read(U8 data)
  1706. {
  1707. GH_PLL_SYS_CONFIG_S d;
  1708. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1709. d.bitc.read = data;
  1710. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1711. #if GH_PLL_ENABLE_DEBUG_PRINT
  1712. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_read] <-- 0x%08x\n",
  1713. REG_PLL_SYS_CONFIG,d.all,d.all);
  1714. #endif
  1715. }
  1716. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_read(void)
  1717. {
  1718. GH_PLL_SYS_CONFIG_S tmp_value;
  1719. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1720. tmp_value.all = value;
  1721. #if GH_PLL_ENABLE_DEBUG_PRINT
  1722. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_read] --> 0x%08x\n",
  1723. REG_PLL_SYS_CONFIG,value);
  1724. #endif
  1725. return tmp_value.bitc.read;
  1726. }
  1727. GH_INLINE void GH_PLL_set_SYS_CONFIG_enet(U8 data)
  1728. {
  1729. GH_PLL_SYS_CONFIG_S d;
  1730. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1731. d.bitc.enet = data;
  1732. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1733. #if GH_PLL_ENABLE_DEBUG_PRINT
  1734. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_enet] <-- 0x%08x\n",
  1735. REG_PLL_SYS_CONFIG,d.all,d.all);
  1736. #endif
  1737. }
  1738. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_enet(void)
  1739. {
  1740. GH_PLL_SYS_CONFIG_S tmp_value;
  1741. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1742. tmp_value.all = value;
  1743. #if GH_PLL_ENABLE_DEBUG_PRINT
  1744. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_enet] --> 0x%08x\n",
  1745. REG_PLL_SYS_CONFIG,value);
  1746. #endif
  1747. return tmp_value.bitc.enet;
  1748. }
  1749. GH_INLINE void GH_PLL_set_SYS_CONFIG_Boot_Bypass(U8 data)
  1750. {
  1751. GH_PLL_SYS_CONFIG_S d;
  1752. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1753. d.bitc.boot_bypass = data;
  1754. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1755. #if GH_PLL_ENABLE_DEBUG_PRINT
  1756. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_Boot_Bypass] <-- 0x%08x\n",
  1757. REG_PLL_SYS_CONFIG,d.all,d.all);
  1758. #endif
  1759. }
  1760. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_Boot_Bypass(void)
  1761. {
  1762. GH_PLL_SYS_CONFIG_S tmp_value;
  1763. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1764. tmp_value.all = value;
  1765. #if GH_PLL_ENABLE_DEBUG_PRINT
  1766. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_Boot_Bypass] --> 0x%08x\n",
  1767. REG_PLL_SYS_CONFIG,value);
  1768. #endif
  1769. return tmp_value.bitc.boot_bypass;
  1770. }
  1771. GH_INLINE void GH_PLL_set_SYS_CONFIG_fastboot(U8 data)
  1772. {
  1773. GH_PLL_SYS_CONFIG_S d;
  1774. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1775. d.bitc.fastboot = data;
  1776. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1777. #if GH_PLL_ENABLE_DEBUG_PRINT
  1778. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_fastboot] <-- 0x%08x\n",
  1779. REG_PLL_SYS_CONFIG,d.all,d.all);
  1780. #endif
  1781. }
  1782. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_fastboot(void)
  1783. {
  1784. GH_PLL_SYS_CONFIG_S tmp_value;
  1785. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1786. tmp_value.all = value;
  1787. #if GH_PLL_ENABLE_DEBUG_PRINT
  1788. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_fastboot] --> 0x%08x\n",
  1789. REG_PLL_SYS_CONFIG,value);
  1790. #endif
  1791. return tmp_value.bitc.fastboot;
  1792. }
  1793. GH_INLINE void GH_PLL_set_SYS_CONFIG_IO_Flash_boot(U8 data)
  1794. {
  1795. GH_PLL_SYS_CONFIG_S d;
  1796. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1797. d.bitc.io_flash_boot = data;
  1798. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1799. #if GH_PLL_ENABLE_DEBUG_PRINT
  1800. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_IO_Flash_boot] <-- 0x%08x\n",
  1801. REG_PLL_SYS_CONFIG,d.all,d.all);
  1802. #endif
  1803. }
  1804. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_IO_Flash_boot(void)
  1805. {
  1806. GH_PLL_SYS_CONFIG_S tmp_value;
  1807. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1808. tmp_value.all = value;
  1809. #if GH_PLL_ENABLE_DEBUG_PRINT
  1810. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_IO_Flash_boot] --> 0x%08x\n",
  1811. REG_PLL_SYS_CONFIG,value);
  1812. #endif
  1813. return tmp_value.bitc.io_flash_boot;
  1814. }
  1815. GH_INLINE void GH_PLL_set_SYS_CONFIG_SD_BOOT(U8 data)
  1816. {
  1817. GH_PLL_SYS_CONFIG_S d;
  1818. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1819. d.bitc.sd_boot = data;
  1820. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1821. #if GH_PLL_ENABLE_DEBUG_PRINT
  1822. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_SD_BOOT] <-- 0x%08x\n",
  1823. REG_PLL_SYS_CONFIG,d.all,d.all);
  1824. #endif
  1825. }
  1826. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_SD_BOOT(void)
  1827. {
  1828. GH_PLL_SYS_CONFIG_S tmp_value;
  1829. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1830. tmp_value.all = value;
  1831. #if GH_PLL_ENABLE_DEBUG_PRINT
  1832. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_SD_BOOT] --> 0x%08x\n",
  1833. REG_PLL_SYS_CONFIG,value);
  1834. #endif
  1835. return tmp_value.bitc.sd_boot;
  1836. }
  1837. GH_INLINE void GH_PLL_set_SYS_CONFIG_EMA_SEL(U8 data)
  1838. {
  1839. GH_PLL_SYS_CONFIG_S d;
  1840. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1841. d.bitc.ema_sel = data;
  1842. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1843. #if GH_PLL_ENABLE_DEBUG_PRINT
  1844. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_EMA_SEL] <-- 0x%08x\n",
  1845. REG_PLL_SYS_CONFIG,d.all,d.all);
  1846. #endif
  1847. }
  1848. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_EMA_SEL(void)
  1849. {
  1850. GH_PLL_SYS_CONFIG_S tmp_value;
  1851. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1852. tmp_value.all = value;
  1853. #if GH_PLL_ENABLE_DEBUG_PRINT
  1854. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_EMA_SEL] --> 0x%08x\n",
  1855. REG_PLL_SYS_CONFIG,value);
  1856. #endif
  1857. return tmp_value.bitc.ema_sel;
  1858. }
  1859. GH_INLINE void GH_PLL_set_SYS_CONFIG_lock_mode(U8 data)
  1860. {
  1861. GH_PLL_SYS_CONFIG_S d;
  1862. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1863. d.bitc.lock_mode = data;
  1864. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1865. #if GH_PLL_ENABLE_DEBUG_PRINT
  1866. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_lock_mode] <-- 0x%08x\n",
  1867. REG_PLL_SYS_CONFIG,d.all,d.all);
  1868. #endif
  1869. }
  1870. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_lock_mode(void)
  1871. {
  1872. GH_PLL_SYS_CONFIG_S tmp_value;
  1873. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1874. tmp_value.all = value;
  1875. #if GH_PLL_ENABLE_DEBUG_PRINT
  1876. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_lock_mode] --> 0x%08x\n",
  1877. REG_PLL_SYS_CONFIG,value);
  1878. #endif
  1879. return tmp_value.bitc.lock_mode;
  1880. }
  1881. GH_INLINE void GH_PLL_set_SYS_CONFIG_grst_l(U8 data)
  1882. {
  1883. GH_PLL_SYS_CONFIG_S d;
  1884. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1885. d.bitc.grst_l = data;
  1886. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1887. #if GH_PLL_ENABLE_DEBUG_PRINT
  1888. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_grst_l] <-- 0x%08x\n",
  1889. REG_PLL_SYS_CONFIG,d.all,d.all);
  1890. #endif
  1891. }
  1892. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_grst_l(void)
  1893. {
  1894. GH_PLL_SYS_CONFIG_S tmp_value;
  1895. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1896. tmp_value.all = value;
  1897. #if GH_PLL_ENABLE_DEBUG_PRINT
  1898. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_grst_l] --> 0x%08x\n",
  1899. REG_PLL_SYS_CONFIG,value);
  1900. #endif
  1901. return tmp_value.bitc.grst_l;
  1902. }
  1903. GH_INLINE void GH_PLL_set_SYS_CONFIG_RMII_SEL(U8 data)
  1904. {
  1905. GH_PLL_SYS_CONFIG_S d;
  1906. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1907. d.bitc.rmii_sel = data;
  1908. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1909. #if GH_PLL_ENABLE_DEBUG_PRINT
  1910. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_RMII_SEL] <-- 0x%08x\n",
  1911. REG_PLL_SYS_CONFIG,d.all,d.all);
  1912. #endif
  1913. }
  1914. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_RMII_SEL(void)
  1915. {
  1916. GH_PLL_SYS_CONFIG_S tmp_value;
  1917. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1918. tmp_value.all = value;
  1919. #if GH_PLL_ENABLE_DEBUG_PRINT
  1920. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_RMII_SEL] --> 0x%08x\n",
  1921. REG_PLL_SYS_CONFIG,value);
  1922. #endif
  1923. return tmp_value.bitc.rmii_sel;
  1924. }
  1925. GH_INLINE void GH_PLL_set_SYS_CONFIG_spi_boot(U8 data)
  1926. {
  1927. GH_PLL_SYS_CONFIG_S d;
  1928. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1929. d.bitc.spi_boot = data;
  1930. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1931. #if GH_PLL_ENABLE_DEBUG_PRINT
  1932. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_spi_boot] <-- 0x%08x\n",
  1933. REG_PLL_SYS_CONFIG,d.all,d.all);
  1934. #endif
  1935. }
  1936. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_spi_boot(void)
  1937. {
  1938. GH_PLL_SYS_CONFIG_S tmp_value;
  1939. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1940. tmp_value.all = value;
  1941. #if GH_PLL_ENABLE_DEBUG_PRINT
  1942. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_spi_boot] --> 0x%08x\n",
  1943. REG_PLL_SYS_CONFIG,value);
  1944. #endif
  1945. return tmp_value.bitc.spi_boot;
  1946. }
  1947. GH_INLINE void GH_PLL_set_SYS_CONFIG_hif_en(U8 data)
  1948. {
  1949. GH_PLL_SYS_CONFIG_S d;
  1950. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1951. d.bitc.hif_en = data;
  1952. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1953. #if GH_PLL_ENABLE_DEBUG_PRINT
  1954. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_hif_en] <-- 0x%08x\n",
  1955. REG_PLL_SYS_CONFIG,d.all,d.all);
  1956. #endif
  1957. }
  1958. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_hif_en(void)
  1959. {
  1960. GH_PLL_SYS_CONFIG_S tmp_value;
  1961. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1962. tmp_value.all = value;
  1963. #if GH_PLL_ENABLE_DEBUG_PRINT
  1964. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_hif_en] --> 0x%08x\n",
  1965. REG_PLL_SYS_CONFIG,value);
  1966. #endif
  1967. return tmp_value.bitc.hif_en;
  1968. }
  1969. GH_INLINE void GH_PLL_set_SYS_CONFIG_FREE(U8 data)
  1970. {
  1971. GH_PLL_SYS_CONFIG_S d;
  1972. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1973. d.bitc.free = data;
  1974. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1975. #if GH_PLL_ENABLE_DEBUG_PRINT
  1976. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_FREE] <-- 0x%08x\n",
  1977. REG_PLL_SYS_CONFIG,d.all,d.all);
  1978. #endif
  1979. }
  1980. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_FREE(void)
  1981. {
  1982. GH_PLL_SYS_CONFIG_S tmp_value;
  1983. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  1984. tmp_value.all = value;
  1985. #if GH_PLL_ENABLE_DEBUG_PRINT
  1986. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_FREE] --> 0x%08x\n",
  1987. REG_PLL_SYS_CONFIG,value);
  1988. #endif
  1989. return tmp_value.bitc.free;
  1990. }
  1991. GH_INLINE void GH_PLL_set_SYS_CONFIG_hif_type(U8 data)
  1992. {
  1993. GH_PLL_SYS_CONFIG_S d;
  1994. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  1995. d.bitc.hif_type = data;
  1996. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  1997. #if GH_PLL_ENABLE_DEBUG_PRINT
  1998. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_hif_type] <-- 0x%08x\n",
  1999. REG_PLL_SYS_CONFIG,d.all,d.all);
  2000. #endif
  2001. }
  2002. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_hif_type(void)
  2003. {
  2004. GH_PLL_SYS_CONFIG_S tmp_value;
  2005. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  2006. tmp_value.all = value;
  2007. #if GH_PLL_ENABLE_DEBUG_PRINT
  2008. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_hif_type] --> 0x%08x\n",
  2009. REG_PLL_SYS_CONFIG,value);
  2010. #endif
  2011. return tmp_value.bitc.hif_type;
  2012. }
  2013. GH_INLINE void GH_PLL_set_SYS_CONFIG_rdy_pl(U8 data)
  2014. {
  2015. GH_PLL_SYS_CONFIG_S d;
  2016. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  2017. d.bitc.rdy_pl = data;
  2018. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  2019. #if GH_PLL_ENABLE_DEBUG_PRINT
  2020. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_rdy_pl] <-- 0x%08x\n",
  2021. REG_PLL_SYS_CONFIG,d.all,d.all);
  2022. #endif
  2023. }
  2024. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_rdy_pl(void)
  2025. {
  2026. GH_PLL_SYS_CONFIG_S tmp_value;
  2027. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  2028. tmp_value.all = value;
  2029. #if GH_PLL_ENABLE_DEBUG_PRINT
  2030. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_rdy_pl] --> 0x%08x\n",
  2031. REG_PLL_SYS_CONFIG,value);
  2032. #endif
  2033. return tmp_value.bitc.rdy_pl;
  2034. }
  2035. GH_INLINE void GH_PLL_set_SYS_CONFIG_rct_ahb_hif_secure_mode(U8 data)
  2036. {
  2037. GH_PLL_SYS_CONFIG_S d;
  2038. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  2039. d.bitc.rct_ahb_hif_secure_mode = data;
  2040. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  2041. #if GH_PLL_ENABLE_DEBUG_PRINT
  2042. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_rct_ahb_hif_secure_mode] <-- 0x%08x\n",
  2043. REG_PLL_SYS_CONFIG,d.all,d.all);
  2044. #endif
  2045. }
  2046. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_rct_ahb_hif_secure_mode(void)
  2047. {
  2048. GH_PLL_SYS_CONFIG_S tmp_value;
  2049. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  2050. tmp_value.all = value;
  2051. #if GH_PLL_ENABLE_DEBUG_PRINT
  2052. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_rct_ahb_hif_secure_mode] --> 0x%08x\n",
  2053. REG_PLL_SYS_CONFIG,value);
  2054. #endif
  2055. return tmp_value.bitc.rct_ahb_hif_secure_mode;
  2056. }
  2057. GH_INLINE void GH_PLL_set_SYS_CONFIG_usbp(U8 data)
  2058. {
  2059. GH_PLL_SYS_CONFIG_S d;
  2060. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  2061. d.bitc.usbp = data;
  2062. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  2063. #if GH_PLL_ENABLE_DEBUG_PRINT
  2064. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_usbp] <-- 0x%08x\n",
  2065. REG_PLL_SYS_CONFIG,d.all,d.all);
  2066. #endif
  2067. }
  2068. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_usbp(void)
  2069. {
  2070. GH_PLL_SYS_CONFIG_S tmp_value;
  2071. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  2072. tmp_value.all = value;
  2073. #if GH_PLL_ENABLE_DEBUG_PRINT
  2074. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_usbp] --> 0x%08x\n",
  2075. REG_PLL_SYS_CONFIG,value);
  2076. #endif
  2077. return tmp_value.bitc.usbp;
  2078. }
  2079. GH_INLINE void GH_PLL_set_SYS_CONFIG_ref_clk_is_24Mhz(U8 data)
  2080. {
  2081. GH_PLL_SYS_CONFIG_S d;
  2082. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  2083. d.bitc.ref_clk_is_24mhz = data;
  2084. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  2085. #if GH_PLL_ENABLE_DEBUG_PRINT
  2086. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_ref_clk_is_24Mhz] <-- 0x%08x\n",
  2087. REG_PLL_SYS_CONFIG,d.all,d.all);
  2088. #endif
  2089. }
  2090. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_ref_clk_is_24Mhz(void)
  2091. {
  2092. GH_PLL_SYS_CONFIG_S tmp_value;
  2093. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  2094. tmp_value.all = value;
  2095. #if GH_PLL_ENABLE_DEBUG_PRINT
  2096. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_ref_clk_is_24Mhz] --> 0x%08x\n",
  2097. REG_PLL_SYS_CONFIG,value);
  2098. #endif
  2099. return tmp_value.bitc.ref_clk_is_24mhz;
  2100. }
  2101. GH_INLINE void GH_PLL_set_SYS_CONFIG_rct_bira_efuse_disable(U8 data)
  2102. {
  2103. GH_PLL_SYS_CONFIG_S d;
  2104. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  2105. d.bitc.rct_bira_efuse_disable = data;
  2106. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  2107. #if GH_PLL_ENABLE_DEBUG_PRINT
  2108. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_rct_bira_efuse_disable] <-- 0x%08x\n",
  2109. REG_PLL_SYS_CONFIG,d.all,d.all);
  2110. #endif
  2111. }
  2112. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_rct_bira_efuse_disable(void)
  2113. {
  2114. GH_PLL_SYS_CONFIG_S tmp_value;
  2115. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  2116. tmp_value.all = value;
  2117. #if GH_PLL_ENABLE_DEBUG_PRINT
  2118. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_rct_bira_efuse_disable] --> 0x%08x\n",
  2119. REG_PLL_SYS_CONFIG,value);
  2120. #endif
  2121. return tmp_value.bitc.rct_bira_efuse_disable;
  2122. }
  2123. GH_INLINE void GH_PLL_set_SYS_CONFIG_hardcoded(U8 data)
  2124. {
  2125. GH_PLL_SYS_CONFIG_S d;
  2126. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  2127. d.bitc.hardcoded = data;
  2128. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  2129. #if GH_PLL_ENABLE_DEBUG_PRINT
  2130. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_hardcoded] <-- 0x%08x\n",
  2131. REG_PLL_SYS_CONFIG,d.all,d.all);
  2132. #endif
  2133. }
  2134. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_hardcoded(void)
  2135. {
  2136. GH_PLL_SYS_CONFIG_S tmp_value;
  2137. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  2138. tmp_value.all = value;
  2139. #if GH_PLL_ENABLE_DEBUG_PRINT
  2140. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_hardcoded] --> 0x%08x\n",
  2141. REG_PLL_SYS_CONFIG,value);
  2142. #endif
  2143. return tmp_value.bitc.hardcoded;
  2144. }
  2145. GH_INLINE void GH_PLL_set_SYS_CONFIG_source(U8 data)
  2146. {
  2147. GH_PLL_SYS_CONFIG_S d;
  2148. d.all = *(volatile U32 *)REG_PLL_SYS_CONFIG;
  2149. d.bitc.source = data;
  2150. *(volatile U32 *)REG_PLL_SYS_CONFIG = d.all;
  2151. #if GH_PLL_ENABLE_DEBUG_PRINT
  2152. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SYS_CONFIG_source] <-- 0x%08x\n",
  2153. REG_PLL_SYS_CONFIG,d.all,d.all);
  2154. #endif
  2155. }
  2156. GH_INLINE U8 GH_PLL_get_SYS_CONFIG_source(void)
  2157. {
  2158. GH_PLL_SYS_CONFIG_S tmp_value;
  2159. U32 value = (*(volatile U32 *)REG_PLL_SYS_CONFIG);
  2160. tmp_value.all = value;
  2161. #if GH_PLL_ENABLE_DEBUG_PRINT
  2162. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SYS_CONFIG_source] --> 0x%08x\n",
  2163. REG_PLL_SYS_CONFIG,value);
  2164. #endif
  2165. return tmp_value.bitc.source;
  2166. }
  2167. #endif /* GH_INLINE_LEVEL == 0 */
  2168. /*----------------------------------------------------------------------------*/
  2169. /* register PLL_SCALER_UART (read/write) */
  2170. /*----------------------------------------------------------------------------*/
  2171. #if GH_INLINE_LEVEL == 0
  2172. /*! \brief Writes the register 'PLL_SCALER_UART'. */
  2173. void GH_PLL_set_SCALER_UART(U32 data);
  2174. /*! \brief Reads the register 'PLL_SCALER_UART'. */
  2175. U32 GH_PLL_get_SCALER_UART(void);
  2176. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_UART'. */
  2177. void GH_PLL_set_SCALER_UART_Div(U32 data);
  2178. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_UART'. */
  2179. U32 GH_PLL_get_SCALER_UART_Div(void);
  2180. #else /* GH_INLINE_LEVEL == 0 */
  2181. GH_INLINE void GH_PLL_set_SCALER_UART(U32 data)
  2182. {
  2183. *(volatile U32 *)REG_PLL_SCALER_UART = data;
  2184. #if GH_PLL_ENABLE_DEBUG_PRINT
  2185. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_UART] <-- 0x%08x\n",
  2186. REG_PLL_SCALER_UART,data,data);
  2187. #endif
  2188. }
  2189. GH_INLINE U32 GH_PLL_get_SCALER_UART(void)
  2190. {
  2191. U32 value = (*(volatile U32 *)REG_PLL_SCALER_UART);
  2192. #if GH_PLL_ENABLE_DEBUG_PRINT
  2193. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_UART] --> 0x%08x\n",
  2194. REG_PLL_SCALER_UART,value);
  2195. #endif
  2196. return value;
  2197. }
  2198. GH_INLINE void GH_PLL_set_SCALER_UART_Div(U32 data)
  2199. {
  2200. GH_PLL_SCALER_UART_S d;
  2201. d.all = *(volatile U32 *)REG_PLL_SCALER_UART;
  2202. d.bitc.div = data;
  2203. *(volatile U32 *)REG_PLL_SCALER_UART = d.all;
  2204. #if GH_PLL_ENABLE_DEBUG_PRINT
  2205. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_UART_Div] <-- 0x%08x\n",
  2206. REG_PLL_SCALER_UART,d.all,d.all);
  2207. #endif
  2208. }
  2209. GH_INLINE U32 GH_PLL_get_SCALER_UART_Div(void)
  2210. {
  2211. GH_PLL_SCALER_UART_S tmp_value;
  2212. U32 value = (*(volatile U32 *)REG_PLL_SCALER_UART);
  2213. tmp_value.all = value;
  2214. #if GH_PLL_ENABLE_DEBUG_PRINT
  2215. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_UART_Div] --> 0x%08x\n",
  2216. REG_PLL_SCALER_UART,value);
  2217. #endif
  2218. return tmp_value.bitc.div;
  2219. }
  2220. #endif /* GH_INLINE_LEVEL == 0 */
  2221. /*----------------------------------------------------------------------------*/
  2222. /* register PLL_SCALER_SSI (read/write) */
  2223. /*----------------------------------------------------------------------------*/
  2224. #if GH_INLINE_LEVEL == 0
  2225. /*! \brief Writes the register 'PLL_SCALER_SSI'. */
  2226. void GH_PLL_set_SCALER_SSI(U32 data);
  2227. /*! \brief Reads the register 'PLL_SCALER_SSI'. */
  2228. U32 GH_PLL_get_SCALER_SSI(void);
  2229. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_SSI'. */
  2230. void GH_PLL_set_SCALER_SSI_Div(U32 data);
  2231. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_SSI'. */
  2232. U32 GH_PLL_get_SCALER_SSI_Div(void);
  2233. #else /* GH_INLINE_LEVEL == 0 */
  2234. GH_INLINE void GH_PLL_set_SCALER_SSI(U32 data)
  2235. {
  2236. *(volatile U32 *)REG_PLL_SCALER_SSI = data;
  2237. #if GH_PLL_ENABLE_DEBUG_PRINT
  2238. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_SSI] <-- 0x%08x\n",
  2239. REG_PLL_SCALER_SSI,data,data);
  2240. #endif
  2241. }
  2242. GH_INLINE U32 GH_PLL_get_SCALER_SSI(void)
  2243. {
  2244. U32 value = (*(volatile U32 *)REG_PLL_SCALER_SSI);
  2245. #if GH_PLL_ENABLE_DEBUG_PRINT
  2246. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_SSI] --> 0x%08x\n",
  2247. REG_PLL_SCALER_SSI,value);
  2248. #endif
  2249. return value;
  2250. }
  2251. GH_INLINE void GH_PLL_set_SCALER_SSI_Div(U32 data)
  2252. {
  2253. GH_PLL_SCALER_SSI_S d;
  2254. d.all = *(volatile U32 *)REG_PLL_SCALER_SSI;
  2255. d.bitc.div = data;
  2256. *(volatile U32 *)REG_PLL_SCALER_SSI = d.all;
  2257. #if GH_PLL_ENABLE_DEBUG_PRINT
  2258. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_SSI_Div] <-- 0x%08x\n",
  2259. REG_PLL_SCALER_SSI,d.all,d.all);
  2260. #endif
  2261. }
  2262. GH_INLINE U32 GH_PLL_get_SCALER_SSI_Div(void)
  2263. {
  2264. GH_PLL_SCALER_SSI_S tmp_value;
  2265. U32 value = (*(volatile U32 *)REG_PLL_SCALER_SSI);
  2266. tmp_value.all = value;
  2267. #if GH_PLL_ENABLE_DEBUG_PRINT
  2268. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_SSI_Div] --> 0x%08x\n",
  2269. REG_PLL_SCALER_SSI,value);
  2270. #endif
  2271. return tmp_value.bitc.div;
  2272. }
  2273. #endif /* GH_INLINE_LEVEL == 0 */
  2274. /*----------------------------------------------------------------------------*/
  2275. /* register PLL_SCALER_SENSOR_PRE (read/write) */
  2276. /*----------------------------------------------------------------------------*/
  2277. #if GH_INLINE_LEVEL == 0
  2278. /*! \brief Writes the register 'PLL_SCALER_SENSOR_PRE'. */
  2279. void GH_PLL_set_SCALER_SENSOR_PRE(U32 data);
  2280. /*! \brief Reads the register 'PLL_SCALER_SENSOR_PRE'. */
  2281. U32 GH_PLL_get_SCALER_SENSOR_PRE(void);
  2282. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_SENSOR_PRE'. */
  2283. void GH_PLL_set_SCALER_SENSOR_PRE_Div(U16 data);
  2284. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_SENSOR_PRE'. */
  2285. U16 GH_PLL_get_SCALER_SENSOR_PRE_Div(void);
  2286. #else /* GH_INLINE_LEVEL == 0 */
  2287. GH_INLINE void GH_PLL_set_SCALER_SENSOR_PRE(U32 data)
  2288. {
  2289. *(volatile U32 *)REG_PLL_SCALER_SENSOR_PRE = data;
  2290. #if GH_PLL_ENABLE_DEBUG_PRINT
  2291. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_SENSOR_PRE] <-- 0x%08x\n",
  2292. REG_PLL_SCALER_SENSOR_PRE,data,data);
  2293. #endif
  2294. }
  2295. GH_INLINE U32 GH_PLL_get_SCALER_SENSOR_PRE(void)
  2296. {
  2297. U32 value = (*(volatile U32 *)REG_PLL_SCALER_SENSOR_PRE);
  2298. #if GH_PLL_ENABLE_DEBUG_PRINT
  2299. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_SENSOR_PRE] --> 0x%08x\n",
  2300. REG_PLL_SCALER_SENSOR_PRE,value);
  2301. #endif
  2302. return value;
  2303. }
  2304. GH_INLINE void GH_PLL_set_SCALER_SENSOR_PRE_Div(U16 data)
  2305. {
  2306. GH_PLL_SCALER_SENSOR_PRE_S d;
  2307. d.all = *(volatile U32 *)REG_PLL_SCALER_SENSOR_PRE;
  2308. d.bitc.div = data;
  2309. *(volatile U32 *)REG_PLL_SCALER_SENSOR_PRE = d.all;
  2310. #if GH_PLL_ENABLE_DEBUG_PRINT
  2311. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_SENSOR_PRE_Div] <-- 0x%08x\n",
  2312. REG_PLL_SCALER_SENSOR_PRE,d.all,d.all);
  2313. #endif
  2314. }
  2315. GH_INLINE U16 GH_PLL_get_SCALER_SENSOR_PRE_Div(void)
  2316. {
  2317. GH_PLL_SCALER_SENSOR_PRE_S tmp_value;
  2318. U32 value = (*(volatile U32 *)REG_PLL_SCALER_SENSOR_PRE);
  2319. tmp_value.all = value;
  2320. #if GH_PLL_ENABLE_DEBUG_PRINT
  2321. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_SENSOR_PRE_Div] --> 0x%08x\n",
  2322. REG_PLL_SCALER_SENSOR_PRE,value);
  2323. #endif
  2324. return tmp_value.bitc.div;
  2325. }
  2326. #endif /* GH_INLINE_LEVEL == 0 */
  2327. /*----------------------------------------------------------------------------*/
  2328. /* register PLL_AUDIO_CTRL (read/write) */
  2329. /*----------------------------------------------------------------------------*/
  2330. #if GH_INLINE_LEVEL == 0
  2331. /*! \brief Writes the register 'PLL_AUDIO_CTRL'. */
  2332. void GH_PLL_set_AUDIO_CTRL(U32 data);
  2333. /*! \brief Reads the register 'PLL_AUDIO_CTRL'. */
  2334. U32 GH_PLL_get_AUDIO_CTRL(void);
  2335. /*! \brief Writes the bit group 'REFDIV' of register 'PLL_AUDIO_CTRL'. */
  2336. void GH_PLL_set_AUDIO_CTRL_REFDIV(U8 data);
  2337. /*! \brief Reads the bit group 'REFDIV' of register 'PLL_AUDIO_CTRL'. */
  2338. U8 GH_PLL_get_AUDIO_CTRL_REFDIV(void);
  2339. /*! \brief Writes the bit group 'FBDIV' of register 'PLL_AUDIO_CTRL'. */
  2340. void GH_PLL_set_AUDIO_CTRL_FBDIV(U16 data);
  2341. /*! \brief Reads the bit group 'FBDIV' of register 'PLL_AUDIO_CTRL'. */
  2342. U16 GH_PLL_get_AUDIO_CTRL_FBDIV(void);
  2343. /*! \brief Writes the bit group 'PSTDIV1' of register 'PLL_AUDIO_CTRL'. */
  2344. void GH_PLL_set_AUDIO_CTRL_PSTDIV1(U8 data);
  2345. /*! \brief Reads the bit group 'PSTDIV1' of register 'PLL_AUDIO_CTRL'. */
  2346. U8 GH_PLL_get_AUDIO_CTRL_PSTDIV1(void);
  2347. /*! \brief Writes the bit group 'PSTDIV2' of register 'PLL_AUDIO_CTRL'. */
  2348. void GH_PLL_set_AUDIO_CTRL_PSTDIV2(U8 data);
  2349. /*! \brief Reads the bit group 'PSTDIV2' of register 'PLL_AUDIO_CTRL'. */
  2350. U8 GH_PLL_get_AUDIO_CTRL_PSTDIV2(void);
  2351. #else /* GH_INLINE_LEVEL == 0 */
  2352. GH_INLINE void GH_PLL_set_AUDIO_CTRL(U32 data)
  2353. {
  2354. *(volatile U32 *)REG_PLL_AUDIO_CTRL = data;
  2355. #if GH_PLL_ENABLE_DEBUG_PRINT
  2356. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_CTRL] <-- 0x%08x\n",
  2357. REG_PLL_AUDIO_CTRL,data,data);
  2358. #endif
  2359. }
  2360. GH_INLINE U32 GH_PLL_get_AUDIO_CTRL(void)
  2361. {
  2362. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_CTRL);
  2363. #if GH_PLL_ENABLE_DEBUG_PRINT
  2364. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_CTRL] --> 0x%08x\n",
  2365. REG_PLL_AUDIO_CTRL,value);
  2366. #endif
  2367. return value;
  2368. }
  2369. GH_INLINE void GH_PLL_set_AUDIO_CTRL_REFDIV(U8 data)
  2370. {
  2371. GH_PLL_AUDIO_CTRL_S d;
  2372. d.all = *(volatile U32 *)REG_PLL_AUDIO_CTRL;
  2373. d.bitc.refdiv = data;
  2374. *(volatile U32 *)REG_PLL_AUDIO_CTRL = d.all;
  2375. #if GH_PLL_ENABLE_DEBUG_PRINT
  2376. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_CTRL_REFDIV] <-- 0x%08x\n",
  2377. REG_PLL_AUDIO_CTRL,d.all,d.all);
  2378. #endif
  2379. }
  2380. GH_INLINE U8 GH_PLL_get_AUDIO_CTRL_REFDIV(void)
  2381. {
  2382. GH_PLL_AUDIO_CTRL_S tmp_value;
  2383. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_CTRL);
  2384. tmp_value.all = value;
  2385. #if GH_PLL_ENABLE_DEBUG_PRINT
  2386. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_CTRL_REFDIV] --> 0x%08x\n",
  2387. REG_PLL_AUDIO_CTRL,value);
  2388. #endif
  2389. return tmp_value.bitc.refdiv;
  2390. }
  2391. GH_INLINE void GH_PLL_set_AUDIO_CTRL_FBDIV(U16 data)
  2392. {
  2393. GH_PLL_AUDIO_CTRL_S d;
  2394. d.all = *(volatile U32 *)REG_PLL_AUDIO_CTRL;
  2395. d.bitc.fbdiv = data;
  2396. *(volatile U32 *)REG_PLL_AUDIO_CTRL = d.all;
  2397. #if GH_PLL_ENABLE_DEBUG_PRINT
  2398. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_CTRL_FBDIV] <-- 0x%08x\n",
  2399. REG_PLL_AUDIO_CTRL,d.all,d.all);
  2400. #endif
  2401. }
  2402. GH_INLINE U16 GH_PLL_get_AUDIO_CTRL_FBDIV(void)
  2403. {
  2404. GH_PLL_AUDIO_CTRL_S tmp_value;
  2405. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_CTRL);
  2406. tmp_value.all = value;
  2407. #if GH_PLL_ENABLE_DEBUG_PRINT
  2408. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_CTRL_FBDIV] --> 0x%08x\n",
  2409. REG_PLL_AUDIO_CTRL,value);
  2410. #endif
  2411. return tmp_value.bitc.fbdiv;
  2412. }
  2413. GH_INLINE void GH_PLL_set_AUDIO_CTRL_PSTDIV1(U8 data)
  2414. {
  2415. GH_PLL_AUDIO_CTRL_S d;
  2416. d.all = *(volatile U32 *)REG_PLL_AUDIO_CTRL;
  2417. d.bitc.pstdiv1 = data;
  2418. *(volatile U32 *)REG_PLL_AUDIO_CTRL = d.all;
  2419. #if GH_PLL_ENABLE_DEBUG_PRINT
  2420. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_CTRL_PSTDIV1] <-- 0x%08x\n",
  2421. REG_PLL_AUDIO_CTRL,d.all,d.all);
  2422. #endif
  2423. }
  2424. GH_INLINE U8 GH_PLL_get_AUDIO_CTRL_PSTDIV1(void)
  2425. {
  2426. GH_PLL_AUDIO_CTRL_S tmp_value;
  2427. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_CTRL);
  2428. tmp_value.all = value;
  2429. #if GH_PLL_ENABLE_DEBUG_PRINT
  2430. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_CTRL_PSTDIV1] --> 0x%08x\n",
  2431. REG_PLL_AUDIO_CTRL,value);
  2432. #endif
  2433. return tmp_value.bitc.pstdiv1;
  2434. }
  2435. GH_INLINE void GH_PLL_set_AUDIO_CTRL_PSTDIV2(U8 data)
  2436. {
  2437. GH_PLL_AUDIO_CTRL_S d;
  2438. d.all = *(volatile U32 *)REG_PLL_AUDIO_CTRL;
  2439. d.bitc.pstdiv2 = data;
  2440. *(volatile U32 *)REG_PLL_AUDIO_CTRL = d.all;
  2441. #if GH_PLL_ENABLE_DEBUG_PRINT
  2442. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_CTRL_PSTDIV2] <-- 0x%08x\n",
  2443. REG_PLL_AUDIO_CTRL,d.all,d.all);
  2444. #endif
  2445. }
  2446. GH_INLINE U8 GH_PLL_get_AUDIO_CTRL_PSTDIV2(void)
  2447. {
  2448. GH_PLL_AUDIO_CTRL_S tmp_value;
  2449. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_CTRL);
  2450. tmp_value.all = value;
  2451. #if GH_PLL_ENABLE_DEBUG_PRINT
  2452. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_CTRL_PSTDIV2] --> 0x%08x\n",
  2453. REG_PLL_AUDIO_CTRL,value);
  2454. #endif
  2455. return tmp_value.bitc.pstdiv2;
  2456. }
  2457. #endif /* GH_INLINE_LEVEL == 0 */
  2458. /*----------------------------------------------------------------------------*/
  2459. /* register PLL_AUDIO_FRAC (read/write) */
  2460. /*----------------------------------------------------------------------------*/
  2461. #if GH_INLINE_LEVEL == 0
  2462. /*! \brief Writes the register 'PLL_AUDIO_FRAC'. */
  2463. void GH_PLL_set_AUDIO_FRAC(U32 data);
  2464. /*! \brief Reads the register 'PLL_AUDIO_FRAC'. */
  2465. U32 GH_PLL_get_AUDIO_FRAC(void);
  2466. /*! \brief Writes the bit group 'Div' of register 'PLL_AUDIO_FRAC'. */
  2467. void GH_PLL_set_AUDIO_FRAC_Div(U32 data);
  2468. /*! \brief Reads the bit group 'Div' of register 'PLL_AUDIO_FRAC'. */
  2469. U32 GH_PLL_get_AUDIO_FRAC_Div(void);
  2470. #else /* GH_INLINE_LEVEL == 0 */
  2471. GH_INLINE void GH_PLL_set_AUDIO_FRAC(U32 data)
  2472. {
  2473. *(volatile U32 *)REG_PLL_AUDIO_FRAC = data;
  2474. #if GH_PLL_ENABLE_DEBUG_PRINT
  2475. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_FRAC] <-- 0x%08x\n",
  2476. REG_PLL_AUDIO_FRAC,data,data);
  2477. #endif
  2478. }
  2479. GH_INLINE U32 GH_PLL_get_AUDIO_FRAC(void)
  2480. {
  2481. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_FRAC);
  2482. #if GH_PLL_ENABLE_DEBUG_PRINT
  2483. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_FRAC] --> 0x%08x\n",
  2484. REG_PLL_AUDIO_FRAC,value);
  2485. #endif
  2486. return value;
  2487. }
  2488. GH_INLINE void GH_PLL_set_AUDIO_FRAC_Div(U32 data)
  2489. {
  2490. GH_PLL_AUDIO_FRAC_S d;
  2491. d.all = *(volatile U32 *)REG_PLL_AUDIO_FRAC;
  2492. d.bitc.div = data;
  2493. *(volatile U32 *)REG_PLL_AUDIO_FRAC = d.all;
  2494. #if GH_PLL_ENABLE_DEBUG_PRINT
  2495. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_FRAC_Div] <-- 0x%08x\n",
  2496. REG_PLL_AUDIO_FRAC,d.all,d.all);
  2497. #endif
  2498. }
  2499. GH_INLINE U32 GH_PLL_get_AUDIO_FRAC_Div(void)
  2500. {
  2501. GH_PLL_AUDIO_FRAC_S tmp_value;
  2502. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_FRAC);
  2503. tmp_value.all = value;
  2504. #if GH_PLL_ENABLE_DEBUG_PRINT
  2505. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_FRAC_Div] --> 0x%08x\n",
  2506. REG_PLL_AUDIO_FRAC,value);
  2507. #endif
  2508. return tmp_value.bitc.div;
  2509. }
  2510. #endif /* GH_INLINE_LEVEL == 0 */
  2511. /*----------------------------------------------------------------------------*/
  2512. /* register PLL_SCALER_AUDIO_POST (read/write) */
  2513. /*----------------------------------------------------------------------------*/
  2514. #if GH_INLINE_LEVEL == 0
  2515. /*! \brief Writes the register 'PLL_SCALER_AUDIO_POST'. */
  2516. void GH_PLL_set_SCALER_AUDIO_POST(U32 data);
  2517. /*! \brief Reads the register 'PLL_SCALER_AUDIO_POST'. */
  2518. U32 GH_PLL_get_SCALER_AUDIO_POST(void);
  2519. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_AUDIO_POST'. */
  2520. void GH_PLL_set_SCALER_AUDIO_POST_Div(U16 data);
  2521. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_AUDIO_POST'. */
  2522. U16 GH_PLL_get_SCALER_AUDIO_POST_Div(void);
  2523. #else /* GH_INLINE_LEVEL == 0 */
  2524. GH_INLINE void GH_PLL_set_SCALER_AUDIO_POST(U32 data)
  2525. {
  2526. *(volatile U32 *)REG_PLL_SCALER_AUDIO_POST = data;
  2527. #if GH_PLL_ENABLE_DEBUG_PRINT
  2528. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_AUDIO_POST] <-- 0x%08x\n",
  2529. REG_PLL_SCALER_AUDIO_POST,data,data);
  2530. #endif
  2531. }
  2532. GH_INLINE U32 GH_PLL_get_SCALER_AUDIO_POST(void)
  2533. {
  2534. U32 value = (*(volatile U32 *)REG_PLL_SCALER_AUDIO_POST);
  2535. #if GH_PLL_ENABLE_DEBUG_PRINT
  2536. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_AUDIO_POST] --> 0x%08x\n",
  2537. REG_PLL_SCALER_AUDIO_POST,value);
  2538. #endif
  2539. return value;
  2540. }
  2541. GH_INLINE void GH_PLL_set_SCALER_AUDIO_POST_Div(U16 data)
  2542. {
  2543. GH_PLL_SCALER_AUDIO_POST_S d;
  2544. d.all = *(volatile U32 *)REG_PLL_SCALER_AUDIO_POST;
  2545. d.bitc.div = data;
  2546. *(volatile U32 *)REG_PLL_SCALER_AUDIO_POST = d.all;
  2547. #if GH_PLL_ENABLE_DEBUG_PRINT
  2548. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_AUDIO_POST_Div] <-- 0x%08x\n",
  2549. REG_PLL_SCALER_AUDIO_POST,d.all,d.all);
  2550. #endif
  2551. }
  2552. GH_INLINE U16 GH_PLL_get_SCALER_AUDIO_POST_Div(void)
  2553. {
  2554. GH_PLL_SCALER_AUDIO_POST_S tmp_value;
  2555. U32 value = (*(volatile U32 *)REG_PLL_SCALER_AUDIO_POST);
  2556. tmp_value.all = value;
  2557. #if GH_PLL_ENABLE_DEBUG_PRINT
  2558. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_AUDIO_POST_Div] --> 0x%08x\n",
  2559. REG_PLL_SCALER_AUDIO_POST,value);
  2560. #endif
  2561. return tmp_value.bitc.div;
  2562. }
  2563. #endif /* GH_INLINE_LEVEL == 0 */
  2564. /*----------------------------------------------------------------------------*/
  2565. /* register PLL_SCALER_AUDIO_PRE (read/write) */
  2566. /*----------------------------------------------------------------------------*/
  2567. #if GH_INLINE_LEVEL == 0
  2568. /*! \brief Writes the register 'PLL_SCALER_AUDIO_PRE'. */
  2569. void GH_PLL_set_SCALER_AUDIO_PRE(U32 data);
  2570. /*! \brief Reads the register 'PLL_SCALER_AUDIO_PRE'. */
  2571. U32 GH_PLL_get_SCALER_AUDIO_PRE(void);
  2572. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_AUDIO_PRE'. */
  2573. void GH_PLL_set_SCALER_AUDIO_PRE_Div(U16 data);
  2574. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_AUDIO_PRE'. */
  2575. U16 GH_PLL_get_SCALER_AUDIO_PRE_Div(void);
  2576. #else /* GH_INLINE_LEVEL == 0 */
  2577. GH_INLINE void GH_PLL_set_SCALER_AUDIO_PRE(U32 data)
  2578. {
  2579. *(volatile U32 *)REG_PLL_SCALER_AUDIO_PRE = data;
  2580. #if GH_PLL_ENABLE_DEBUG_PRINT
  2581. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_AUDIO_PRE] <-- 0x%08x\n",
  2582. REG_PLL_SCALER_AUDIO_PRE,data,data);
  2583. #endif
  2584. }
  2585. GH_INLINE U32 GH_PLL_get_SCALER_AUDIO_PRE(void)
  2586. {
  2587. U32 value = (*(volatile U32 *)REG_PLL_SCALER_AUDIO_PRE);
  2588. #if GH_PLL_ENABLE_DEBUG_PRINT
  2589. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_AUDIO_PRE] --> 0x%08x\n",
  2590. REG_PLL_SCALER_AUDIO_PRE,value);
  2591. #endif
  2592. return value;
  2593. }
  2594. GH_INLINE void GH_PLL_set_SCALER_AUDIO_PRE_Div(U16 data)
  2595. {
  2596. GH_PLL_SCALER_AUDIO_PRE_S d;
  2597. d.all = *(volatile U32 *)REG_PLL_SCALER_AUDIO_PRE;
  2598. d.bitc.div = data;
  2599. *(volatile U32 *)REG_PLL_SCALER_AUDIO_PRE = d.all;
  2600. #if GH_PLL_ENABLE_DEBUG_PRINT
  2601. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_AUDIO_PRE_Div] <-- 0x%08x\n",
  2602. REG_PLL_SCALER_AUDIO_PRE,d.all,d.all);
  2603. #endif
  2604. }
  2605. GH_INLINE U16 GH_PLL_get_SCALER_AUDIO_PRE_Div(void)
  2606. {
  2607. GH_PLL_SCALER_AUDIO_PRE_S tmp_value;
  2608. U32 value = (*(volatile U32 *)REG_PLL_SCALER_AUDIO_PRE);
  2609. tmp_value.all = value;
  2610. #if GH_PLL_ENABLE_DEBUG_PRINT
  2611. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_AUDIO_PRE_Div] --> 0x%08x\n",
  2612. REG_PLL_SCALER_AUDIO_PRE,value);
  2613. #endif
  2614. return tmp_value.bitc.div;
  2615. }
  2616. #endif /* GH_INLINE_LEVEL == 0 */
  2617. /*----------------------------------------------------------------------------*/
  2618. /* register PLL_SOFT_OR_DLL_RESET (read/write) */
  2619. /*----------------------------------------------------------------------------*/
  2620. #if GH_INLINE_LEVEL == 0
  2621. /*! \brief Writes the register 'PLL_SOFT_OR_DLL_RESET'. */
  2622. void GH_PLL_set_SOFT_OR_DLL_RESET(U32 data);
  2623. /*! \brief Reads the register 'PLL_SOFT_OR_DLL_RESET'. */
  2624. U32 GH_PLL_get_SOFT_OR_DLL_RESET(void);
  2625. /*! \brief Writes the bit group 'Soft' of register 'PLL_SOFT_OR_DLL_RESET'. */
  2626. void GH_PLL_set_SOFT_OR_DLL_RESET_Soft(U8 data);
  2627. /*! \brief Reads the bit group 'Soft' of register 'PLL_SOFT_OR_DLL_RESET'. */
  2628. U8 GH_PLL_get_SOFT_OR_DLL_RESET_Soft(void);
  2629. /*! \brief Writes the bit group 'dll' of register 'PLL_SOFT_OR_DLL_RESET'. */
  2630. void GH_PLL_set_SOFT_OR_DLL_RESET_dll(U8 data);
  2631. /*! \brief Reads the bit group 'dll' of register 'PLL_SOFT_OR_DLL_RESET'. */
  2632. U8 GH_PLL_get_SOFT_OR_DLL_RESET_dll(void);
  2633. #else /* GH_INLINE_LEVEL == 0 */
  2634. GH_INLINE void GH_PLL_set_SOFT_OR_DLL_RESET(U32 data)
  2635. {
  2636. *(volatile U32 *)REG_PLL_SOFT_OR_DLL_RESET = data;
  2637. #if GH_PLL_ENABLE_DEBUG_PRINT
  2638. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SOFT_OR_DLL_RESET] <-- 0x%08x\n",
  2639. REG_PLL_SOFT_OR_DLL_RESET,data,data);
  2640. #endif
  2641. }
  2642. GH_INLINE U32 GH_PLL_get_SOFT_OR_DLL_RESET(void)
  2643. {
  2644. U32 value = (*(volatile U32 *)REG_PLL_SOFT_OR_DLL_RESET);
  2645. #if GH_PLL_ENABLE_DEBUG_PRINT
  2646. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SOFT_OR_DLL_RESET] --> 0x%08x\n",
  2647. REG_PLL_SOFT_OR_DLL_RESET,value);
  2648. #endif
  2649. return value;
  2650. }
  2651. GH_INLINE void GH_PLL_set_SOFT_OR_DLL_RESET_Soft(U8 data)
  2652. {
  2653. GH_PLL_SOFT_OR_DLL_RESET_S d;
  2654. d.all = *(volatile U32 *)REG_PLL_SOFT_OR_DLL_RESET;
  2655. d.bitc.soft = data;
  2656. *(volatile U32 *)REG_PLL_SOFT_OR_DLL_RESET = d.all;
  2657. #if GH_PLL_ENABLE_DEBUG_PRINT
  2658. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SOFT_OR_DLL_RESET_Soft] <-- 0x%08x\n",
  2659. REG_PLL_SOFT_OR_DLL_RESET,d.all,d.all);
  2660. #endif
  2661. }
  2662. GH_INLINE U8 GH_PLL_get_SOFT_OR_DLL_RESET_Soft(void)
  2663. {
  2664. GH_PLL_SOFT_OR_DLL_RESET_S tmp_value;
  2665. U32 value = (*(volatile U32 *)REG_PLL_SOFT_OR_DLL_RESET);
  2666. tmp_value.all = value;
  2667. #if GH_PLL_ENABLE_DEBUG_PRINT
  2668. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SOFT_OR_DLL_RESET_Soft] --> 0x%08x\n",
  2669. REG_PLL_SOFT_OR_DLL_RESET,value);
  2670. #endif
  2671. return tmp_value.bitc.soft;
  2672. }
  2673. GH_INLINE void GH_PLL_set_SOFT_OR_DLL_RESET_dll(U8 data)
  2674. {
  2675. GH_PLL_SOFT_OR_DLL_RESET_S d;
  2676. d.all = *(volatile U32 *)REG_PLL_SOFT_OR_DLL_RESET;
  2677. d.bitc.dll = data;
  2678. *(volatile U32 *)REG_PLL_SOFT_OR_DLL_RESET = d.all;
  2679. #if GH_PLL_ENABLE_DEBUG_PRINT
  2680. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SOFT_OR_DLL_RESET_dll] <-- 0x%08x\n",
  2681. REG_PLL_SOFT_OR_DLL_RESET,d.all,d.all);
  2682. #endif
  2683. }
  2684. GH_INLINE U8 GH_PLL_get_SOFT_OR_DLL_RESET_dll(void)
  2685. {
  2686. GH_PLL_SOFT_OR_DLL_RESET_S tmp_value;
  2687. U32 value = (*(volatile U32 *)REG_PLL_SOFT_OR_DLL_RESET);
  2688. tmp_value.all = value;
  2689. #if GH_PLL_ENABLE_DEBUG_PRINT
  2690. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SOFT_OR_DLL_RESET_dll] --> 0x%08x\n",
  2691. REG_PLL_SOFT_OR_DLL_RESET,value);
  2692. #endif
  2693. return tmp_value.bitc.dll;
  2694. }
  2695. #endif /* GH_INLINE_LEVEL == 0 */
  2696. /*----------------------------------------------------------------------------*/
  2697. /* register PLL_WDT_RST_L (read) */
  2698. /*----------------------------------------------------------------------------*/
  2699. #if GH_INLINE_LEVEL == 0
  2700. /*! \brief Reads the register 'PLL_WDT_RST_L'. */
  2701. U32 GH_PLL_get_WDT_RST_L(void);
  2702. /*! \brief Reads the bit group 'reset' of register 'PLL_WDT_RST_L'. */
  2703. U8 GH_PLL_get_WDT_RST_L_reset(void);
  2704. #else /* GH_INLINE_LEVEL == 0 */
  2705. GH_INLINE U32 GH_PLL_get_WDT_RST_L(void)
  2706. {
  2707. U32 value = (*(volatile U32 *)REG_PLL_WDT_RST_L);
  2708. #if GH_PLL_ENABLE_DEBUG_PRINT
  2709. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_WDT_RST_L] --> 0x%08x\n",
  2710. REG_PLL_WDT_RST_L,value);
  2711. #endif
  2712. return value;
  2713. }
  2714. GH_INLINE U8 GH_PLL_get_WDT_RST_L_reset(void)
  2715. {
  2716. GH_PLL_WDT_RST_L_S tmp_value;
  2717. U32 value = (*(volatile U32 *)REG_PLL_WDT_RST_L);
  2718. tmp_value.all = value;
  2719. #if GH_PLL_ENABLE_DEBUG_PRINT
  2720. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_WDT_RST_L_reset] --> 0x%08x\n",
  2721. REG_PLL_WDT_RST_L,value);
  2722. #endif
  2723. return tmp_value.bitc.reset;
  2724. }
  2725. #endif /* GH_INLINE_LEVEL == 0 */
  2726. /*----------------------------------------------------------------------------*/
  2727. /* register PLL_SCALER_DEBOUNCE (read/write) */
  2728. /*----------------------------------------------------------------------------*/
  2729. #if GH_INLINE_LEVEL == 0
  2730. /*! \brief Writes the register 'PLL_SCALER_DEBOUNCE'. */
  2731. void GH_PLL_set_SCALER_DEBOUNCE(U32 data);
  2732. /*! \brief Reads the register 'PLL_SCALER_DEBOUNCE'. */
  2733. U32 GH_PLL_get_SCALER_DEBOUNCE(void);
  2734. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_DEBOUNCE'. */
  2735. void GH_PLL_set_SCALER_DEBOUNCE_Div(U32 data);
  2736. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_DEBOUNCE'. */
  2737. U32 GH_PLL_get_SCALER_DEBOUNCE_Div(void);
  2738. #else /* GH_INLINE_LEVEL == 0 */
  2739. GH_INLINE void GH_PLL_set_SCALER_DEBOUNCE(U32 data)
  2740. {
  2741. *(volatile U32 *)REG_PLL_SCALER_DEBOUNCE = data;
  2742. #if GH_PLL_ENABLE_DEBUG_PRINT
  2743. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_DEBOUNCE] <-- 0x%08x\n",
  2744. REG_PLL_SCALER_DEBOUNCE,data,data);
  2745. #endif
  2746. }
  2747. GH_INLINE U32 GH_PLL_get_SCALER_DEBOUNCE(void)
  2748. {
  2749. U32 value = (*(volatile U32 *)REG_PLL_SCALER_DEBOUNCE);
  2750. #if GH_PLL_ENABLE_DEBUG_PRINT
  2751. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_DEBOUNCE] --> 0x%08x\n",
  2752. REG_PLL_SCALER_DEBOUNCE,value);
  2753. #endif
  2754. return value;
  2755. }
  2756. GH_INLINE void GH_PLL_set_SCALER_DEBOUNCE_Div(U32 data)
  2757. {
  2758. GH_PLL_SCALER_DEBOUNCE_S d;
  2759. d.all = *(volatile U32 *)REG_PLL_SCALER_DEBOUNCE;
  2760. d.bitc.div = data;
  2761. *(volatile U32 *)REG_PLL_SCALER_DEBOUNCE = d.all;
  2762. #if GH_PLL_ENABLE_DEBUG_PRINT
  2763. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_DEBOUNCE_Div] <-- 0x%08x\n",
  2764. REG_PLL_SCALER_DEBOUNCE,d.all,d.all);
  2765. #endif
  2766. }
  2767. GH_INLINE U32 GH_PLL_get_SCALER_DEBOUNCE_Div(void)
  2768. {
  2769. GH_PLL_SCALER_DEBOUNCE_S tmp_value;
  2770. U32 value = (*(volatile U32 *)REG_PLL_SCALER_DEBOUNCE);
  2771. tmp_value.all = value;
  2772. #if GH_PLL_ENABLE_DEBUG_PRINT
  2773. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_DEBOUNCE_Div] --> 0x%08x\n",
  2774. REG_PLL_SCALER_DEBOUNCE,value);
  2775. #endif
  2776. return tmp_value.bitc.div;
  2777. }
  2778. #endif /* GH_INLINE_LEVEL == 0 */
  2779. /*----------------------------------------------------------------------------*/
  2780. /* register PLL_SCALER_PWM (read/write) */
  2781. /*----------------------------------------------------------------------------*/
  2782. #if GH_INLINE_LEVEL == 0
  2783. /*! \brief Writes the register 'PLL_SCALER_PWM'. */
  2784. void GH_PLL_set_SCALER_PWM(U32 data);
  2785. /*! \brief Reads the register 'PLL_SCALER_PWM'. */
  2786. U32 GH_PLL_get_SCALER_PWM(void);
  2787. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_PWM'. */
  2788. void GH_PLL_set_SCALER_PWM_Div(U32 data);
  2789. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_PWM'. */
  2790. U32 GH_PLL_get_SCALER_PWM_Div(void);
  2791. #else /* GH_INLINE_LEVEL == 0 */
  2792. GH_INLINE void GH_PLL_set_SCALER_PWM(U32 data)
  2793. {
  2794. *(volatile U32 *)REG_PLL_SCALER_PWM = data;
  2795. #if GH_PLL_ENABLE_DEBUG_PRINT
  2796. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_PWM] <-- 0x%08x\n",
  2797. REG_PLL_SCALER_PWM,data,data);
  2798. #endif
  2799. }
  2800. GH_INLINE U32 GH_PLL_get_SCALER_PWM(void)
  2801. {
  2802. U32 value = (*(volatile U32 *)REG_PLL_SCALER_PWM);
  2803. #if GH_PLL_ENABLE_DEBUG_PRINT
  2804. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_PWM] --> 0x%08x\n",
  2805. REG_PLL_SCALER_PWM,value);
  2806. #endif
  2807. return value;
  2808. }
  2809. GH_INLINE void GH_PLL_set_SCALER_PWM_Div(U32 data)
  2810. {
  2811. GH_PLL_SCALER_PWM_S d;
  2812. d.all = *(volatile U32 *)REG_PLL_SCALER_PWM;
  2813. d.bitc.div = data;
  2814. *(volatile U32 *)REG_PLL_SCALER_PWM = d.all;
  2815. #if GH_PLL_ENABLE_DEBUG_PRINT
  2816. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_PWM_Div] <-- 0x%08x\n",
  2817. REG_PLL_SCALER_PWM,d.all,d.all);
  2818. #endif
  2819. }
  2820. GH_INLINE U32 GH_PLL_get_SCALER_PWM_Div(void)
  2821. {
  2822. GH_PLL_SCALER_PWM_S tmp_value;
  2823. U32 value = (*(volatile U32 *)REG_PLL_SCALER_PWM);
  2824. tmp_value.all = value;
  2825. #if GH_PLL_ENABLE_DEBUG_PRINT
  2826. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_PWM_Div] --> 0x%08x\n",
  2827. REG_PLL_SCALER_PWM,value);
  2828. #endif
  2829. return tmp_value.bitc.div;
  2830. }
  2831. #endif /* GH_INLINE_LEVEL == 0 */
  2832. /*----------------------------------------------------------------------------*/
  2833. /* register PLL_CKEN_VDSP (read/write) */
  2834. /*----------------------------------------------------------------------------*/
  2835. #if GH_INLINE_LEVEL == 0
  2836. /*! \brief Writes the register 'PLL_CKEN_VDSP'. */
  2837. void GH_PLL_set_CKEN_VDSP(U32 data);
  2838. /*! \brief Reads the register 'PLL_CKEN_VDSP'. */
  2839. U32 GH_PLL_get_CKEN_VDSP(void);
  2840. /*! \brief Writes the bit group 'memd' of register 'PLL_CKEN_VDSP'. */
  2841. void GH_PLL_set_CKEN_VDSP_memd(U8 data);
  2842. /*! \brief Reads the bit group 'memd' of register 'PLL_CKEN_VDSP'. */
  2843. U8 GH_PLL_get_CKEN_VDSP_memd(void);
  2844. /*! \brief Writes the bit group 'code' of register 'PLL_CKEN_VDSP'. */
  2845. void GH_PLL_set_CKEN_VDSP_code(U8 data);
  2846. /*! \brief Reads the bit group 'code' of register 'PLL_CKEN_VDSP'. */
  2847. U8 GH_PLL_get_CKEN_VDSP_code(void);
  2848. /*! \brief Writes the bit group 'tsfm' of register 'PLL_CKEN_VDSP'. */
  2849. void GH_PLL_set_CKEN_VDSP_tsfm(U8 data);
  2850. /*! \brief Reads the bit group 'tsfm' of register 'PLL_CKEN_VDSP'. */
  2851. U8 GH_PLL_get_CKEN_VDSP_tsfm(void);
  2852. /*! \brief Writes the bit group 'smem' of register 'PLL_CKEN_VDSP'. */
  2853. void GH_PLL_set_CKEN_VDSP_smem(U8 data);
  2854. /*! \brief Reads the bit group 'smem' of register 'PLL_CKEN_VDSP'. */
  2855. U8 GH_PLL_get_CKEN_VDSP_smem(void);
  2856. #else /* GH_INLINE_LEVEL == 0 */
  2857. GH_INLINE void GH_PLL_set_CKEN_VDSP(U32 data)
  2858. {
  2859. *(volatile U32 *)REG_PLL_CKEN_VDSP = data;
  2860. #if GH_PLL_ENABLE_DEBUG_PRINT
  2861. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CKEN_VDSP] <-- 0x%08x\n",
  2862. REG_PLL_CKEN_VDSP,data,data);
  2863. #endif
  2864. }
  2865. GH_INLINE U32 GH_PLL_get_CKEN_VDSP(void)
  2866. {
  2867. U32 value = (*(volatile U32 *)REG_PLL_CKEN_VDSP);
  2868. #if GH_PLL_ENABLE_DEBUG_PRINT
  2869. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CKEN_VDSP] --> 0x%08x\n",
  2870. REG_PLL_CKEN_VDSP,value);
  2871. #endif
  2872. return value;
  2873. }
  2874. GH_INLINE void GH_PLL_set_CKEN_VDSP_memd(U8 data)
  2875. {
  2876. GH_PLL_CKEN_VDSP_S d;
  2877. d.all = *(volatile U32 *)REG_PLL_CKEN_VDSP;
  2878. d.bitc.memd = data;
  2879. *(volatile U32 *)REG_PLL_CKEN_VDSP = d.all;
  2880. #if GH_PLL_ENABLE_DEBUG_PRINT
  2881. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CKEN_VDSP_memd] <-- 0x%08x\n",
  2882. REG_PLL_CKEN_VDSP,d.all,d.all);
  2883. #endif
  2884. }
  2885. GH_INLINE U8 GH_PLL_get_CKEN_VDSP_memd(void)
  2886. {
  2887. GH_PLL_CKEN_VDSP_S tmp_value;
  2888. U32 value = (*(volatile U32 *)REG_PLL_CKEN_VDSP);
  2889. tmp_value.all = value;
  2890. #if GH_PLL_ENABLE_DEBUG_PRINT
  2891. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CKEN_VDSP_memd] --> 0x%08x\n",
  2892. REG_PLL_CKEN_VDSP,value);
  2893. #endif
  2894. return tmp_value.bitc.memd;
  2895. }
  2896. GH_INLINE void GH_PLL_set_CKEN_VDSP_code(U8 data)
  2897. {
  2898. GH_PLL_CKEN_VDSP_S d;
  2899. d.all = *(volatile U32 *)REG_PLL_CKEN_VDSP;
  2900. d.bitc.code = data;
  2901. *(volatile U32 *)REG_PLL_CKEN_VDSP = d.all;
  2902. #if GH_PLL_ENABLE_DEBUG_PRINT
  2903. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CKEN_VDSP_code] <-- 0x%08x\n",
  2904. REG_PLL_CKEN_VDSP,d.all,d.all);
  2905. #endif
  2906. }
  2907. GH_INLINE U8 GH_PLL_get_CKEN_VDSP_code(void)
  2908. {
  2909. GH_PLL_CKEN_VDSP_S tmp_value;
  2910. U32 value = (*(volatile U32 *)REG_PLL_CKEN_VDSP);
  2911. tmp_value.all = value;
  2912. #if GH_PLL_ENABLE_DEBUG_PRINT
  2913. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CKEN_VDSP_code] --> 0x%08x\n",
  2914. REG_PLL_CKEN_VDSP,value);
  2915. #endif
  2916. return tmp_value.bitc.code;
  2917. }
  2918. GH_INLINE void GH_PLL_set_CKEN_VDSP_tsfm(U8 data)
  2919. {
  2920. GH_PLL_CKEN_VDSP_S d;
  2921. d.all = *(volatile U32 *)REG_PLL_CKEN_VDSP;
  2922. d.bitc.tsfm = data;
  2923. *(volatile U32 *)REG_PLL_CKEN_VDSP = d.all;
  2924. #if GH_PLL_ENABLE_DEBUG_PRINT
  2925. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CKEN_VDSP_tsfm] <-- 0x%08x\n",
  2926. REG_PLL_CKEN_VDSP,d.all,d.all);
  2927. #endif
  2928. }
  2929. GH_INLINE U8 GH_PLL_get_CKEN_VDSP_tsfm(void)
  2930. {
  2931. GH_PLL_CKEN_VDSP_S tmp_value;
  2932. U32 value = (*(volatile U32 *)REG_PLL_CKEN_VDSP);
  2933. tmp_value.all = value;
  2934. #if GH_PLL_ENABLE_DEBUG_PRINT
  2935. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CKEN_VDSP_tsfm] --> 0x%08x\n",
  2936. REG_PLL_CKEN_VDSP,value);
  2937. #endif
  2938. return tmp_value.bitc.tsfm;
  2939. }
  2940. GH_INLINE void GH_PLL_set_CKEN_VDSP_smem(U8 data)
  2941. {
  2942. GH_PLL_CKEN_VDSP_S d;
  2943. d.all = *(volatile U32 *)REG_PLL_CKEN_VDSP;
  2944. d.bitc.smem = data;
  2945. *(volatile U32 *)REG_PLL_CKEN_VDSP = d.all;
  2946. #if GH_PLL_ENABLE_DEBUG_PRINT
  2947. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CKEN_VDSP_smem] <-- 0x%08x\n",
  2948. REG_PLL_CKEN_VDSP,d.all,d.all);
  2949. #endif
  2950. }
  2951. GH_INLINE U8 GH_PLL_get_CKEN_VDSP_smem(void)
  2952. {
  2953. GH_PLL_CKEN_VDSP_S tmp_value;
  2954. U32 value = (*(volatile U32 *)REG_PLL_CKEN_VDSP);
  2955. tmp_value.all = value;
  2956. #if GH_PLL_ENABLE_DEBUG_PRINT
  2957. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CKEN_VDSP_smem] --> 0x%08x\n",
  2958. REG_PLL_CKEN_VDSP,value);
  2959. #endif
  2960. return tmp_value.bitc.smem;
  2961. }
  2962. #endif /* GH_INLINE_LEVEL == 0 */
  2963. /*----------------------------------------------------------------------------*/
  2964. /* register PLL_SCALER_ADC (read/write) */
  2965. /*----------------------------------------------------------------------------*/
  2966. #if GH_INLINE_LEVEL == 0
  2967. /*! \brief Writes the register 'PLL_SCALER_ADC'. */
  2968. void GH_PLL_set_SCALER_ADC(U32 data);
  2969. /*! \brief Reads the register 'PLL_SCALER_ADC'. */
  2970. U32 GH_PLL_get_SCALER_ADC(void);
  2971. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_ADC'. */
  2972. void GH_PLL_set_SCALER_ADC_Div(U16 data);
  2973. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_ADC'. */
  2974. U16 GH_PLL_get_SCALER_ADC_Div(void);
  2975. #else /* GH_INLINE_LEVEL == 0 */
  2976. GH_INLINE void GH_PLL_set_SCALER_ADC(U32 data)
  2977. {
  2978. *(volatile U32 *)REG_PLL_SCALER_ADC = data;
  2979. #if GH_PLL_ENABLE_DEBUG_PRINT
  2980. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_ADC] <-- 0x%08x\n",
  2981. REG_PLL_SCALER_ADC,data,data);
  2982. #endif
  2983. }
  2984. GH_INLINE U32 GH_PLL_get_SCALER_ADC(void)
  2985. {
  2986. U32 value = (*(volatile U32 *)REG_PLL_SCALER_ADC);
  2987. #if GH_PLL_ENABLE_DEBUG_PRINT
  2988. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_ADC] --> 0x%08x\n",
  2989. REG_PLL_SCALER_ADC,value);
  2990. #endif
  2991. return value;
  2992. }
  2993. GH_INLINE void GH_PLL_set_SCALER_ADC_Div(U16 data)
  2994. {
  2995. GH_PLL_SCALER_ADC_S d;
  2996. d.all = *(volatile U32 *)REG_PLL_SCALER_ADC;
  2997. d.bitc.div = data;
  2998. *(volatile U32 *)REG_PLL_SCALER_ADC = d.all;
  2999. #if GH_PLL_ENABLE_DEBUG_PRINT
  3000. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_ADC_Div] <-- 0x%08x\n",
  3001. REG_PLL_SCALER_ADC,d.all,d.all);
  3002. #endif
  3003. }
  3004. GH_INLINE U16 GH_PLL_get_SCALER_ADC_Div(void)
  3005. {
  3006. GH_PLL_SCALER_ADC_S tmp_value;
  3007. U32 value = (*(volatile U32 *)REG_PLL_SCALER_ADC);
  3008. tmp_value.all = value;
  3009. #if GH_PLL_ENABLE_DEBUG_PRINT
  3010. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_ADC_Div] --> 0x%08x\n",
  3011. REG_PLL_SCALER_ADC,value);
  3012. #endif
  3013. return tmp_value.bitc.div;
  3014. }
  3015. #endif /* GH_INLINE_LEVEL == 0 */
  3016. /*----------------------------------------------------------------------------*/
  3017. /* register PLL_SCALER_VIDEO_POST (read/write) */
  3018. /*----------------------------------------------------------------------------*/
  3019. #if GH_INLINE_LEVEL == 0
  3020. /*! \brief Writes the register 'PLL_SCALER_VIDEO_POST'. */
  3021. void GH_PLL_set_SCALER_VIDEO_POST(U32 data);
  3022. /*! \brief Reads the register 'PLL_SCALER_VIDEO_POST'. */
  3023. U32 GH_PLL_get_SCALER_VIDEO_POST(void);
  3024. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_VIDEO_POST'. */
  3025. void GH_PLL_set_SCALER_VIDEO_POST_Div(U16 data);
  3026. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_VIDEO_POST'. */
  3027. U16 GH_PLL_get_SCALER_VIDEO_POST_Div(void);
  3028. #else /* GH_INLINE_LEVEL == 0 */
  3029. GH_INLINE void GH_PLL_set_SCALER_VIDEO_POST(U32 data)
  3030. {
  3031. *(volatile U32 *)REG_PLL_SCALER_VIDEO_POST = data;
  3032. #if GH_PLL_ENABLE_DEBUG_PRINT
  3033. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_VIDEO_POST] <-- 0x%08x\n",
  3034. REG_PLL_SCALER_VIDEO_POST,data,data);
  3035. #endif
  3036. }
  3037. GH_INLINE U32 GH_PLL_get_SCALER_VIDEO_POST(void)
  3038. {
  3039. U32 value = (*(volatile U32 *)REG_PLL_SCALER_VIDEO_POST);
  3040. #if GH_PLL_ENABLE_DEBUG_PRINT
  3041. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_VIDEO_POST] --> 0x%08x\n",
  3042. REG_PLL_SCALER_VIDEO_POST,value);
  3043. #endif
  3044. return value;
  3045. }
  3046. GH_INLINE void GH_PLL_set_SCALER_VIDEO_POST_Div(U16 data)
  3047. {
  3048. GH_PLL_SCALER_VIDEO_POST_S d;
  3049. d.all = *(volatile U32 *)REG_PLL_SCALER_VIDEO_POST;
  3050. d.bitc.div = data;
  3051. *(volatile U32 *)REG_PLL_SCALER_VIDEO_POST = d.all;
  3052. #if GH_PLL_ENABLE_DEBUG_PRINT
  3053. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_VIDEO_POST_Div] <-- 0x%08x\n",
  3054. REG_PLL_SCALER_VIDEO_POST,d.all,d.all);
  3055. #endif
  3056. }
  3057. GH_INLINE U16 GH_PLL_get_SCALER_VIDEO_POST_Div(void)
  3058. {
  3059. GH_PLL_SCALER_VIDEO_POST_S tmp_value;
  3060. U32 value = (*(volatile U32 *)REG_PLL_SCALER_VIDEO_POST);
  3061. tmp_value.all = value;
  3062. #if GH_PLL_ENABLE_DEBUG_PRINT
  3063. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_VIDEO_POST_Div] --> 0x%08x\n",
  3064. REG_PLL_SCALER_VIDEO_POST,value);
  3065. #endif
  3066. return tmp_value.bitc.div;
  3067. }
  3068. #endif /* GH_INLINE_LEVEL == 0 */
  3069. /*----------------------------------------------------------------------------*/
  3070. /* register PLL_CLK_SI_INPUT (read/write) */
  3071. /*----------------------------------------------------------------------------*/
  3072. #if GH_INLINE_LEVEL == 0
  3073. /*! \brief Writes the register 'PLL_CLK_SI_INPUT'. */
  3074. void GH_PLL_set_CLK_SI_INPUT(U32 data);
  3075. /*! \brief Reads the register 'PLL_CLK_SI_INPUT'. */
  3076. U32 GH_PLL_get_CLK_SI_INPUT(void);
  3077. /*! \brief Writes the bit group 'mode' of register 'PLL_CLK_SI_INPUT'. */
  3078. void GH_PLL_set_CLK_SI_INPUT_mode(U8 data);
  3079. /*! \brief Reads the bit group 'mode' of register 'PLL_CLK_SI_INPUT'. */
  3080. U8 GH_PLL_get_CLK_SI_INPUT_mode(void);
  3081. #else /* GH_INLINE_LEVEL == 0 */
  3082. GH_INLINE void GH_PLL_set_CLK_SI_INPUT(U32 data)
  3083. {
  3084. *(volatile U32 *)REG_PLL_CLK_SI_INPUT = data;
  3085. #if GH_PLL_ENABLE_DEBUG_PRINT
  3086. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CLK_SI_INPUT] <-- 0x%08x\n",
  3087. REG_PLL_CLK_SI_INPUT,data,data);
  3088. #endif
  3089. }
  3090. GH_INLINE U32 GH_PLL_get_CLK_SI_INPUT(void)
  3091. {
  3092. U32 value = (*(volatile U32 *)REG_PLL_CLK_SI_INPUT);
  3093. #if GH_PLL_ENABLE_DEBUG_PRINT
  3094. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CLK_SI_INPUT] --> 0x%08x\n",
  3095. REG_PLL_CLK_SI_INPUT,value);
  3096. #endif
  3097. return value;
  3098. }
  3099. GH_INLINE void GH_PLL_set_CLK_SI_INPUT_mode(U8 data)
  3100. {
  3101. GH_PLL_CLK_SI_INPUT_S d;
  3102. d.all = *(volatile U32 *)REG_PLL_CLK_SI_INPUT;
  3103. d.bitc.mode = data;
  3104. *(volatile U32 *)REG_PLL_CLK_SI_INPUT = d.all;
  3105. #if GH_PLL_ENABLE_DEBUG_PRINT
  3106. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CLK_SI_INPUT_mode] <-- 0x%08x\n",
  3107. REG_PLL_CLK_SI_INPUT,d.all,d.all);
  3108. #endif
  3109. }
  3110. GH_INLINE U8 GH_PLL_get_CLK_SI_INPUT_mode(void)
  3111. {
  3112. GH_PLL_CLK_SI_INPUT_S tmp_value;
  3113. U32 value = (*(volatile U32 *)REG_PLL_CLK_SI_INPUT);
  3114. tmp_value.all = value;
  3115. #if GH_PLL_ENABLE_DEBUG_PRINT
  3116. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CLK_SI_INPUT_mode] --> 0x%08x\n",
  3117. REG_PLL_CLK_SI_INPUT,value);
  3118. #endif
  3119. return tmp_value.bitc.mode;
  3120. }
  3121. #endif /* GH_INLINE_LEVEL == 0 */
  3122. /*----------------------------------------------------------------------------*/
  3123. /* register PLL_IDSP_CTRL (read/write) */
  3124. /*----------------------------------------------------------------------------*/
  3125. #if GH_INLINE_LEVEL == 0
  3126. /*! \brief Writes the register 'PLL_IDSP_CTRL'. */
  3127. void GH_PLL_set_IDSP_CTRL(U32 data);
  3128. /*! \brief Reads the register 'PLL_IDSP_CTRL'. */
  3129. U32 GH_PLL_get_IDSP_CTRL(void);
  3130. /*! \brief Writes the bit group 'REFDIV' of register 'PLL_IDSP_CTRL'. */
  3131. void GH_PLL_set_IDSP_CTRL_REFDIV(U8 data);
  3132. /*! \brief Reads the bit group 'REFDIV' of register 'PLL_IDSP_CTRL'. */
  3133. U8 GH_PLL_get_IDSP_CTRL_REFDIV(void);
  3134. /*! \brief Writes the bit group 'FBDIV' of register 'PLL_IDSP_CTRL'. */
  3135. void GH_PLL_set_IDSP_CTRL_FBDIV(U16 data);
  3136. /*! \brief Reads the bit group 'FBDIV' of register 'PLL_IDSP_CTRL'. */
  3137. U16 GH_PLL_get_IDSP_CTRL_FBDIV(void);
  3138. /*! \brief Writes the bit group 'PSTDIV1' of register 'PLL_IDSP_CTRL'. */
  3139. void GH_PLL_set_IDSP_CTRL_PSTDIV1(U8 data);
  3140. /*! \brief Reads the bit group 'PSTDIV1' of register 'PLL_IDSP_CTRL'. */
  3141. U8 GH_PLL_get_IDSP_CTRL_PSTDIV1(void);
  3142. /*! \brief Writes the bit group 'PSTDIV2' of register 'PLL_IDSP_CTRL'. */
  3143. void GH_PLL_set_IDSP_CTRL_PSTDIV2(U8 data);
  3144. /*! \brief Reads the bit group 'PSTDIV2' of register 'PLL_IDSP_CTRL'. */
  3145. U8 GH_PLL_get_IDSP_CTRL_PSTDIV2(void);
  3146. #else /* GH_INLINE_LEVEL == 0 */
  3147. GH_INLINE void GH_PLL_set_IDSP_CTRL(U32 data)
  3148. {
  3149. *(volatile U32 *)REG_PLL_IDSP_CTRL = data;
  3150. #if GH_PLL_ENABLE_DEBUG_PRINT
  3151. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_CTRL] <-- 0x%08x\n",
  3152. REG_PLL_IDSP_CTRL,data,data);
  3153. #endif
  3154. }
  3155. GH_INLINE U32 GH_PLL_get_IDSP_CTRL(void)
  3156. {
  3157. U32 value = (*(volatile U32 *)REG_PLL_IDSP_CTRL);
  3158. #if GH_PLL_ENABLE_DEBUG_PRINT
  3159. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_CTRL] --> 0x%08x\n",
  3160. REG_PLL_IDSP_CTRL,value);
  3161. #endif
  3162. return value;
  3163. }
  3164. GH_INLINE void GH_PLL_set_IDSP_CTRL_REFDIV(U8 data)
  3165. {
  3166. GH_PLL_IDSP_CTRL_S d;
  3167. d.all = *(volatile U32 *)REG_PLL_IDSP_CTRL;
  3168. d.bitc.refdiv = data;
  3169. *(volatile U32 *)REG_PLL_IDSP_CTRL = d.all;
  3170. #if GH_PLL_ENABLE_DEBUG_PRINT
  3171. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_CTRL_REFDIV] <-- 0x%08x\n",
  3172. REG_PLL_IDSP_CTRL,d.all,d.all);
  3173. #endif
  3174. }
  3175. GH_INLINE U8 GH_PLL_get_IDSP_CTRL_REFDIV(void)
  3176. {
  3177. GH_PLL_IDSP_CTRL_S tmp_value;
  3178. U32 value = (*(volatile U32 *)REG_PLL_IDSP_CTRL);
  3179. tmp_value.all = value;
  3180. #if GH_PLL_ENABLE_DEBUG_PRINT
  3181. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_CTRL_REFDIV] --> 0x%08x\n",
  3182. REG_PLL_IDSP_CTRL,value);
  3183. #endif
  3184. return tmp_value.bitc.refdiv;
  3185. }
  3186. GH_INLINE void GH_PLL_set_IDSP_CTRL_FBDIV(U16 data)
  3187. {
  3188. GH_PLL_IDSP_CTRL_S d;
  3189. d.all = *(volatile U32 *)REG_PLL_IDSP_CTRL;
  3190. d.bitc.fbdiv = data;
  3191. *(volatile U32 *)REG_PLL_IDSP_CTRL = d.all;
  3192. #if GH_PLL_ENABLE_DEBUG_PRINT
  3193. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_CTRL_FBDIV] <-- 0x%08x\n",
  3194. REG_PLL_IDSP_CTRL,d.all,d.all);
  3195. #endif
  3196. }
  3197. GH_INLINE U16 GH_PLL_get_IDSP_CTRL_FBDIV(void)
  3198. {
  3199. GH_PLL_IDSP_CTRL_S tmp_value;
  3200. U32 value = (*(volatile U32 *)REG_PLL_IDSP_CTRL);
  3201. tmp_value.all = value;
  3202. #if GH_PLL_ENABLE_DEBUG_PRINT
  3203. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_CTRL_FBDIV] --> 0x%08x\n",
  3204. REG_PLL_IDSP_CTRL,value);
  3205. #endif
  3206. return tmp_value.bitc.fbdiv;
  3207. }
  3208. GH_INLINE void GH_PLL_set_IDSP_CTRL_PSTDIV1(U8 data)
  3209. {
  3210. GH_PLL_IDSP_CTRL_S d;
  3211. d.all = *(volatile U32 *)REG_PLL_IDSP_CTRL;
  3212. d.bitc.pstdiv1 = data;
  3213. *(volatile U32 *)REG_PLL_IDSP_CTRL = d.all;
  3214. #if GH_PLL_ENABLE_DEBUG_PRINT
  3215. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_CTRL_PSTDIV1] <-- 0x%08x\n",
  3216. REG_PLL_IDSP_CTRL,d.all,d.all);
  3217. #endif
  3218. }
  3219. GH_INLINE U8 GH_PLL_get_IDSP_CTRL_PSTDIV1(void)
  3220. {
  3221. GH_PLL_IDSP_CTRL_S tmp_value;
  3222. U32 value = (*(volatile U32 *)REG_PLL_IDSP_CTRL);
  3223. tmp_value.all = value;
  3224. #if GH_PLL_ENABLE_DEBUG_PRINT
  3225. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_CTRL_PSTDIV1] --> 0x%08x\n",
  3226. REG_PLL_IDSP_CTRL,value);
  3227. #endif
  3228. return tmp_value.bitc.pstdiv1;
  3229. }
  3230. GH_INLINE void GH_PLL_set_IDSP_CTRL_PSTDIV2(U8 data)
  3231. {
  3232. GH_PLL_IDSP_CTRL_S d;
  3233. d.all = *(volatile U32 *)REG_PLL_IDSP_CTRL;
  3234. d.bitc.pstdiv2 = data;
  3235. *(volatile U32 *)REG_PLL_IDSP_CTRL = d.all;
  3236. #if GH_PLL_ENABLE_DEBUG_PRINT
  3237. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_CTRL_PSTDIV2] <-- 0x%08x\n",
  3238. REG_PLL_IDSP_CTRL,d.all,d.all);
  3239. #endif
  3240. }
  3241. GH_INLINE U8 GH_PLL_get_IDSP_CTRL_PSTDIV2(void)
  3242. {
  3243. GH_PLL_IDSP_CTRL_S tmp_value;
  3244. U32 value = (*(volatile U32 *)REG_PLL_IDSP_CTRL);
  3245. tmp_value.all = value;
  3246. #if GH_PLL_ENABLE_DEBUG_PRINT
  3247. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_CTRL_PSTDIV2] --> 0x%08x\n",
  3248. REG_PLL_IDSP_CTRL,value);
  3249. #endif
  3250. return tmp_value.bitc.pstdiv2;
  3251. }
  3252. #endif /* GH_INLINE_LEVEL == 0 */
  3253. /*----------------------------------------------------------------------------*/
  3254. /* register PLL_IDSP_FRAC (read/write) */
  3255. /*----------------------------------------------------------------------------*/
  3256. #if GH_INLINE_LEVEL == 0
  3257. /*! \brief Writes the register 'PLL_IDSP_FRAC'. */
  3258. void GH_PLL_set_IDSP_FRAC(U32 data);
  3259. /*! \brief Reads the register 'PLL_IDSP_FRAC'. */
  3260. U32 GH_PLL_get_IDSP_FRAC(void);
  3261. /*! \brief Writes the bit group 'Div' of register 'PLL_IDSP_FRAC'. */
  3262. void GH_PLL_set_IDSP_FRAC_Div(U32 data);
  3263. /*! \brief Reads the bit group 'Div' of register 'PLL_IDSP_FRAC'. */
  3264. U32 GH_PLL_get_IDSP_FRAC_Div(void);
  3265. #else /* GH_INLINE_LEVEL == 0 */
  3266. GH_INLINE void GH_PLL_set_IDSP_FRAC(U32 data)
  3267. {
  3268. *(volatile U32 *)REG_PLL_IDSP_FRAC = data;
  3269. #if GH_PLL_ENABLE_DEBUG_PRINT
  3270. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_FRAC] <-- 0x%08x\n",
  3271. REG_PLL_IDSP_FRAC,data,data);
  3272. #endif
  3273. }
  3274. GH_INLINE U32 GH_PLL_get_IDSP_FRAC(void)
  3275. {
  3276. U32 value = (*(volatile U32 *)REG_PLL_IDSP_FRAC);
  3277. #if GH_PLL_ENABLE_DEBUG_PRINT
  3278. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_FRAC] --> 0x%08x\n",
  3279. REG_PLL_IDSP_FRAC,value);
  3280. #endif
  3281. return value;
  3282. }
  3283. GH_INLINE void GH_PLL_set_IDSP_FRAC_Div(U32 data)
  3284. {
  3285. GH_PLL_IDSP_FRAC_S d;
  3286. d.all = *(volatile U32 *)REG_PLL_IDSP_FRAC;
  3287. d.bitc.div = data;
  3288. *(volatile U32 *)REG_PLL_IDSP_FRAC = d.all;
  3289. #if GH_PLL_ENABLE_DEBUG_PRINT
  3290. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_FRAC_Div] <-- 0x%08x\n",
  3291. REG_PLL_IDSP_FRAC,d.all,d.all);
  3292. #endif
  3293. }
  3294. GH_INLINE U32 GH_PLL_get_IDSP_FRAC_Div(void)
  3295. {
  3296. GH_PLL_IDSP_FRAC_S tmp_value;
  3297. U32 value = (*(volatile U32 *)REG_PLL_IDSP_FRAC);
  3298. tmp_value.all = value;
  3299. #if GH_PLL_ENABLE_DEBUG_PRINT
  3300. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_FRAC_Div] --> 0x%08x\n",
  3301. REG_PLL_IDSP_FRAC,value);
  3302. #endif
  3303. return tmp_value.bitc.div;
  3304. }
  3305. #endif /* GH_INLINE_LEVEL == 0 */
  3306. /*----------------------------------------------------------------------------*/
  3307. /* register PLL_SCALER_SSI2 (read/write) */
  3308. /*----------------------------------------------------------------------------*/
  3309. #if GH_INLINE_LEVEL == 0
  3310. /*! \brief Writes the register 'PLL_SCALER_SSI2'. */
  3311. void GH_PLL_set_SCALER_SSI2(U32 data);
  3312. /*! \brief Reads the register 'PLL_SCALER_SSI2'. */
  3313. U32 GH_PLL_get_SCALER_SSI2(void);
  3314. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_SSI2'. */
  3315. void GH_PLL_set_SCALER_SSI2_Div(U32 data);
  3316. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_SSI2'. */
  3317. U32 GH_PLL_get_SCALER_SSI2_Div(void);
  3318. #else /* GH_INLINE_LEVEL == 0 */
  3319. GH_INLINE void GH_PLL_set_SCALER_SSI2(U32 data)
  3320. {
  3321. *(volatile U32 *)REG_PLL_SCALER_SSI2 = data;
  3322. #if GH_PLL_ENABLE_DEBUG_PRINT
  3323. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_SSI2] <-- 0x%08x\n",
  3324. REG_PLL_SCALER_SSI2,data,data);
  3325. #endif
  3326. }
  3327. GH_INLINE U32 GH_PLL_get_SCALER_SSI2(void)
  3328. {
  3329. U32 value = (*(volatile U32 *)REG_PLL_SCALER_SSI2);
  3330. #if GH_PLL_ENABLE_DEBUG_PRINT
  3331. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_SSI2] --> 0x%08x\n",
  3332. REG_PLL_SCALER_SSI2,value);
  3333. #endif
  3334. return value;
  3335. }
  3336. GH_INLINE void GH_PLL_set_SCALER_SSI2_Div(U32 data)
  3337. {
  3338. GH_PLL_SCALER_SSI2_S d;
  3339. d.all = *(volatile U32 *)REG_PLL_SCALER_SSI2;
  3340. d.bitc.div = data;
  3341. *(volatile U32 *)REG_PLL_SCALER_SSI2 = d.all;
  3342. #if GH_PLL_ENABLE_DEBUG_PRINT
  3343. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_SSI2_Div] <-- 0x%08x\n",
  3344. REG_PLL_SCALER_SSI2,d.all,d.all);
  3345. #endif
  3346. }
  3347. GH_INLINE U32 GH_PLL_get_SCALER_SSI2_Div(void)
  3348. {
  3349. GH_PLL_SCALER_SSI2_S tmp_value;
  3350. U32 value = (*(volatile U32 *)REG_PLL_SCALER_SSI2);
  3351. tmp_value.all = value;
  3352. #if GH_PLL_ENABLE_DEBUG_PRINT
  3353. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_SSI2_Div] --> 0x%08x\n",
  3354. REG_PLL_SCALER_SSI2,value);
  3355. #endif
  3356. return tmp_value.bitc.div;
  3357. }
  3358. #endif /* GH_INLINE_LEVEL == 0 */
  3359. /*----------------------------------------------------------------------------*/
  3360. /* register PLL_CORE_CTRL2 (read/write) */
  3361. /*----------------------------------------------------------------------------*/
  3362. #if GH_INLINE_LEVEL == 0
  3363. /*! \brief Writes the register 'PLL_CORE_CTRL2'. */
  3364. void GH_PLL_set_CORE_CTRL2(U32 data);
  3365. /*! \brief Reads the register 'PLL_CORE_CTRL2'. */
  3366. U32 GH_PLL_get_CORE_CTRL2(void);
  3367. /*! \brief Writes the bit group 'BYPASS' of register 'PLL_CORE_CTRL2'. */
  3368. void GH_PLL_set_CORE_CTRL2_BYPASS(U8 data);
  3369. /*! \brief Reads the bit group 'BYPASS' of register 'PLL_CORE_CTRL2'. */
  3370. U8 GH_PLL_get_CORE_CTRL2_BYPASS(void);
  3371. /*! \brief Writes the bit group 'FOUTVCOPD' of register 'PLL_CORE_CTRL2'. */
  3372. void GH_PLL_set_CORE_CTRL2_FOUTVCOPD(U8 data);
  3373. /*! \brief Reads the bit group 'FOUTVCOPD' of register 'PLL_CORE_CTRL2'. */
  3374. U8 GH_PLL_get_CORE_CTRL2_FOUTVCOPD(void);
  3375. /*! \brief Writes the bit group 'FOUT4PHASEPD' of register 'PLL_CORE_CTRL2'. */
  3376. void GH_PLL_set_CORE_CTRL2_FOUT4PHASEPD(U8 data);
  3377. /*! \brief Reads the bit group 'FOUT4PHASEPD' of register 'PLL_CORE_CTRL2'. */
  3378. U8 GH_PLL_get_CORE_CTRL2_FOUT4PHASEPD(void);
  3379. /*! \brief Writes the bit group 'FOUTPOSTDIVPD' of register 'PLL_CORE_CTRL2'. */
  3380. void GH_PLL_set_CORE_CTRL2_FOUTPOSTDIVPD(U8 data);
  3381. /*! \brief Reads the bit group 'FOUTPOSTDIVPD' of register 'PLL_CORE_CTRL2'. */
  3382. U8 GH_PLL_get_CORE_CTRL2_FOUTPOSTDIVPD(void);
  3383. /*! \brief Writes the bit group 'DSMPD' of register 'PLL_CORE_CTRL2'. */
  3384. void GH_PLL_set_CORE_CTRL2_DSMPD(U8 data);
  3385. /*! \brief Reads the bit group 'DSMPD' of register 'PLL_CORE_CTRL2'. */
  3386. U8 GH_PLL_get_CORE_CTRL2_DSMPD(void);
  3387. /*! \brief Writes the bit group 'DACPD' of register 'PLL_CORE_CTRL2'. */
  3388. void GH_PLL_set_CORE_CTRL2_DACPD(U8 data);
  3389. /*! \brief Reads the bit group 'DACPD' of register 'PLL_CORE_CTRL2'. */
  3390. U8 GH_PLL_get_CORE_CTRL2_DACPD(void);
  3391. /*! \brief Writes the bit group 'PWRDN' of register 'PLL_CORE_CTRL2'. */
  3392. void GH_PLL_set_CORE_CTRL2_PWRDN(U8 data);
  3393. /*! \brief Reads the bit group 'PWRDN' of register 'PLL_CORE_CTRL2'. */
  3394. U8 GH_PLL_get_CORE_CTRL2_PWRDN(void);
  3395. /*! \brief Writes the bit group 'LOCK_FORCE' of register 'PLL_CORE_CTRL2'. */
  3396. void GH_PLL_set_CORE_CTRL2_LOCK_FORCE(U8 data);
  3397. /*! \brief Reads the bit group 'LOCK_FORCE' of register 'PLL_CORE_CTRL2'. */
  3398. U8 GH_PLL_get_CORE_CTRL2_LOCK_FORCE(void);
  3399. #else /* GH_INLINE_LEVEL == 0 */
  3400. GH_INLINE void GH_PLL_set_CORE_CTRL2(U32 data)
  3401. {
  3402. *(volatile U32 *)REG_PLL_CORE_CTRL2 = data;
  3403. #if GH_PLL_ENABLE_DEBUG_PRINT
  3404. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_CTRL2] <-- 0x%08x\n",
  3405. REG_PLL_CORE_CTRL2,data,data);
  3406. #endif
  3407. }
  3408. GH_INLINE U32 GH_PLL_get_CORE_CTRL2(void)
  3409. {
  3410. U32 value = (*(volatile U32 *)REG_PLL_CORE_CTRL2);
  3411. #if GH_PLL_ENABLE_DEBUG_PRINT
  3412. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_CTRL2] --> 0x%08x\n",
  3413. REG_PLL_CORE_CTRL2,value);
  3414. #endif
  3415. return value;
  3416. }
  3417. GH_INLINE void GH_PLL_set_CORE_CTRL2_BYPASS(U8 data)
  3418. {
  3419. GH_PLL_CORE_CTRL2_S d;
  3420. d.all = *(volatile U32 *)REG_PLL_CORE_CTRL2;
  3421. d.bitc.bypass = data;
  3422. *(volatile U32 *)REG_PLL_CORE_CTRL2 = d.all;
  3423. #if GH_PLL_ENABLE_DEBUG_PRINT
  3424. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_CTRL2_BYPASS] <-- 0x%08x\n",
  3425. REG_PLL_CORE_CTRL2,d.all,d.all);
  3426. #endif
  3427. }
  3428. GH_INLINE U8 GH_PLL_get_CORE_CTRL2_BYPASS(void)
  3429. {
  3430. GH_PLL_CORE_CTRL2_S tmp_value;
  3431. U32 value = (*(volatile U32 *)REG_PLL_CORE_CTRL2);
  3432. tmp_value.all = value;
  3433. #if GH_PLL_ENABLE_DEBUG_PRINT
  3434. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_CTRL2_BYPASS] --> 0x%08x\n",
  3435. REG_PLL_CORE_CTRL2,value);
  3436. #endif
  3437. return tmp_value.bitc.bypass;
  3438. }
  3439. GH_INLINE void GH_PLL_set_CORE_CTRL2_FOUTVCOPD(U8 data)
  3440. {
  3441. GH_PLL_CORE_CTRL2_S d;
  3442. d.all = *(volatile U32 *)REG_PLL_CORE_CTRL2;
  3443. d.bitc.foutvcopd = data;
  3444. *(volatile U32 *)REG_PLL_CORE_CTRL2 = d.all;
  3445. #if GH_PLL_ENABLE_DEBUG_PRINT
  3446. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_CTRL2_FOUTVCOPD] <-- 0x%08x\n",
  3447. REG_PLL_CORE_CTRL2,d.all,d.all);
  3448. #endif
  3449. }
  3450. GH_INLINE U8 GH_PLL_get_CORE_CTRL2_FOUTVCOPD(void)
  3451. {
  3452. GH_PLL_CORE_CTRL2_S tmp_value;
  3453. U32 value = (*(volatile U32 *)REG_PLL_CORE_CTRL2);
  3454. tmp_value.all = value;
  3455. #if GH_PLL_ENABLE_DEBUG_PRINT
  3456. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_CTRL2_FOUTVCOPD] --> 0x%08x\n",
  3457. REG_PLL_CORE_CTRL2,value);
  3458. #endif
  3459. return tmp_value.bitc.foutvcopd;
  3460. }
  3461. GH_INLINE void GH_PLL_set_CORE_CTRL2_FOUT4PHASEPD(U8 data)
  3462. {
  3463. GH_PLL_CORE_CTRL2_S d;
  3464. d.all = *(volatile U32 *)REG_PLL_CORE_CTRL2;
  3465. d.bitc.fout4phasepd = data;
  3466. *(volatile U32 *)REG_PLL_CORE_CTRL2 = d.all;
  3467. #if GH_PLL_ENABLE_DEBUG_PRINT
  3468. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_CTRL2_FOUT4PHASEPD] <-- 0x%08x\n",
  3469. REG_PLL_CORE_CTRL2,d.all,d.all);
  3470. #endif
  3471. }
  3472. GH_INLINE U8 GH_PLL_get_CORE_CTRL2_FOUT4PHASEPD(void)
  3473. {
  3474. GH_PLL_CORE_CTRL2_S tmp_value;
  3475. U32 value = (*(volatile U32 *)REG_PLL_CORE_CTRL2);
  3476. tmp_value.all = value;
  3477. #if GH_PLL_ENABLE_DEBUG_PRINT
  3478. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_CTRL2_FOUT4PHASEPD] --> 0x%08x\n",
  3479. REG_PLL_CORE_CTRL2,value);
  3480. #endif
  3481. return tmp_value.bitc.fout4phasepd;
  3482. }
  3483. GH_INLINE void GH_PLL_set_CORE_CTRL2_FOUTPOSTDIVPD(U8 data)
  3484. {
  3485. GH_PLL_CORE_CTRL2_S d;
  3486. d.all = *(volatile U32 *)REG_PLL_CORE_CTRL2;
  3487. d.bitc.foutpostdivpd = data;
  3488. *(volatile U32 *)REG_PLL_CORE_CTRL2 = d.all;
  3489. #if GH_PLL_ENABLE_DEBUG_PRINT
  3490. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_CTRL2_FOUTPOSTDIVPD] <-- 0x%08x\n",
  3491. REG_PLL_CORE_CTRL2,d.all,d.all);
  3492. #endif
  3493. }
  3494. GH_INLINE U8 GH_PLL_get_CORE_CTRL2_FOUTPOSTDIVPD(void)
  3495. {
  3496. GH_PLL_CORE_CTRL2_S tmp_value;
  3497. U32 value = (*(volatile U32 *)REG_PLL_CORE_CTRL2);
  3498. tmp_value.all = value;
  3499. #if GH_PLL_ENABLE_DEBUG_PRINT
  3500. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_CTRL2_FOUTPOSTDIVPD] --> 0x%08x\n",
  3501. REG_PLL_CORE_CTRL2,value);
  3502. #endif
  3503. return tmp_value.bitc.foutpostdivpd;
  3504. }
  3505. GH_INLINE void GH_PLL_set_CORE_CTRL2_DSMPD(U8 data)
  3506. {
  3507. GH_PLL_CORE_CTRL2_S d;
  3508. d.all = *(volatile U32 *)REG_PLL_CORE_CTRL2;
  3509. d.bitc.dsmpd = data;
  3510. *(volatile U32 *)REG_PLL_CORE_CTRL2 = d.all;
  3511. #if GH_PLL_ENABLE_DEBUG_PRINT
  3512. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_CTRL2_DSMPD] <-- 0x%08x\n",
  3513. REG_PLL_CORE_CTRL2,d.all,d.all);
  3514. #endif
  3515. }
  3516. GH_INLINE U8 GH_PLL_get_CORE_CTRL2_DSMPD(void)
  3517. {
  3518. GH_PLL_CORE_CTRL2_S tmp_value;
  3519. U32 value = (*(volatile U32 *)REG_PLL_CORE_CTRL2);
  3520. tmp_value.all = value;
  3521. #if GH_PLL_ENABLE_DEBUG_PRINT
  3522. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_CTRL2_DSMPD] --> 0x%08x\n",
  3523. REG_PLL_CORE_CTRL2,value);
  3524. #endif
  3525. return tmp_value.bitc.dsmpd;
  3526. }
  3527. GH_INLINE void GH_PLL_set_CORE_CTRL2_DACPD(U8 data)
  3528. {
  3529. GH_PLL_CORE_CTRL2_S d;
  3530. d.all = *(volatile U32 *)REG_PLL_CORE_CTRL2;
  3531. d.bitc.dacpd = data;
  3532. *(volatile U32 *)REG_PLL_CORE_CTRL2 = d.all;
  3533. #if GH_PLL_ENABLE_DEBUG_PRINT
  3534. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_CTRL2_DACPD] <-- 0x%08x\n",
  3535. REG_PLL_CORE_CTRL2,d.all,d.all);
  3536. #endif
  3537. }
  3538. GH_INLINE U8 GH_PLL_get_CORE_CTRL2_DACPD(void)
  3539. {
  3540. GH_PLL_CORE_CTRL2_S tmp_value;
  3541. U32 value = (*(volatile U32 *)REG_PLL_CORE_CTRL2);
  3542. tmp_value.all = value;
  3543. #if GH_PLL_ENABLE_DEBUG_PRINT
  3544. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_CTRL2_DACPD] --> 0x%08x\n",
  3545. REG_PLL_CORE_CTRL2,value);
  3546. #endif
  3547. return tmp_value.bitc.dacpd;
  3548. }
  3549. GH_INLINE void GH_PLL_set_CORE_CTRL2_PWRDN(U8 data)
  3550. {
  3551. GH_PLL_CORE_CTRL2_S d;
  3552. d.all = *(volatile U32 *)REG_PLL_CORE_CTRL2;
  3553. d.bitc.pwrdn = data;
  3554. *(volatile U32 *)REG_PLL_CORE_CTRL2 = d.all;
  3555. #if GH_PLL_ENABLE_DEBUG_PRINT
  3556. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_CTRL2_PWRDN] <-- 0x%08x\n",
  3557. REG_PLL_CORE_CTRL2,d.all,d.all);
  3558. #endif
  3559. }
  3560. GH_INLINE U8 GH_PLL_get_CORE_CTRL2_PWRDN(void)
  3561. {
  3562. GH_PLL_CORE_CTRL2_S tmp_value;
  3563. U32 value = (*(volatile U32 *)REG_PLL_CORE_CTRL2);
  3564. tmp_value.all = value;
  3565. #if GH_PLL_ENABLE_DEBUG_PRINT
  3566. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_CTRL2_PWRDN] --> 0x%08x\n",
  3567. REG_PLL_CORE_CTRL2,value);
  3568. #endif
  3569. return tmp_value.bitc.pwrdn;
  3570. }
  3571. GH_INLINE void GH_PLL_set_CORE_CTRL2_LOCK_FORCE(U8 data)
  3572. {
  3573. GH_PLL_CORE_CTRL2_S d;
  3574. d.all = *(volatile U32 *)REG_PLL_CORE_CTRL2;
  3575. d.bitc.lock_force = data;
  3576. *(volatile U32 *)REG_PLL_CORE_CTRL2 = d.all;
  3577. #if GH_PLL_ENABLE_DEBUG_PRINT
  3578. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CORE_CTRL2_LOCK_FORCE] <-- 0x%08x\n",
  3579. REG_PLL_CORE_CTRL2,d.all,d.all);
  3580. #endif
  3581. }
  3582. GH_INLINE U8 GH_PLL_get_CORE_CTRL2_LOCK_FORCE(void)
  3583. {
  3584. GH_PLL_CORE_CTRL2_S tmp_value;
  3585. U32 value = (*(volatile U32 *)REG_PLL_CORE_CTRL2);
  3586. tmp_value.all = value;
  3587. #if GH_PLL_ENABLE_DEBUG_PRINT
  3588. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CORE_CTRL2_LOCK_FORCE] --> 0x%08x\n",
  3589. REG_PLL_CORE_CTRL2,value);
  3590. #endif
  3591. return tmp_value.bitc.lock_force;
  3592. }
  3593. #endif /* GH_INLINE_LEVEL == 0 */
  3594. /*----------------------------------------------------------------------------*/
  3595. /* register PLL_IDSP_CTRL2 (read/write) */
  3596. /*----------------------------------------------------------------------------*/
  3597. #if GH_INLINE_LEVEL == 0
  3598. /*! \brief Writes the register 'PLL_IDSP_CTRL2'. */
  3599. void GH_PLL_set_IDSP_CTRL2(U32 data);
  3600. /*! \brief Reads the register 'PLL_IDSP_CTRL2'. */
  3601. U32 GH_PLL_get_IDSP_CTRL2(void);
  3602. /*! \brief Writes the bit group 'BYPASS' of register 'PLL_IDSP_CTRL2'. */
  3603. void GH_PLL_set_IDSP_CTRL2_BYPASS(U8 data);
  3604. /*! \brief Reads the bit group 'BYPASS' of register 'PLL_IDSP_CTRL2'. */
  3605. U8 GH_PLL_get_IDSP_CTRL2_BYPASS(void);
  3606. /*! \brief Writes the bit group 'FOUTVCOPD' of register 'PLL_IDSP_CTRL2'. */
  3607. void GH_PLL_set_IDSP_CTRL2_FOUTVCOPD(U8 data);
  3608. /*! \brief Reads the bit group 'FOUTVCOPD' of register 'PLL_IDSP_CTRL2'. */
  3609. U8 GH_PLL_get_IDSP_CTRL2_FOUTVCOPD(void);
  3610. /*! \brief Writes the bit group 'FOUT4PHASEPD' of register 'PLL_IDSP_CTRL2'. */
  3611. void GH_PLL_set_IDSP_CTRL2_FOUT4PHASEPD(U8 data);
  3612. /*! \brief Reads the bit group 'FOUT4PHASEPD' of register 'PLL_IDSP_CTRL2'. */
  3613. U8 GH_PLL_get_IDSP_CTRL2_FOUT4PHASEPD(void);
  3614. /*! \brief Writes the bit group 'FOUTPOSTDIVPD' of register 'PLL_IDSP_CTRL2'. */
  3615. void GH_PLL_set_IDSP_CTRL2_FOUTPOSTDIVPD(U8 data);
  3616. /*! \brief Reads the bit group 'FOUTPOSTDIVPD' of register 'PLL_IDSP_CTRL2'. */
  3617. U8 GH_PLL_get_IDSP_CTRL2_FOUTPOSTDIVPD(void);
  3618. /*! \brief Writes the bit group 'DSMPD' of register 'PLL_IDSP_CTRL2'. */
  3619. void GH_PLL_set_IDSP_CTRL2_DSMPD(U8 data);
  3620. /*! \brief Reads the bit group 'DSMPD' of register 'PLL_IDSP_CTRL2'. */
  3621. U8 GH_PLL_get_IDSP_CTRL2_DSMPD(void);
  3622. /*! \brief Writes the bit group 'DACPD' of register 'PLL_IDSP_CTRL2'. */
  3623. void GH_PLL_set_IDSP_CTRL2_DACPD(U8 data);
  3624. /*! \brief Reads the bit group 'DACPD' of register 'PLL_IDSP_CTRL2'. */
  3625. U8 GH_PLL_get_IDSP_CTRL2_DACPD(void);
  3626. /*! \brief Writes the bit group 'PWRDN' of register 'PLL_IDSP_CTRL2'. */
  3627. void GH_PLL_set_IDSP_CTRL2_PWRDN(U8 data);
  3628. /*! \brief Reads the bit group 'PWRDN' of register 'PLL_IDSP_CTRL2'. */
  3629. U8 GH_PLL_get_IDSP_CTRL2_PWRDN(void);
  3630. /*! \brief Writes the bit group 'LOCK_FORCE' of register 'PLL_IDSP_CTRL2'. */
  3631. void GH_PLL_set_IDSP_CTRL2_LOCK_FORCE(U8 data);
  3632. /*! \brief Reads the bit group 'LOCK_FORCE' of register 'PLL_IDSP_CTRL2'. */
  3633. U8 GH_PLL_get_IDSP_CTRL2_LOCK_FORCE(void);
  3634. #else /* GH_INLINE_LEVEL == 0 */
  3635. GH_INLINE void GH_PLL_set_IDSP_CTRL2(U32 data)
  3636. {
  3637. *(volatile U32 *)REG_PLL_IDSP_CTRL2 = data;
  3638. #if GH_PLL_ENABLE_DEBUG_PRINT
  3639. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_CTRL2] <-- 0x%08x\n",
  3640. REG_PLL_IDSP_CTRL2,data,data);
  3641. #endif
  3642. }
  3643. GH_INLINE U32 GH_PLL_get_IDSP_CTRL2(void)
  3644. {
  3645. U32 value = (*(volatile U32 *)REG_PLL_IDSP_CTRL2);
  3646. #if GH_PLL_ENABLE_DEBUG_PRINT
  3647. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_CTRL2] --> 0x%08x\n",
  3648. REG_PLL_IDSP_CTRL2,value);
  3649. #endif
  3650. return value;
  3651. }
  3652. GH_INLINE void GH_PLL_set_IDSP_CTRL2_BYPASS(U8 data)
  3653. {
  3654. GH_PLL_IDSP_CTRL2_S d;
  3655. d.all = *(volatile U32 *)REG_PLL_IDSP_CTRL2;
  3656. d.bitc.bypass = data;
  3657. *(volatile U32 *)REG_PLL_IDSP_CTRL2 = d.all;
  3658. #if GH_PLL_ENABLE_DEBUG_PRINT
  3659. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_CTRL2_BYPASS] <-- 0x%08x\n",
  3660. REG_PLL_IDSP_CTRL2,d.all,d.all);
  3661. #endif
  3662. }
  3663. GH_INLINE U8 GH_PLL_get_IDSP_CTRL2_BYPASS(void)
  3664. {
  3665. GH_PLL_IDSP_CTRL2_S tmp_value;
  3666. U32 value = (*(volatile U32 *)REG_PLL_IDSP_CTRL2);
  3667. tmp_value.all = value;
  3668. #if GH_PLL_ENABLE_DEBUG_PRINT
  3669. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_CTRL2_BYPASS] --> 0x%08x\n",
  3670. REG_PLL_IDSP_CTRL2,value);
  3671. #endif
  3672. return tmp_value.bitc.bypass;
  3673. }
  3674. GH_INLINE void GH_PLL_set_IDSP_CTRL2_FOUTVCOPD(U8 data)
  3675. {
  3676. GH_PLL_IDSP_CTRL2_S d;
  3677. d.all = *(volatile U32 *)REG_PLL_IDSP_CTRL2;
  3678. d.bitc.foutvcopd = data;
  3679. *(volatile U32 *)REG_PLL_IDSP_CTRL2 = d.all;
  3680. #if GH_PLL_ENABLE_DEBUG_PRINT
  3681. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_CTRL2_FOUTVCOPD] <-- 0x%08x\n",
  3682. REG_PLL_IDSP_CTRL2,d.all,d.all);
  3683. #endif
  3684. }
  3685. GH_INLINE U8 GH_PLL_get_IDSP_CTRL2_FOUTVCOPD(void)
  3686. {
  3687. GH_PLL_IDSP_CTRL2_S tmp_value;
  3688. U32 value = (*(volatile U32 *)REG_PLL_IDSP_CTRL2);
  3689. tmp_value.all = value;
  3690. #if GH_PLL_ENABLE_DEBUG_PRINT
  3691. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_CTRL2_FOUTVCOPD] --> 0x%08x\n",
  3692. REG_PLL_IDSP_CTRL2,value);
  3693. #endif
  3694. return tmp_value.bitc.foutvcopd;
  3695. }
  3696. GH_INLINE void GH_PLL_set_IDSP_CTRL2_FOUT4PHASEPD(U8 data)
  3697. {
  3698. GH_PLL_IDSP_CTRL2_S d;
  3699. d.all = *(volatile U32 *)REG_PLL_IDSP_CTRL2;
  3700. d.bitc.fout4phasepd = data;
  3701. *(volatile U32 *)REG_PLL_IDSP_CTRL2 = d.all;
  3702. #if GH_PLL_ENABLE_DEBUG_PRINT
  3703. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_CTRL2_FOUT4PHASEPD] <-- 0x%08x\n",
  3704. REG_PLL_IDSP_CTRL2,d.all,d.all);
  3705. #endif
  3706. }
  3707. GH_INLINE U8 GH_PLL_get_IDSP_CTRL2_FOUT4PHASEPD(void)
  3708. {
  3709. GH_PLL_IDSP_CTRL2_S tmp_value;
  3710. U32 value = (*(volatile U32 *)REG_PLL_IDSP_CTRL2);
  3711. tmp_value.all = value;
  3712. #if GH_PLL_ENABLE_DEBUG_PRINT
  3713. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_CTRL2_FOUT4PHASEPD] --> 0x%08x\n",
  3714. REG_PLL_IDSP_CTRL2,value);
  3715. #endif
  3716. return tmp_value.bitc.fout4phasepd;
  3717. }
  3718. GH_INLINE void GH_PLL_set_IDSP_CTRL2_FOUTPOSTDIVPD(U8 data)
  3719. {
  3720. GH_PLL_IDSP_CTRL2_S d;
  3721. d.all = *(volatile U32 *)REG_PLL_IDSP_CTRL2;
  3722. d.bitc.foutpostdivpd = data;
  3723. *(volatile U32 *)REG_PLL_IDSP_CTRL2 = d.all;
  3724. #if GH_PLL_ENABLE_DEBUG_PRINT
  3725. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_CTRL2_FOUTPOSTDIVPD] <-- 0x%08x\n",
  3726. REG_PLL_IDSP_CTRL2,d.all,d.all);
  3727. #endif
  3728. }
  3729. GH_INLINE U8 GH_PLL_get_IDSP_CTRL2_FOUTPOSTDIVPD(void)
  3730. {
  3731. GH_PLL_IDSP_CTRL2_S tmp_value;
  3732. U32 value = (*(volatile U32 *)REG_PLL_IDSP_CTRL2);
  3733. tmp_value.all = value;
  3734. #if GH_PLL_ENABLE_DEBUG_PRINT
  3735. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_CTRL2_FOUTPOSTDIVPD] --> 0x%08x\n",
  3736. REG_PLL_IDSP_CTRL2,value);
  3737. #endif
  3738. return tmp_value.bitc.foutpostdivpd;
  3739. }
  3740. GH_INLINE void GH_PLL_set_IDSP_CTRL2_DSMPD(U8 data)
  3741. {
  3742. GH_PLL_IDSP_CTRL2_S d;
  3743. d.all = *(volatile U32 *)REG_PLL_IDSP_CTRL2;
  3744. d.bitc.dsmpd = data;
  3745. *(volatile U32 *)REG_PLL_IDSP_CTRL2 = d.all;
  3746. #if GH_PLL_ENABLE_DEBUG_PRINT
  3747. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_CTRL2_DSMPD] <-- 0x%08x\n",
  3748. REG_PLL_IDSP_CTRL2,d.all,d.all);
  3749. #endif
  3750. }
  3751. GH_INLINE U8 GH_PLL_get_IDSP_CTRL2_DSMPD(void)
  3752. {
  3753. GH_PLL_IDSP_CTRL2_S tmp_value;
  3754. U32 value = (*(volatile U32 *)REG_PLL_IDSP_CTRL2);
  3755. tmp_value.all = value;
  3756. #if GH_PLL_ENABLE_DEBUG_PRINT
  3757. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_CTRL2_DSMPD] --> 0x%08x\n",
  3758. REG_PLL_IDSP_CTRL2,value);
  3759. #endif
  3760. return tmp_value.bitc.dsmpd;
  3761. }
  3762. GH_INLINE void GH_PLL_set_IDSP_CTRL2_DACPD(U8 data)
  3763. {
  3764. GH_PLL_IDSP_CTRL2_S d;
  3765. d.all = *(volatile U32 *)REG_PLL_IDSP_CTRL2;
  3766. d.bitc.dacpd = data;
  3767. *(volatile U32 *)REG_PLL_IDSP_CTRL2 = d.all;
  3768. #if GH_PLL_ENABLE_DEBUG_PRINT
  3769. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_CTRL2_DACPD] <-- 0x%08x\n",
  3770. REG_PLL_IDSP_CTRL2,d.all,d.all);
  3771. #endif
  3772. }
  3773. GH_INLINE U8 GH_PLL_get_IDSP_CTRL2_DACPD(void)
  3774. {
  3775. GH_PLL_IDSP_CTRL2_S tmp_value;
  3776. U32 value = (*(volatile U32 *)REG_PLL_IDSP_CTRL2);
  3777. tmp_value.all = value;
  3778. #if GH_PLL_ENABLE_DEBUG_PRINT
  3779. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_CTRL2_DACPD] --> 0x%08x\n",
  3780. REG_PLL_IDSP_CTRL2,value);
  3781. #endif
  3782. return tmp_value.bitc.dacpd;
  3783. }
  3784. GH_INLINE void GH_PLL_set_IDSP_CTRL2_PWRDN(U8 data)
  3785. {
  3786. GH_PLL_IDSP_CTRL2_S d;
  3787. d.all = *(volatile U32 *)REG_PLL_IDSP_CTRL2;
  3788. d.bitc.pwrdn = data;
  3789. *(volatile U32 *)REG_PLL_IDSP_CTRL2 = d.all;
  3790. #if GH_PLL_ENABLE_DEBUG_PRINT
  3791. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_CTRL2_PWRDN] <-- 0x%08x\n",
  3792. REG_PLL_IDSP_CTRL2,d.all,d.all);
  3793. #endif
  3794. }
  3795. GH_INLINE U8 GH_PLL_get_IDSP_CTRL2_PWRDN(void)
  3796. {
  3797. GH_PLL_IDSP_CTRL2_S tmp_value;
  3798. U32 value = (*(volatile U32 *)REG_PLL_IDSP_CTRL2);
  3799. tmp_value.all = value;
  3800. #if GH_PLL_ENABLE_DEBUG_PRINT
  3801. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_CTRL2_PWRDN] --> 0x%08x\n",
  3802. REG_PLL_IDSP_CTRL2,value);
  3803. #endif
  3804. return tmp_value.bitc.pwrdn;
  3805. }
  3806. GH_INLINE void GH_PLL_set_IDSP_CTRL2_LOCK_FORCE(U8 data)
  3807. {
  3808. GH_PLL_IDSP_CTRL2_S d;
  3809. d.all = *(volatile U32 *)REG_PLL_IDSP_CTRL2;
  3810. d.bitc.lock_force = data;
  3811. *(volatile U32 *)REG_PLL_IDSP_CTRL2 = d.all;
  3812. #if GH_PLL_ENABLE_DEBUG_PRINT
  3813. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IDSP_CTRL2_LOCK_FORCE] <-- 0x%08x\n",
  3814. REG_PLL_IDSP_CTRL2,d.all,d.all);
  3815. #endif
  3816. }
  3817. GH_INLINE U8 GH_PLL_get_IDSP_CTRL2_LOCK_FORCE(void)
  3818. {
  3819. GH_PLL_IDSP_CTRL2_S tmp_value;
  3820. U32 value = (*(volatile U32 *)REG_PLL_IDSP_CTRL2);
  3821. tmp_value.all = value;
  3822. #if GH_PLL_ENABLE_DEBUG_PRINT
  3823. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IDSP_CTRL2_LOCK_FORCE] --> 0x%08x\n",
  3824. REG_PLL_IDSP_CTRL2,value);
  3825. #endif
  3826. return tmp_value.bitc.lock_force;
  3827. }
  3828. #endif /* GH_INLINE_LEVEL == 0 */
  3829. /*----------------------------------------------------------------------------*/
  3830. /* register PLL_SCALER_CORE_POST (read/write) */
  3831. /*----------------------------------------------------------------------------*/
  3832. #if GH_INLINE_LEVEL == 0
  3833. /*! \brief Writes the register 'PLL_SCALER_CORE_POST'. */
  3834. void GH_PLL_set_SCALER_CORE_POST(U32 data);
  3835. /*! \brief Reads the register 'PLL_SCALER_CORE_POST'. */
  3836. U32 GH_PLL_get_SCALER_CORE_POST(void);
  3837. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_CORE_POST'. */
  3838. void GH_PLL_set_SCALER_CORE_POST_Div(U8 data);
  3839. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_CORE_POST'. */
  3840. U8 GH_PLL_get_SCALER_CORE_POST_Div(void);
  3841. #else /* GH_INLINE_LEVEL == 0 */
  3842. GH_INLINE void GH_PLL_set_SCALER_CORE_POST(U32 data)
  3843. {
  3844. *(volatile U32 *)REG_PLL_SCALER_CORE_POST = data;
  3845. #if GH_PLL_ENABLE_DEBUG_PRINT
  3846. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_CORE_POST] <-- 0x%08x\n",
  3847. REG_PLL_SCALER_CORE_POST,data,data);
  3848. #endif
  3849. }
  3850. GH_INLINE U32 GH_PLL_get_SCALER_CORE_POST(void)
  3851. {
  3852. U32 value = (*(volatile U32 *)REG_PLL_SCALER_CORE_POST);
  3853. #if GH_PLL_ENABLE_DEBUG_PRINT
  3854. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_CORE_POST] --> 0x%08x\n",
  3855. REG_PLL_SCALER_CORE_POST,value);
  3856. #endif
  3857. return value;
  3858. }
  3859. GH_INLINE void GH_PLL_set_SCALER_CORE_POST_Div(U8 data)
  3860. {
  3861. GH_PLL_SCALER_CORE_POST_S d;
  3862. d.all = *(volatile U32 *)REG_PLL_SCALER_CORE_POST;
  3863. d.bitc.div = data;
  3864. *(volatile U32 *)REG_PLL_SCALER_CORE_POST = d.all;
  3865. #if GH_PLL_ENABLE_DEBUG_PRINT
  3866. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_CORE_POST_Div] <-- 0x%08x\n",
  3867. REG_PLL_SCALER_CORE_POST,d.all,d.all);
  3868. #endif
  3869. }
  3870. GH_INLINE U8 GH_PLL_get_SCALER_CORE_POST_Div(void)
  3871. {
  3872. GH_PLL_SCALER_CORE_POST_S tmp_value;
  3873. U32 value = (*(volatile U32 *)REG_PLL_SCALER_CORE_POST);
  3874. tmp_value.all = value;
  3875. #if GH_PLL_ENABLE_DEBUG_PRINT
  3876. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_CORE_POST_Div] --> 0x%08x\n",
  3877. REG_PLL_SCALER_CORE_POST,value);
  3878. #endif
  3879. return tmp_value.bitc.div;
  3880. }
  3881. #endif /* GH_INLINE_LEVEL == 0 */
  3882. /*----------------------------------------------------------------------------*/
  3883. /* register PLL_SENSOR_CTRL2 (read/write) */
  3884. /*----------------------------------------------------------------------------*/
  3885. #if GH_INLINE_LEVEL == 0
  3886. /*! \brief Writes the register 'PLL_SENSOR_CTRL2'. */
  3887. void GH_PLL_set_SENSOR_CTRL2(U32 data);
  3888. /*! \brief Reads the register 'PLL_SENSOR_CTRL2'. */
  3889. U32 GH_PLL_get_SENSOR_CTRL2(void);
  3890. /*! \brief Writes the bit group 'BYPASS' of register 'PLL_SENSOR_CTRL2'. */
  3891. void GH_PLL_set_SENSOR_CTRL2_BYPASS(U8 data);
  3892. /*! \brief Reads the bit group 'BYPASS' of register 'PLL_SENSOR_CTRL2'. */
  3893. U8 GH_PLL_get_SENSOR_CTRL2_BYPASS(void);
  3894. /*! \brief Writes the bit group 'FOUTVCOPD' of register 'PLL_SENSOR_CTRL2'. */
  3895. void GH_PLL_set_SENSOR_CTRL2_FOUTVCOPD(U8 data);
  3896. /*! \brief Reads the bit group 'FOUTVCOPD' of register 'PLL_SENSOR_CTRL2'. */
  3897. U8 GH_PLL_get_SENSOR_CTRL2_FOUTVCOPD(void);
  3898. /*! \brief Writes the bit group 'FOUT4PHASEPD' of register 'PLL_SENSOR_CTRL2'. */
  3899. void GH_PLL_set_SENSOR_CTRL2_FOUT4PHASEPD(U8 data);
  3900. /*! \brief Reads the bit group 'FOUT4PHASEPD' of register 'PLL_SENSOR_CTRL2'. */
  3901. U8 GH_PLL_get_SENSOR_CTRL2_FOUT4PHASEPD(void);
  3902. /*! \brief Writes the bit group 'FOUTPOSTDIVPD' of register 'PLL_SENSOR_CTRL2'. */
  3903. void GH_PLL_set_SENSOR_CTRL2_FOUTPOSTDIVPD(U8 data);
  3904. /*! \brief Reads the bit group 'FOUTPOSTDIVPD' of register 'PLL_SENSOR_CTRL2'. */
  3905. U8 GH_PLL_get_SENSOR_CTRL2_FOUTPOSTDIVPD(void);
  3906. /*! \brief Writes the bit group 'DSMPD' of register 'PLL_SENSOR_CTRL2'. */
  3907. void GH_PLL_set_SENSOR_CTRL2_DSMPD(U8 data);
  3908. /*! \brief Reads the bit group 'DSMPD' of register 'PLL_SENSOR_CTRL2'. */
  3909. U8 GH_PLL_get_SENSOR_CTRL2_DSMPD(void);
  3910. /*! \brief Writes the bit group 'DACPD' of register 'PLL_SENSOR_CTRL2'. */
  3911. void GH_PLL_set_SENSOR_CTRL2_DACPD(U8 data);
  3912. /*! \brief Reads the bit group 'DACPD' of register 'PLL_SENSOR_CTRL2'. */
  3913. U8 GH_PLL_get_SENSOR_CTRL2_DACPD(void);
  3914. /*! \brief Writes the bit group 'PWRDN' of register 'PLL_SENSOR_CTRL2'. */
  3915. void GH_PLL_set_SENSOR_CTRL2_PWRDN(U8 data);
  3916. /*! \brief Reads the bit group 'PWRDN' of register 'PLL_SENSOR_CTRL2'. */
  3917. U8 GH_PLL_get_SENSOR_CTRL2_PWRDN(void);
  3918. /*! \brief Writes the bit group 'LOCK_FORCE' of register 'PLL_SENSOR_CTRL2'. */
  3919. void GH_PLL_set_SENSOR_CTRL2_LOCK_FORCE(U8 data);
  3920. /*! \brief Reads the bit group 'LOCK_FORCE' of register 'PLL_SENSOR_CTRL2'. */
  3921. U8 GH_PLL_get_SENSOR_CTRL2_LOCK_FORCE(void);
  3922. #else /* GH_INLINE_LEVEL == 0 */
  3923. GH_INLINE void GH_PLL_set_SENSOR_CTRL2(U32 data)
  3924. {
  3925. *(volatile U32 *)REG_PLL_SENSOR_CTRL2 = data;
  3926. #if GH_PLL_ENABLE_DEBUG_PRINT
  3927. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_CTRL2] <-- 0x%08x\n",
  3928. REG_PLL_SENSOR_CTRL2,data,data);
  3929. #endif
  3930. }
  3931. GH_INLINE U32 GH_PLL_get_SENSOR_CTRL2(void)
  3932. {
  3933. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_CTRL2);
  3934. #if GH_PLL_ENABLE_DEBUG_PRINT
  3935. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_CTRL2] --> 0x%08x\n",
  3936. REG_PLL_SENSOR_CTRL2,value);
  3937. #endif
  3938. return value;
  3939. }
  3940. GH_INLINE void GH_PLL_set_SENSOR_CTRL2_BYPASS(U8 data)
  3941. {
  3942. GH_PLL_SENSOR_CTRL2_S d;
  3943. d.all = *(volatile U32 *)REG_PLL_SENSOR_CTRL2;
  3944. d.bitc.bypass = data;
  3945. *(volatile U32 *)REG_PLL_SENSOR_CTRL2 = d.all;
  3946. #if GH_PLL_ENABLE_DEBUG_PRINT
  3947. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_CTRL2_BYPASS] <-- 0x%08x\n",
  3948. REG_PLL_SENSOR_CTRL2,d.all,d.all);
  3949. #endif
  3950. }
  3951. GH_INLINE U8 GH_PLL_get_SENSOR_CTRL2_BYPASS(void)
  3952. {
  3953. GH_PLL_SENSOR_CTRL2_S tmp_value;
  3954. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_CTRL2);
  3955. tmp_value.all = value;
  3956. #if GH_PLL_ENABLE_DEBUG_PRINT
  3957. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_CTRL2_BYPASS] --> 0x%08x\n",
  3958. REG_PLL_SENSOR_CTRL2,value);
  3959. #endif
  3960. return tmp_value.bitc.bypass;
  3961. }
  3962. GH_INLINE void GH_PLL_set_SENSOR_CTRL2_FOUTVCOPD(U8 data)
  3963. {
  3964. GH_PLL_SENSOR_CTRL2_S d;
  3965. d.all = *(volatile U32 *)REG_PLL_SENSOR_CTRL2;
  3966. d.bitc.foutvcopd = data;
  3967. *(volatile U32 *)REG_PLL_SENSOR_CTRL2 = d.all;
  3968. #if GH_PLL_ENABLE_DEBUG_PRINT
  3969. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_CTRL2_FOUTVCOPD] <-- 0x%08x\n",
  3970. REG_PLL_SENSOR_CTRL2,d.all,d.all);
  3971. #endif
  3972. }
  3973. GH_INLINE U8 GH_PLL_get_SENSOR_CTRL2_FOUTVCOPD(void)
  3974. {
  3975. GH_PLL_SENSOR_CTRL2_S tmp_value;
  3976. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_CTRL2);
  3977. tmp_value.all = value;
  3978. #if GH_PLL_ENABLE_DEBUG_PRINT
  3979. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_CTRL2_FOUTVCOPD] --> 0x%08x\n",
  3980. REG_PLL_SENSOR_CTRL2,value);
  3981. #endif
  3982. return tmp_value.bitc.foutvcopd;
  3983. }
  3984. GH_INLINE void GH_PLL_set_SENSOR_CTRL2_FOUT4PHASEPD(U8 data)
  3985. {
  3986. GH_PLL_SENSOR_CTRL2_S d;
  3987. d.all = *(volatile U32 *)REG_PLL_SENSOR_CTRL2;
  3988. d.bitc.fout4phasepd = data;
  3989. *(volatile U32 *)REG_PLL_SENSOR_CTRL2 = d.all;
  3990. #if GH_PLL_ENABLE_DEBUG_PRINT
  3991. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_CTRL2_FOUT4PHASEPD] <-- 0x%08x\n",
  3992. REG_PLL_SENSOR_CTRL2,d.all,d.all);
  3993. #endif
  3994. }
  3995. GH_INLINE U8 GH_PLL_get_SENSOR_CTRL2_FOUT4PHASEPD(void)
  3996. {
  3997. GH_PLL_SENSOR_CTRL2_S tmp_value;
  3998. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_CTRL2);
  3999. tmp_value.all = value;
  4000. #if GH_PLL_ENABLE_DEBUG_PRINT
  4001. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_CTRL2_FOUT4PHASEPD] --> 0x%08x\n",
  4002. REG_PLL_SENSOR_CTRL2,value);
  4003. #endif
  4004. return tmp_value.bitc.fout4phasepd;
  4005. }
  4006. GH_INLINE void GH_PLL_set_SENSOR_CTRL2_FOUTPOSTDIVPD(U8 data)
  4007. {
  4008. GH_PLL_SENSOR_CTRL2_S d;
  4009. d.all = *(volatile U32 *)REG_PLL_SENSOR_CTRL2;
  4010. d.bitc.foutpostdivpd = data;
  4011. *(volatile U32 *)REG_PLL_SENSOR_CTRL2 = d.all;
  4012. #if GH_PLL_ENABLE_DEBUG_PRINT
  4013. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_CTRL2_FOUTPOSTDIVPD] <-- 0x%08x\n",
  4014. REG_PLL_SENSOR_CTRL2,d.all,d.all);
  4015. #endif
  4016. }
  4017. GH_INLINE U8 GH_PLL_get_SENSOR_CTRL2_FOUTPOSTDIVPD(void)
  4018. {
  4019. GH_PLL_SENSOR_CTRL2_S tmp_value;
  4020. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_CTRL2);
  4021. tmp_value.all = value;
  4022. #if GH_PLL_ENABLE_DEBUG_PRINT
  4023. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_CTRL2_FOUTPOSTDIVPD] --> 0x%08x\n",
  4024. REG_PLL_SENSOR_CTRL2,value);
  4025. #endif
  4026. return tmp_value.bitc.foutpostdivpd;
  4027. }
  4028. GH_INLINE void GH_PLL_set_SENSOR_CTRL2_DSMPD(U8 data)
  4029. {
  4030. GH_PLL_SENSOR_CTRL2_S d;
  4031. d.all = *(volatile U32 *)REG_PLL_SENSOR_CTRL2;
  4032. d.bitc.dsmpd = data;
  4033. *(volatile U32 *)REG_PLL_SENSOR_CTRL2 = d.all;
  4034. #if GH_PLL_ENABLE_DEBUG_PRINT
  4035. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_CTRL2_DSMPD] <-- 0x%08x\n",
  4036. REG_PLL_SENSOR_CTRL2,d.all,d.all);
  4037. #endif
  4038. }
  4039. GH_INLINE U8 GH_PLL_get_SENSOR_CTRL2_DSMPD(void)
  4040. {
  4041. GH_PLL_SENSOR_CTRL2_S tmp_value;
  4042. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_CTRL2);
  4043. tmp_value.all = value;
  4044. #if GH_PLL_ENABLE_DEBUG_PRINT
  4045. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_CTRL2_DSMPD] --> 0x%08x\n",
  4046. REG_PLL_SENSOR_CTRL2,value);
  4047. #endif
  4048. return tmp_value.bitc.dsmpd;
  4049. }
  4050. GH_INLINE void GH_PLL_set_SENSOR_CTRL2_DACPD(U8 data)
  4051. {
  4052. GH_PLL_SENSOR_CTRL2_S d;
  4053. d.all = *(volatile U32 *)REG_PLL_SENSOR_CTRL2;
  4054. d.bitc.dacpd = data;
  4055. *(volatile U32 *)REG_PLL_SENSOR_CTRL2 = d.all;
  4056. #if GH_PLL_ENABLE_DEBUG_PRINT
  4057. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_CTRL2_DACPD] <-- 0x%08x\n",
  4058. REG_PLL_SENSOR_CTRL2,d.all,d.all);
  4059. #endif
  4060. }
  4061. GH_INLINE U8 GH_PLL_get_SENSOR_CTRL2_DACPD(void)
  4062. {
  4063. GH_PLL_SENSOR_CTRL2_S tmp_value;
  4064. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_CTRL2);
  4065. tmp_value.all = value;
  4066. #if GH_PLL_ENABLE_DEBUG_PRINT
  4067. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_CTRL2_DACPD] --> 0x%08x\n",
  4068. REG_PLL_SENSOR_CTRL2,value);
  4069. #endif
  4070. return tmp_value.bitc.dacpd;
  4071. }
  4072. GH_INLINE void GH_PLL_set_SENSOR_CTRL2_PWRDN(U8 data)
  4073. {
  4074. GH_PLL_SENSOR_CTRL2_S d;
  4075. d.all = *(volatile U32 *)REG_PLL_SENSOR_CTRL2;
  4076. d.bitc.pwrdn = data;
  4077. *(volatile U32 *)REG_PLL_SENSOR_CTRL2 = d.all;
  4078. #if GH_PLL_ENABLE_DEBUG_PRINT
  4079. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_CTRL2_PWRDN] <-- 0x%08x\n",
  4080. REG_PLL_SENSOR_CTRL2,d.all,d.all);
  4081. #endif
  4082. }
  4083. GH_INLINE U8 GH_PLL_get_SENSOR_CTRL2_PWRDN(void)
  4084. {
  4085. GH_PLL_SENSOR_CTRL2_S tmp_value;
  4086. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_CTRL2);
  4087. tmp_value.all = value;
  4088. #if GH_PLL_ENABLE_DEBUG_PRINT
  4089. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_CTRL2_PWRDN] --> 0x%08x\n",
  4090. REG_PLL_SENSOR_CTRL2,value);
  4091. #endif
  4092. return tmp_value.bitc.pwrdn;
  4093. }
  4094. GH_INLINE void GH_PLL_set_SENSOR_CTRL2_LOCK_FORCE(U8 data)
  4095. {
  4096. GH_PLL_SENSOR_CTRL2_S d;
  4097. d.all = *(volatile U32 *)REG_PLL_SENSOR_CTRL2;
  4098. d.bitc.lock_force = data;
  4099. *(volatile U32 *)REG_PLL_SENSOR_CTRL2 = d.all;
  4100. #if GH_PLL_ENABLE_DEBUG_PRINT
  4101. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SENSOR_CTRL2_LOCK_FORCE] <-- 0x%08x\n",
  4102. REG_PLL_SENSOR_CTRL2,d.all,d.all);
  4103. #endif
  4104. }
  4105. GH_INLINE U8 GH_PLL_get_SENSOR_CTRL2_LOCK_FORCE(void)
  4106. {
  4107. GH_PLL_SENSOR_CTRL2_S tmp_value;
  4108. U32 value = (*(volatile U32 *)REG_PLL_SENSOR_CTRL2);
  4109. tmp_value.all = value;
  4110. #if GH_PLL_ENABLE_DEBUG_PRINT
  4111. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SENSOR_CTRL2_LOCK_FORCE] --> 0x%08x\n",
  4112. REG_PLL_SENSOR_CTRL2,value);
  4113. #endif
  4114. return tmp_value.bitc.lock_force;
  4115. }
  4116. #endif /* GH_INLINE_LEVEL == 0 */
  4117. /*----------------------------------------------------------------------------*/
  4118. /* register PLL_AUDIO_CTRL2 (read/write) */
  4119. /*----------------------------------------------------------------------------*/
  4120. #if GH_INLINE_LEVEL == 0
  4121. /*! \brief Writes the register 'PLL_AUDIO_CTRL2'. */
  4122. void GH_PLL_set_AUDIO_CTRL2(U32 data);
  4123. /*! \brief Reads the register 'PLL_AUDIO_CTRL2'. */
  4124. U32 GH_PLL_get_AUDIO_CTRL2(void);
  4125. /*! \brief Writes the bit group 'BYPASS' of register 'PLL_AUDIO_CTRL2'. */
  4126. void GH_PLL_set_AUDIO_CTRL2_BYPASS(U8 data);
  4127. /*! \brief Reads the bit group 'BYPASS' of register 'PLL_AUDIO_CTRL2'. */
  4128. U8 GH_PLL_get_AUDIO_CTRL2_BYPASS(void);
  4129. /*! \brief Writes the bit group 'FOUTVCOPD' of register 'PLL_AUDIO_CTRL2'. */
  4130. void GH_PLL_set_AUDIO_CTRL2_FOUTVCOPD(U8 data);
  4131. /*! \brief Reads the bit group 'FOUTVCOPD' of register 'PLL_AUDIO_CTRL2'. */
  4132. U8 GH_PLL_get_AUDIO_CTRL2_FOUTVCOPD(void);
  4133. /*! \brief Writes the bit group 'FOUT4PHASEPD' of register 'PLL_AUDIO_CTRL2'. */
  4134. void GH_PLL_set_AUDIO_CTRL2_FOUT4PHASEPD(U8 data);
  4135. /*! \brief Reads the bit group 'FOUT4PHASEPD' of register 'PLL_AUDIO_CTRL2'. */
  4136. U8 GH_PLL_get_AUDIO_CTRL2_FOUT4PHASEPD(void);
  4137. /*! \brief Writes the bit group 'FOUTPOSTDIVPD' of register 'PLL_AUDIO_CTRL2'. */
  4138. void GH_PLL_set_AUDIO_CTRL2_FOUTPOSTDIVPD(U8 data);
  4139. /*! \brief Reads the bit group 'FOUTPOSTDIVPD' of register 'PLL_AUDIO_CTRL2'. */
  4140. U8 GH_PLL_get_AUDIO_CTRL2_FOUTPOSTDIVPD(void);
  4141. /*! \brief Writes the bit group 'DSMPD' of register 'PLL_AUDIO_CTRL2'. */
  4142. void GH_PLL_set_AUDIO_CTRL2_DSMPD(U8 data);
  4143. /*! \brief Reads the bit group 'DSMPD' of register 'PLL_AUDIO_CTRL2'. */
  4144. U8 GH_PLL_get_AUDIO_CTRL2_DSMPD(void);
  4145. /*! \brief Writes the bit group 'DACPD' of register 'PLL_AUDIO_CTRL2'. */
  4146. void GH_PLL_set_AUDIO_CTRL2_DACPD(U8 data);
  4147. /*! \brief Reads the bit group 'DACPD' of register 'PLL_AUDIO_CTRL2'. */
  4148. U8 GH_PLL_get_AUDIO_CTRL2_DACPD(void);
  4149. /*! \brief Writes the bit group 'PWRDN' of register 'PLL_AUDIO_CTRL2'. */
  4150. void GH_PLL_set_AUDIO_CTRL2_PWRDN(U8 data);
  4151. /*! \brief Reads the bit group 'PWRDN' of register 'PLL_AUDIO_CTRL2'. */
  4152. U8 GH_PLL_get_AUDIO_CTRL2_PWRDN(void);
  4153. /*! \brief Writes the bit group 'LOCK_FORCE' of register 'PLL_AUDIO_CTRL2'. */
  4154. void GH_PLL_set_AUDIO_CTRL2_LOCK_FORCE(U8 data);
  4155. /*! \brief Reads the bit group 'LOCK_FORCE' of register 'PLL_AUDIO_CTRL2'. */
  4156. U8 GH_PLL_get_AUDIO_CTRL2_LOCK_FORCE(void);
  4157. #else /* GH_INLINE_LEVEL == 0 */
  4158. GH_INLINE void GH_PLL_set_AUDIO_CTRL2(U32 data)
  4159. {
  4160. *(volatile U32 *)REG_PLL_AUDIO_CTRL2 = data;
  4161. #if GH_PLL_ENABLE_DEBUG_PRINT
  4162. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_CTRL2] <-- 0x%08x\n",
  4163. REG_PLL_AUDIO_CTRL2,data,data);
  4164. #endif
  4165. }
  4166. GH_INLINE U32 GH_PLL_get_AUDIO_CTRL2(void)
  4167. {
  4168. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_CTRL2);
  4169. #if GH_PLL_ENABLE_DEBUG_PRINT
  4170. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_CTRL2] --> 0x%08x\n",
  4171. REG_PLL_AUDIO_CTRL2,value);
  4172. #endif
  4173. return value;
  4174. }
  4175. GH_INLINE void GH_PLL_set_AUDIO_CTRL2_BYPASS(U8 data)
  4176. {
  4177. GH_PLL_AUDIO_CTRL2_S d;
  4178. d.all = *(volatile U32 *)REG_PLL_AUDIO_CTRL2;
  4179. d.bitc.bypass = data;
  4180. *(volatile U32 *)REG_PLL_AUDIO_CTRL2 = d.all;
  4181. #if GH_PLL_ENABLE_DEBUG_PRINT
  4182. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_CTRL2_BYPASS] <-- 0x%08x\n",
  4183. REG_PLL_AUDIO_CTRL2,d.all,d.all);
  4184. #endif
  4185. }
  4186. GH_INLINE U8 GH_PLL_get_AUDIO_CTRL2_BYPASS(void)
  4187. {
  4188. GH_PLL_AUDIO_CTRL2_S tmp_value;
  4189. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_CTRL2);
  4190. tmp_value.all = value;
  4191. #if GH_PLL_ENABLE_DEBUG_PRINT
  4192. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_CTRL2_BYPASS] --> 0x%08x\n",
  4193. REG_PLL_AUDIO_CTRL2,value);
  4194. #endif
  4195. return tmp_value.bitc.bypass;
  4196. }
  4197. GH_INLINE void GH_PLL_set_AUDIO_CTRL2_FOUTVCOPD(U8 data)
  4198. {
  4199. GH_PLL_AUDIO_CTRL2_S d;
  4200. d.all = *(volatile U32 *)REG_PLL_AUDIO_CTRL2;
  4201. d.bitc.foutvcopd = data;
  4202. *(volatile U32 *)REG_PLL_AUDIO_CTRL2 = d.all;
  4203. #if GH_PLL_ENABLE_DEBUG_PRINT
  4204. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_CTRL2_FOUTVCOPD] <-- 0x%08x\n",
  4205. REG_PLL_AUDIO_CTRL2,d.all,d.all);
  4206. #endif
  4207. }
  4208. GH_INLINE U8 GH_PLL_get_AUDIO_CTRL2_FOUTVCOPD(void)
  4209. {
  4210. GH_PLL_AUDIO_CTRL2_S tmp_value;
  4211. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_CTRL2);
  4212. tmp_value.all = value;
  4213. #if GH_PLL_ENABLE_DEBUG_PRINT
  4214. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_CTRL2_FOUTVCOPD] --> 0x%08x\n",
  4215. REG_PLL_AUDIO_CTRL2,value);
  4216. #endif
  4217. return tmp_value.bitc.foutvcopd;
  4218. }
  4219. GH_INLINE void GH_PLL_set_AUDIO_CTRL2_FOUT4PHASEPD(U8 data)
  4220. {
  4221. GH_PLL_AUDIO_CTRL2_S d;
  4222. d.all = *(volatile U32 *)REG_PLL_AUDIO_CTRL2;
  4223. d.bitc.fout4phasepd = data;
  4224. *(volatile U32 *)REG_PLL_AUDIO_CTRL2 = d.all;
  4225. #if GH_PLL_ENABLE_DEBUG_PRINT
  4226. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_CTRL2_FOUT4PHASEPD] <-- 0x%08x\n",
  4227. REG_PLL_AUDIO_CTRL2,d.all,d.all);
  4228. #endif
  4229. }
  4230. GH_INLINE U8 GH_PLL_get_AUDIO_CTRL2_FOUT4PHASEPD(void)
  4231. {
  4232. GH_PLL_AUDIO_CTRL2_S tmp_value;
  4233. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_CTRL2);
  4234. tmp_value.all = value;
  4235. #if GH_PLL_ENABLE_DEBUG_PRINT
  4236. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_CTRL2_FOUT4PHASEPD] --> 0x%08x\n",
  4237. REG_PLL_AUDIO_CTRL2,value);
  4238. #endif
  4239. return tmp_value.bitc.fout4phasepd;
  4240. }
  4241. GH_INLINE void GH_PLL_set_AUDIO_CTRL2_FOUTPOSTDIVPD(U8 data)
  4242. {
  4243. GH_PLL_AUDIO_CTRL2_S d;
  4244. d.all = *(volatile U32 *)REG_PLL_AUDIO_CTRL2;
  4245. d.bitc.foutpostdivpd = data;
  4246. *(volatile U32 *)REG_PLL_AUDIO_CTRL2 = d.all;
  4247. #if GH_PLL_ENABLE_DEBUG_PRINT
  4248. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_CTRL2_FOUTPOSTDIVPD] <-- 0x%08x\n",
  4249. REG_PLL_AUDIO_CTRL2,d.all,d.all);
  4250. #endif
  4251. }
  4252. GH_INLINE U8 GH_PLL_get_AUDIO_CTRL2_FOUTPOSTDIVPD(void)
  4253. {
  4254. GH_PLL_AUDIO_CTRL2_S tmp_value;
  4255. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_CTRL2);
  4256. tmp_value.all = value;
  4257. #if GH_PLL_ENABLE_DEBUG_PRINT
  4258. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_CTRL2_FOUTPOSTDIVPD] --> 0x%08x\n",
  4259. REG_PLL_AUDIO_CTRL2,value);
  4260. #endif
  4261. return tmp_value.bitc.foutpostdivpd;
  4262. }
  4263. GH_INLINE void GH_PLL_set_AUDIO_CTRL2_DSMPD(U8 data)
  4264. {
  4265. GH_PLL_AUDIO_CTRL2_S d;
  4266. d.all = *(volatile U32 *)REG_PLL_AUDIO_CTRL2;
  4267. d.bitc.dsmpd = data;
  4268. *(volatile U32 *)REG_PLL_AUDIO_CTRL2 = d.all;
  4269. #if GH_PLL_ENABLE_DEBUG_PRINT
  4270. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_CTRL2_DSMPD] <-- 0x%08x\n",
  4271. REG_PLL_AUDIO_CTRL2,d.all,d.all);
  4272. #endif
  4273. }
  4274. GH_INLINE U8 GH_PLL_get_AUDIO_CTRL2_DSMPD(void)
  4275. {
  4276. GH_PLL_AUDIO_CTRL2_S tmp_value;
  4277. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_CTRL2);
  4278. tmp_value.all = value;
  4279. #if GH_PLL_ENABLE_DEBUG_PRINT
  4280. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_CTRL2_DSMPD] --> 0x%08x\n",
  4281. REG_PLL_AUDIO_CTRL2,value);
  4282. #endif
  4283. return tmp_value.bitc.dsmpd;
  4284. }
  4285. GH_INLINE void GH_PLL_set_AUDIO_CTRL2_DACPD(U8 data)
  4286. {
  4287. GH_PLL_AUDIO_CTRL2_S d;
  4288. d.all = *(volatile U32 *)REG_PLL_AUDIO_CTRL2;
  4289. d.bitc.dacpd = data;
  4290. *(volatile U32 *)REG_PLL_AUDIO_CTRL2 = d.all;
  4291. #if GH_PLL_ENABLE_DEBUG_PRINT
  4292. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_CTRL2_DACPD] <-- 0x%08x\n",
  4293. REG_PLL_AUDIO_CTRL2,d.all,d.all);
  4294. #endif
  4295. }
  4296. GH_INLINE U8 GH_PLL_get_AUDIO_CTRL2_DACPD(void)
  4297. {
  4298. GH_PLL_AUDIO_CTRL2_S tmp_value;
  4299. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_CTRL2);
  4300. tmp_value.all = value;
  4301. #if GH_PLL_ENABLE_DEBUG_PRINT
  4302. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_CTRL2_DACPD] --> 0x%08x\n",
  4303. REG_PLL_AUDIO_CTRL2,value);
  4304. #endif
  4305. return tmp_value.bitc.dacpd;
  4306. }
  4307. GH_INLINE void GH_PLL_set_AUDIO_CTRL2_PWRDN(U8 data)
  4308. {
  4309. GH_PLL_AUDIO_CTRL2_S d;
  4310. d.all = *(volatile U32 *)REG_PLL_AUDIO_CTRL2;
  4311. d.bitc.pwrdn = data;
  4312. *(volatile U32 *)REG_PLL_AUDIO_CTRL2 = d.all;
  4313. #if GH_PLL_ENABLE_DEBUG_PRINT
  4314. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_CTRL2_PWRDN] <-- 0x%08x\n",
  4315. REG_PLL_AUDIO_CTRL2,d.all,d.all);
  4316. #endif
  4317. }
  4318. GH_INLINE U8 GH_PLL_get_AUDIO_CTRL2_PWRDN(void)
  4319. {
  4320. GH_PLL_AUDIO_CTRL2_S tmp_value;
  4321. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_CTRL2);
  4322. tmp_value.all = value;
  4323. #if GH_PLL_ENABLE_DEBUG_PRINT
  4324. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_CTRL2_PWRDN] --> 0x%08x\n",
  4325. REG_PLL_AUDIO_CTRL2,value);
  4326. #endif
  4327. return tmp_value.bitc.pwrdn;
  4328. }
  4329. GH_INLINE void GH_PLL_set_AUDIO_CTRL2_LOCK_FORCE(U8 data)
  4330. {
  4331. GH_PLL_AUDIO_CTRL2_S d;
  4332. d.all = *(volatile U32 *)REG_PLL_AUDIO_CTRL2;
  4333. d.bitc.lock_force = data;
  4334. *(volatile U32 *)REG_PLL_AUDIO_CTRL2 = d.all;
  4335. #if GH_PLL_ENABLE_DEBUG_PRINT
  4336. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AUDIO_CTRL2_LOCK_FORCE] <-- 0x%08x\n",
  4337. REG_PLL_AUDIO_CTRL2,d.all,d.all);
  4338. #endif
  4339. }
  4340. GH_INLINE U8 GH_PLL_get_AUDIO_CTRL2_LOCK_FORCE(void)
  4341. {
  4342. GH_PLL_AUDIO_CTRL2_S tmp_value;
  4343. U32 value = (*(volatile U32 *)REG_PLL_AUDIO_CTRL2);
  4344. tmp_value.all = value;
  4345. #if GH_PLL_ENABLE_DEBUG_PRINT
  4346. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AUDIO_CTRL2_LOCK_FORCE] --> 0x%08x\n",
  4347. REG_PLL_AUDIO_CTRL2,value);
  4348. #endif
  4349. return tmp_value.bitc.lock_force;
  4350. }
  4351. #endif /* GH_INLINE_LEVEL == 0 */
  4352. /*----------------------------------------------------------------------------*/
  4353. /* register PLL_VIDEO_CTRL2 (read/write) */
  4354. /*----------------------------------------------------------------------------*/
  4355. #if GH_INLINE_LEVEL == 0
  4356. /*! \brief Writes the register 'PLL_VIDEO_CTRL2'. */
  4357. void GH_PLL_set_VIDEO_CTRL2(U32 data);
  4358. /*! \brief Reads the register 'PLL_VIDEO_CTRL2'. */
  4359. U32 GH_PLL_get_VIDEO_CTRL2(void);
  4360. /*! \brief Writes the bit group 'BYPASS' of register 'PLL_VIDEO_CTRL2'. */
  4361. void GH_PLL_set_VIDEO_CTRL2_BYPASS(U8 data);
  4362. /*! \brief Reads the bit group 'BYPASS' of register 'PLL_VIDEO_CTRL2'. */
  4363. U8 GH_PLL_get_VIDEO_CTRL2_BYPASS(void);
  4364. /*! \brief Writes the bit group 'FOUTVCOPD' of register 'PLL_VIDEO_CTRL2'. */
  4365. void GH_PLL_set_VIDEO_CTRL2_FOUTVCOPD(U8 data);
  4366. /*! \brief Reads the bit group 'FOUTVCOPD' of register 'PLL_VIDEO_CTRL2'. */
  4367. U8 GH_PLL_get_VIDEO_CTRL2_FOUTVCOPD(void);
  4368. /*! \brief Writes the bit group 'FOUT4PHASEPD' of register 'PLL_VIDEO_CTRL2'. */
  4369. void GH_PLL_set_VIDEO_CTRL2_FOUT4PHASEPD(U8 data);
  4370. /*! \brief Reads the bit group 'FOUT4PHASEPD' of register 'PLL_VIDEO_CTRL2'. */
  4371. U8 GH_PLL_get_VIDEO_CTRL2_FOUT4PHASEPD(void);
  4372. /*! \brief Writes the bit group 'FOUTPOSTDIVPD' of register 'PLL_VIDEO_CTRL2'. */
  4373. void GH_PLL_set_VIDEO_CTRL2_FOUTPOSTDIVPD(U8 data);
  4374. /*! \brief Reads the bit group 'FOUTPOSTDIVPD' of register 'PLL_VIDEO_CTRL2'. */
  4375. U8 GH_PLL_get_VIDEO_CTRL2_FOUTPOSTDIVPD(void);
  4376. /*! \brief Writes the bit group 'DSMPD' of register 'PLL_VIDEO_CTRL2'. */
  4377. void GH_PLL_set_VIDEO_CTRL2_DSMPD(U8 data);
  4378. /*! \brief Reads the bit group 'DSMPD' of register 'PLL_VIDEO_CTRL2'. */
  4379. U8 GH_PLL_get_VIDEO_CTRL2_DSMPD(void);
  4380. /*! \brief Writes the bit group 'DACPD' of register 'PLL_VIDEO_CTRL2'. */
  4381. void GH_PLL_set_VIDEO_CTRL2_DACPD(U8 data);
  4382. /*! \brief Reads the bit group 'DACPD' of register 'PLL_VIDEO_CTRL2'. */
  4383. U8 GH_PLL_get_VIDEO_CTRL2_DACPD(void);
  4384. /*! \brief Writes the bit group 'PWRDN' of register 'PLL_VIDEO_CTRL2'. */
  4385. void GH_PLL_set_VIDEO_CTRL2_PWRDN(U8 data);
  4386. /*! \brief Reads the bit group 'PWRDN' of register 'PLL_VIDEO_CTRL2'. */
  4387. U8 GH_PLL_get_VIDEO_CTRL2_PWRDN(void);
  4388. /*! \brief Writes the bit group 'LOCK_FORCE' of register 'PLL_VIDEO_CTRL2'. */
  4389. void GH_PLL_set_VIDEO_CTRL2_LOCK_FORCE(U8 data);
  4390. /*! \brief Reads the bit group 'LOCK_FORCE' of register 'PLL_VIDEO_CTRL2'. */
  4391. U8 GH_PLL_get_VIDEO_CTRL2_LOCK_FORCE(void);
  4392. #else /* GH_INLINE_LEVEL == 0 */
  4393. GH_INLINE void GH_PLL_set_VIDEO_CTRL2(U32 data)
  4394. {
  4395. *(volatile U32 *)REG_PLL_VIDEO_CTRL2 = data;
  4396. #if GH_PLL_ENABLE_DEBUG_PRINT
  4397. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_CTRL2] <-- 0x%08x\n",
  4398. REG_PLL_VIDEO_CTRL2,data,data);
  4399. #endif
  4400. }
  4401. GH_INLINE U32 GH_PLL_get_VIDEO_CTRL2(void)
  4402. {
  4403. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_CTRL2);
  4404. #if GH_PLL_ENABLE_DEBUG_PRINT
  4405. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_CTRL2] --> 0x%08x\n",
  4406. REG_PLL_VIDEO_CTRL2,value);
  4407. #endif
  4408. return value;
  4409. }
  4410. GH_INLINE void GH_PLL_set_VIDEO_CTRL2_BYPASS(U8 data)
  4411. {
  4412. GH_PLL_VIDEO_CTRL2_S d;
  4413. d.all = *(volatile U32 *)REG_PLL_VIDEO_CTRL2;
  4414. d.bitc.bypass = data;
  4415. *(volatile U32 *)REG_PLL_VIDEO_CTRL2 = d.all;
  4416. #if GH_PLL_ENABLE_DEBUG_PRINT
  4417. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_CTRL2_BYPASS] <-- 0x%08x\n",
  4418. REG_PLL_VIDEO_CTRL2,d.all,d.all);
  4419. #endif
  4420. }
  4421. GH_INLINE U8 GH_PLL_get_VIDEO_CTRL2_BYPASS(void)
  4422. {
  4423. GH_PLL_VIDEO_CTRL2_S tmp_value;
  4424. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_CTRL2);
  4425. tmp_value.all = value;
  4426. #if GH_PLL_ENABLE_DEBUG_PRINT
  4427. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_CTRL2_BYPASS] --> 0x%08x\n",
  4428. REG_PLL_VIDEO_CTRL2,value);
  4429. #endif
  4430. return tmp_value.bitc.bypass;
  4431. }
  4432. GH_INLINE void GH_PLL_set_VIDEO_CTRL2_FOUTVCOPD(U8 data)
  4433. {
  4434. GH_PLL_VIDEO_CTRL2_S d;
  4435. d.all = *(volatile U32 *)REG_PLL_VIDEO_CTRL2;
  4436. d.bitc.foutvcopd = data;
  4437. *(volatile U32 *)REG_PLL_VIDEO_CTRL2 = d.all;
  4438. #if GH_PLL_ENABLE_DEBUG_PRINT
  4439. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_CTRL2_FOUTVCOPD] <-- 0x%08x\n",
  4440. REG_PLL_VIDEO_CTRL2,d.all,d.all);
  4441. #endif
  4442. }
  4443. GH_INLINE U8 GH_PLL_get_VIDEO_CTRL2_FOUTVCOPD(void)
  4444. {
  4445. GH_PLL_VIDEO_CTRL2_S tmp_value;
  4446. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_CTRL2);
  4447. tmp_value.all = value;
  4448. #if GH_PLL_ENABLE_DEBUG_PRINT
  4449. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_CTRL2_FOUTVCOPD] --> 0x%08x\n",
  4450. REG_PLL_VIDEO_CTRL2,value);
  4451. #endif
  4452. return tmp_value.bitc.foutvcopd;
  4453. }
  4454. GH_INLINE void GH_PLL_set_VIDEO_CTRL2_FOUT4PHASEPD(U8 data)
  4455. {
  4456. GH_PLL_VIDEO_CTRL2_S d;
  4457. d.all = *(volatile U32 *)REG_PLL_VIDEO_CTRL2;
  4458. d.bitc.fout4phasepd = data;
  4459. *(volatile U32 *)REG_PLL_VIDEO_CTRL2 = d.all;
  4460. #if GH_PLL_ENABLE_DEBUG_PRINT
  4461. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_CTRL2_FOUT4PHASEPD] <-- 0x%08x\n",
  4462. REG_PLL_VIDEO_CTRL2,d.all,d.all);
  4463. #endif
  4464. }
  4465. GH_INLINE U8 GH_PLL_get_VIDEO_CTRL2_FOUT4PHASEPD(void)
  4466. {
  4467. GH_PLL_VIDEO_CTRL2_S tmp_value;
  4468. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_CTRL2);
  4469. tmp_value.all = value;
  4470. #if GH_PLL_ENABLE_DEBUG_PRINT
  4471. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_CTRL2_FOUT4PHASEPD] --> 0x%08x\n",
  4472. REG_PLL_VIDEO_CTRL2,value);
  4473. #endif
  4474. return tmp_value.bitc.fout4phasepd;
  4475. }
  4476. GH_INLINE void GH_PLL_set_VIDEO_CTRL2_FOUTPOSTDIVPD(U8 data)
  4477. {
  4478. GH_PLL_VIDEO_CTRL2_S d;
  4479. d.all = *(volatile U32 *)REG_PLL_VIDEO_CTRL2;
  4480. d.bitc.foutpostdivpd = data;
  4481. *(volatile U32 *)REG_PLL_VIDEO_CTRL2 = d.all;
  4482. #if GH_PLL_ENABLE_DEBUG_PRINT
  4483. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_CTRL2_FOUTPOSTDIVPD] <-- 0x%08x\n",
  4484. REG_PLL_VIDEO_CTRL2,d.all,d.all);
  4485. #endif
  4486. }
  4487. GH_INLINE U8 GH_PLL_get_VIDEO_CTRL2_FOUTPOSTDIVPD(void)
  4488. {
  4489. GH_PLL_VIDEO_CTRL2_S tmp_value;
  4490. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_CTRL2);
  4491. tmp_value.all = value;
  4492. #if GH_PLL_ENABLE_DEBUG_PRINT
  4493. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_CTRL2_FOUTPOSTDIVPD] --> 0x%08x\n",
  4494. REG_PLL_VIDEO_CTRL2,value);
  4495. #endif
  4496. return tmp_value.bitc.foutpostdivpd;
  4497. }
  4498. GH_INLINE void GH_PLL_set_VIDEO_CTRL2_DSMPD(U8 data)
  4499. {
  4500. GH_PLL_VIDEO_CTRL2_S d;
  4501. d.all = *(volatile U32 *)REG_PLL_VIDEO_CTRL2;
  4502. d.bitc.dsmpd = data;
  4503. *(volatile U32 *)REG_PLL_VIDEO_CTRL2 = d.all;
  4504. #if GH_PLL_ENABLE_DEBUG_PRINT
  4505. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_CTRL2_DSMPD] <-- 0x%08x\n",
  4506. REG_PLL_VIDEO_CTRL2,d.all,d.all);
  4507. #endif
  4508. }
  4509. GH_INLINE U8 GH_PLL_get_VIDEO_CTRL2_DSMPD(void)
  4510. {
  4511. GH_PLL_VIDEO_CTRL2_S tmp_value;
  4512. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_CTRL2);
  4513. tmp_value.all = value;
  4514. #if GH_PLL_ENABLE_DEBUG_PRINT
  4515. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_CTRL2_DSMPD] --> 0x%08x\n",
  4516. REG_PLL_VIDEO_CTRL2,value);
  4517. #endif
  4518. return tmp_value.bitc.dsmpd;
  4519. }
  4520. GH_INLINE void GH_PLL_set_VIDEO_CTRL2_DACPD(U8 data)
  4521. {
  4522. GH_PLL_VIDEO_CTRL2_S d;
  4523. d.all = *(volatile U32 *)REG_PLL_VIDEO_CTRL2;
  4524. d.bitc.dacpd = data;
  4525. *(volatile U32 *)REG_PLL_VIDEO_CTRL2 = d.all;
  4526. #if GH_PLL_ENABLE_DEBUG_PRINT
  4527. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_CTRL2_DACPD] <-- 0x%08x\n",
  4528. REG_PLL_VIDEO_CTRL2,d.all,d.all);
  4529. #endif
  4530. }
  4531. GH_INLINE U8 GH_PLL_get_VIDEO_CTRL2_DACPD(void)
  4532. {
  4533. GH_PLL_VIDEO_CTRL2_S tmp_value;
  4534. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_CTRL2);
  4535. tmp_value.all = value;
  4536. #if GH_PLL_ENABLE_DEBUG_PRINT
  4537. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_CTRL2_DACPD] --> 0x%08x\n",
  4538. REG_PLL_VIDEO_CTRL2,value);
  4539. #endif
  4540. return tmp_value.bitc.dacpd;
  4541. }
  4542. GH_INLINE void GH_PLL_set_VIDEO_CTRL2_PWRDN(U8 data)
  4543. {
  4544. GH_PLL_VIDEO_CTRL2_S d;
  4545. d.all = *(volatile U32 *)REG_PLL_VIDEO_CTRL2;
  4546. d.bitc.pwrdn = data;
  4547. *(volatile U32 *)REG_PLL_VIDEO_CTRL2 = d.all;
  4548. #if GH_PLL_ENABLE_DEBUG_PRINT
  4549. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_CTRL2_PWRDN] <-- 0x%08x\n",
  4550. REG_PLL_VIDEO_CTRL2,d.all,d.all);
  4551. #endif
  4552. }
  4553. GH_INLINE U8 GH_PLL_get_VIDEO_CTRL2_PWRDN(void)
  4554. {
  4555. GH_PLL_VIDEO_CTRL2_S tmp_value;
  4556. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_CTRL2);
  4557. tmp_value.all = value;
  4558. #if GH_PLL_ENABLE_DEBUG_PRINT
  4559. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_CTRL2_PWRDN] --> 0x%08x\n",
  4560. REG_PLL_VIDEO_CTRL2,value);
  4561. #endif
  4562. return tmp_value.bitc.pwrdn;
  4563. }
  4564. GH_INLINE void GH_PLL_set_VIDEO_CTRL2_LOCK_FORCE(U8 data)
  4565. {
  4566. GH_PLL_VIDEO_CTRL2_S d;
  4567. d.all = *(volatile U32 *)REG_PLL_VIDEO_CTRL2;
  4568. d.bitc.lock_force = data;
  4569. *(volatile U32 *)REG_PLL_VIDEO_CTRL2 = d.all;
  4570. #if GH_PLL_ENABLE_DEBUG_PRINT
  4571. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_VIDEO_CTRL2_LOCK_FORCE] <-- 0x%08x\n",
  4572. REG_PLL_VIDEO_CTRL2,d.all,d.all);
  4573. #endif
  4574. }
  4575. GH_INLINE U8 GH_PLL_get_VIDEO_CTRL2_LOCK_FORCE(void)
  4576. {
  4577. GH_PLL_VIDEO_CTRL2_S tmp_value;
  4578. U32 value = (*(volatile U32 *)REG_PLL_VIDEO_CTRL2);
  4579. tmp_value.all = value;
  4580. #if GH_PLL_ENABLE_DEBUG_PRINT
  4581. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_VIDEO_CTRL2_LOCK_FORCE] --> 0x%08x\n",
  4582. REG_PLL_VIDEO_CTRL2,value);
  4583. #endif
  4584. return tmp_value.bitc.lock_force;
  4585. }
  4586. #endif /* GH_INLINE_LEVEL == 0 */
  4587. /*----------------------------------------------------------------------------*/
  4588. /* register PLL_SCALER_DDR_CALIB (read/write) */
  4589. /*----------------------------------------------------------------------------*/
  4590. #if GH_INLINE_LEVEL == 0
  4591. /*! \brief Writes the register 'PLL_SCALER_DDR_CALIB'. */
  4592. void GH_PLL_set_SCALER_DDR_CALIB(U32 data);
  4593. /*! \brief Reads the register 'PLL_SCALER_DDR_CALIB'. */
  4594. U32 GH_PLL_get_SCALER_DDR_CALIB(void);
  4595. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_DDR_CALIB'. */
  4596. void GH_PLL_set_SCALER_DDR_CALIB_Div(U8 data);
  4597. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_DDR_CALIB'. */
  4598. U8 GH_PLL_get_SCALER_DDR_CALIB_Div(void);
  4599. #else /* GH_INLINE_LEVEL == 0 */
  4600. GH_INLINE void GH_PLL_set_SCALER_DDR_CALIB(U32 data)
  4601. {
  4602. *(volatile U32 *)REG_PLL_SCALER_DDR_CALIB = data;
  4603. #if GH_PLL_ENABLE_DEBUG_PRINT
  4604. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_DDR_CALIB] <-- 0x%08x\n",
  4605. REG_PLL_SCALER_DDR_CALIB,data,data);
  4606. #endif
  4607. }
  4608. GH_INLINE U32 GH_PLL_get_SCALER_DDR_CALIB(void)
  4609. {
  4610. U32 value = (*(volatile U32 *)REG_PLL_SCALER_DDR_CALIB);
  4611. #if GH_PLL_ENABLE_DEBUG_PRINT
  4612. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_DDR_CALIB] --> 0x%08x\n",
  4613. REG_PLL_SCALER_DDR_CALIB,value);
  4614. #endif
  4615. return value;
  4616. }
  4617. GH_INLINE void GH_PLL_set_SCALER_DDR_CALIB_Div(U8 data)
  4618. {
  4619. GH_PLL_SCALER_DDR_CALIB_S d;
  4620. d.all = *(volatile U32 *)REG_PLL_SCALER_DDR_CALIB;
  4621. d.bitc.div = data;
  4622. *(volatile U32 *)REG_PLL_SCALER_DDR_CALIB = d.all;
  4623. #if GH_PLL_ENABLE_DEBUG_PRINT
  4624. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_DDR_CALIB_Div] <-- 0x%08x\n",
  4625. REG_PLL_SCALER_DDR_CALIB,d.all,d.all);
  4626. #endif
  4627. }
  4628. GH_INLINE U8 GH_PLL_get_SCALER_DDR_CALIB_Div(void)
  4629. {
  4630. GH_PLL_SCALER_DDR_CALIB_S tmp_value;
  4631. U32 value = (*(volatile U32 *)REG_PLL_SCALER_DDR_CALIB);
  4632. tmp_value.all = value;
  4633. #if GH_PLL_ENABLE_DEBUG_PRINT
  4634. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_DDR_CALIB_Div] --> 0x%08x\n",
  4635. REG_PLL_SCALER_DDR_CALIB,value);
  4636. #endif
  4637. return tmp_value.bitc.div;
  4638. }
  4639. #endif /* GH_INLINE_LEVEL == 0 */
  4640. /*----------------------------------------------------------------------------*/
  4641. /* register PLL_ADC_CTRL (read/write) */
  4642. /*----------------------------------------------------------------------------*/
  4643. #if GH_INLINE_LEVEL == 0
  4644. /*! \brief Writes the register 'PLL_ADC_CTRL'. */
  4645. void GH_PLL_set_ADC_CTRL(U32 data);
  4646. /*! \brief Reads the register 'PLL_ADC_CTRL'. */
  4647. U32 GH_PLL_get_ADC_CTRL(void);
  4648. /*! \brief Writes the bit group 'clk' of register 'PLL_ADC_CTRL'. */
  4649. void GH_PLL_set_ADC_CTRL_clk(U8 data);
  4650. /*! \brief Reads the bit group 'clk' of register 'PLL_ADC_CTRL'. */
  4651. U8 GH_PLL_get_ADC_CTRL_clk(void);
  4652. #else /* GH_INLINE_LEVEL == 0 */
  4653. GH_INLINE void GH_PLL_set_ADC_CTRL(U32 data)
  4654. {
  4655. *(volatile U32 *)REG_PLL_ADC_CTRL = data;
  4656. #if GH_PLL_ENABLE_DEBUG_PRINT
  4657. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_ADC_CTRL] <-- 0x%08x\n",
  4658. REG_PLL_ADC_CTRL,data,data);
  4659. #endif
  4660. }
  4661. GH_INLINE U32 GH_PLL_get_ADC_CTRL(void)
  4662. {
  4663. U32 value = (*(volatile U32 *)REG_PLL_ADC_CTRL);
  4664. #if GH_PLL_ENABLE_DEBUG_PRINT
  4665. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_ADC_CTRL] --> 0x%08x\n",
  4666. REG_PLL_ADC_CTRL,value);
  4667. #endif
  4668. return value;
  4669. }
  4670. GH_INLINE void GH_PLL_set_ADC_CTRL_clk(U8 data)
  4671. {
  4672. GH_PLL_ADC_CTRL_S d;
  4673. d.all = *(volatile U32 *)REG_PLL_ADC_CTRL;
  4674. d.bitc.clk = data;
  4675. *(volatile U32 *)REG_PLL_ADC_CTRL = d.all;
  4676. #if GH_PLL_ENABLE_DEBUG_PRINT
  4677. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_ADC_CTRL_clk] <-- 0x%08x\n",
  4678. REG_PLL_ADC_CTRL,d.all,d.all);
  4679. #endif
  4680. }
  4681. GH_INLINE U8 GH_PLL_get_ADC_CTRL_clk(void)
  4682. {
  4683. GH_PLL_ADC_CTRL_S tmp_value;
  4684. U32 value = (*(volatile U32 *)REG_PLL_ADC_CTRL);
  4685. tmp_value.all = value;
  4686. #if GH_PLL_ENABLE_DEBUG_PRINT
  4687. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_ADC_CTRL_clk] --> 0x%08x\n",
  4688. REG_PLL_ADC_CTRL,value);
  4689. #endif
  4690. return tmp_value.bitc.clk;
  4691. }
  4692. #endif /* GH_INLINE_LEVEL == 0 */
  4693. /*----------------------------------------------------------------------------*/
  4694. /* register PLL_CLK_REF_SSI (read/write) */
  4695. /*----------------------------------------------------------------------------*/
  4696. #if GH_INLINE_LEVEL == 0
  4697. /*! \brief Writes the register 'PLL_CLK_REF_SSI'. */
  4698. void GH_PLL_set_CLK_REF_SSI(U32 data);
  4699. /*! \brief Reads the register 'PLL_CLK_REF_SSI'. */
  4700. U32 GH_PLL_get_CLK_REF_SSI(void);
  4701. /*! \brief Writes the bit group 'clk' of register 'PLL_CLK_REF_SSI'. */
  4702. void GH_PLL_set_CLK_REF_SSI_clk(U8 data);
  4703. /*! \brief Reads the bit group 'clk' of register 'PLL_CLK_REF_SSI'. */
  4704. U8 GH_PLL_get_CLK_REF_SSI_clk(void);
  4705. #else /* GH_INLINE_LEVEL == 0 */
  4706. GH_INLINE void GH_PLL_set_CLK_REF_SSI(U32 data)
  4707. {
  4708. *(volatile U32 *)REG_PLL_CLK_REF_SSI = data;
  4709. #if GH_PLL_ENABLE_DEBUG_PRINT
  4710. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CLK_REF_SSI] <-- 0x%08x\n",
  4711. REG_PLL_CLK_REF_SSI,data,data);
  4712. #endif
  4713. }
  4714. GH_INLINE U32 GH_PLL_get_CLK_REF_SSI(void)
  4715. {
  4716. U32 value = (*(volatile U32 *)REG_PLL_CLK_REF_SSI);
  4717. #if GH_PLL_ENABLE_DEBUG_PRINT
  4718. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CLK_REF_SSI] --> 0x%08x\n",
  4719. REG_PLL_CLK_REF_SSI,value);
  4720. #endif
  4721. return value;
  4722. }
  4723. GH_INLINE void GH_PLL_set_CLK_REF_SSI_clk(U8 data)
  4724. {
  4725. GH_PLL_CLK_REF_SSI_S d;
  4726. d.all = *(volatile U32 *)REG_PLL_CLK_REF_SSI;
  4727. d.bitc.clk = data;
  4728. *(volatile U32 *)REG_PLL_CLK_REF_SSI = d.all;
  4729. #if GH_PLL_ENABLE_DEBUG_PRINT
  4730. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CLK_REF_SSI_clk] <-- 0x%08x\n",
  4731. REG_PLL_CLK_REF_SSI,d.all,d.all);
  4732. #endif
  4733. }
  4734. GH_INLINE U8 GH_PLL_get_CLK_REF_SSI_clk(void)
  4735. {
  4736. GH_PLL_CLK_REF_SSI_S tmp_value;
  4737. U32 value = (*(volatile U32 *)REG_PLL_CLK_REF_SSI);
  4738. tmp_value.all = value;
  4739. #if GH_PLL_ENABLE_DEBUG_PRINT
  4740. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CLK_REF_SSI_clk] --> 0x%08x\n",
  4741. REG_PLL_CLK_REF_SSI,value);
  4742. #endif
  4743. return tmp_value.bitc.clk;
  4744. }
  4745. #endif /* GH_INLINE_LEVEL == 0 */
  4746. /*----------------------------------------------------------------------------*/
  4747. /* register PLL_CLOCK_OBSV (read/write) */
  4748. /*----------------------------------------------------------------------------*/
  4749. #if GH_INLINE_LEVEL == 0
  4750. /*! \brief Writes the register 'PLL_CLOCK_OBSV'. */
  4751. void GH_PLL_set_CLOCK_OBSV(U32 data);
  4752. /*! \brief Reads the register 'PLL_CLOCK_OBSV'. */
  4753. U32 GH_PLL_get_CLOCK_OBSV(void);
  4754. /*! \brief Writes the bit group 'pll' of register 'PLL_CLOCK_OBSV'. */
  4755. void GH_PLL_set_CLOCK_OBSV_pll(U8 data);
  4756. /*! \brief Reads the bit group 'pll' of register 'PLL_CLOCK_OBSV'. */
  4757. U8 GH_PLL_get_CLOCK_OBSV_pll(void);
  4758. /*! \brief Writes the bit group 'en' of register 'PLL_CLOCK_OBSV'. */
  4759. void GH_PLL_set_CLOCK_OBSV_en(U8 data);
  4760. /*! \brief Reads the bit group 'en' of register 'PLL_CLOCK_OBSV'. */
  4761. U8 GH_PLL_get_CLOCK_OBSV_en(void);
  4762. #else /* GH_INLINE_LEVEL == 0 */
  4763. GH_INLINE void GH_PLL_set_CLOCK_OBSV(U32 data)
  4764. {
  4765. *(volatile U32 *)REG_PLL_CLOCK_OBSV = data;
  4766. #if GH_PLL_ENABLE_DEBUG_PRINT
  4767. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CLOCK_OBSV] <-- 0x%08x\n",
  4768. REG_PLL_CLOCK_OBSV,data,data);
  4769. #endif
  4770. }
  4771. GH_INLINE U32 GH_PLL_get_CLOCK_OBSV(void)
  4772. {
  4773. U32 value = (*(volatile U32 *)REG_PLL_CLOCK_OBSV);
  4774. #if GH_PLL_ENABLE_DEBUG_PRINT
  4775. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CLOCK_OBSV] --> 0x%08x\n",
  4776. REG_PLL_CLOCK_OBSV,value);
  4777. #endif
  4778. return value;
  4779. }
  4780. GH_INLINE void GH_PLL_set_CLOCK_OBSV_pll(U8 data)
  4781. {
  4782. GH_PLL_CLOCK_OBSV_S d;
  4783. d.all = *(volatile U32 *)REG_PLL_CLOCK_OBSV;
  4784. d.bitc.pll = data;
  4785. *(volatile U32 *)REG_PLL_CLOCK_OBSV = d.all;
  4786. #if GH_PLL_ENABLE_DEBUG_PRINT
  4787. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CLOCK_OBSV_pll] <-- 0x%08x\n",
  4788. REG_PLL_CLOCK_OBSV,d.all,d.all);
  4789. #endif
  4790. }
  4791. GH_INLINE U8 GH_PLL_get_CLOCK_OBSV_pll(void)
  4792. {
  4793. GH_PLL_CLOCK_OBSV_S tmp_value;
  4794. U32 value = (*(volatile U32 *)REG_PLL_CLOCK_OBSV);
  4795. tmp_value.all = value;
  4796. #if GH_PLL_ENABLE_DEBUG_PRINT
  4797. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CLOCK_OBSV_pll] --> 0x%08x\n",
  4798. REG_PLL_CLOCK_OBSV,value);
  4799. #endif
  4800. return tmp_value.bitc.pll;
  4801. }
  4802. GH_INLINE void GH_PLL_set_CLOCK_OBSV_en(U8 data)
  4803. {
  4804. GH_PLL_CLOCK_OBSV_S d;
  4805. d.all = *(volatile U32 *)REG_PLL_CLOCK_OBSV;
  4806. d.bitc.en = data;
  4807. *(volatile U32 *)REG_PLL_CLOCK_OBSV = d.all;
  4808. #if GH_PLL_ENABLE_DEBUG_PRINT
  4809. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CLOCK_OBSV_en] <-- 0x%08x\n",
  4810. REG_PLL_CLOCK_OBSV,d.all,d.all);
  4811. #endif
  4812. }
  4813. GH_INLINE U8 GH_PLL_get_CLOCK_OBSV_en(void)
  4814. {
  4815. GH_PLL_CLOCK_OBSV_S tmp_value;
  4816. U32 value = (*(volatile U32 *)REG_PLL_CLOCK_OBSV);
  4817. tmp_value.all = value;
  4818. #if GH_PLL_ENABLE_DEBUG_PRINT
  4819. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CLOCK_OBSV_en] --> 0x%08x\n",
  4820. REG_PLL_CLOCK_OBSV,value);
  4821. #endif
  4822. return tmp_value.bitc.en;
  4823. }
  4824. #endif /* GH_INLINE_LEVEL == 0 */
  4825. /*----------------------------------------------------------------------------*/
  4826. /* register PLL_DISABLE_EXT (read/write) */
  4827. /*----------------------------------------------------------------------------*/
  4828. #if GH_INLINE_LEVEL == 0
  4829. /*! \brief Writes the register 'PLL_DISABLE_EXT'. */
  4830. void GH_PLL_set_DISABLE_EXT(U32 data);
  4831. /*! \brief Reads the register 'PLL_DISABLE_EXT'. */
  4832. U32 GH_PLL_get_DISABLE_EXT(void);
  4833. /*! \brief Writes the bit group 'bypass' of register 'PLL_DISABLE_EXT'. */
  4834. void GH_PLL_set_DISABLE_EXT_bypass(U8 data);
  4835. /*! \brief Reads the bit group 'bypass' of register 'PLL_DISABLE_EXT'. */
  4836. U8 GH_PLL_get_DISABLE_EXT_bypass(void);
  4837. #else /* GH_INLINE_LEVEL == 0 */
  4838. GH_INLINE void GH_PLL_set_DISABLE_EXT(U32 data)
  4839. {
  4840. *(volatile U32 *)REG_PLL_DISABLE_EXT = data;
  4841. #if GH_PLL_ENABLE_DEBUG_PRINT
  4842. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_DISABLE_EXT] <-- 0x%08x\n",
  4843. REG_PLL_DISABLE_EXT,data,data);
  4844. #endif
  4845. }
  4846. GH_INLINE U32 GH_PLL_get_DISABLE_EXT(void)
  4847. {
  4848. U32 value = (*(volatile U32 *)REG_PLL_DISABLE_EXT);
  4849. #if GH_PLL_ENABLE_DEBUG_PRINT
  4850. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_DISABLE_EXT] --> 0x%08x\n",
  4851. REG_PLL_DISABLE_EXT,value);
  4852. #endif
  4853. return value;
  4854. }
  4855. GH_INLINE void GH_PLL_set_DISABLE_EXT_bypass(U8 data)
  4856. {
  4857. GH_PLL_DISABLE_EXT_S d;
  4858. d.all = *(volatile U32 *)REG_PLL_DISABLE_EXT;
  4859. d.bitc.bypass = data;
  4860. *(volatile U32 *)REG_PLL_DISABLE_EXT = d.all;
  4861. #if GH_PLL_ENABLE_DEBUG_PRINT
  4862. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_DISABLE_EXT_bypass] <-- 0x%08x\n",
  4863. REG_PLL_DISABLE_EXT,d.all,d.all);
  4864. #endif
  4865. }
  4866. GH_INLINE U8 GH_PLL_get_DISABLE_EXT_bypass(void)
  4867. {
  4868. GH_PLL_DISABLE_EXT_S tmp_value;
  4869. U32 value = (*(volatile U32 *)REG_PLL_DISABLE_EXT);
  4870. tmp_value.all = value;
  4871. #if GH_PLL_ENABLE_DEBUG_PRINT
  4872. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_DISABLE_EXT_bypass] --> 0x%08x\n",
  4873. REG_PLL_DISABLE_EXT,value);
  4874. #endif
  4875. return tmp_value.bitc.bypass;
  4876. }
  4877. #endif /* GH_INLINE_LEVEL == 0 */
  4878. /*----------------------------------------------------------------------------*/
  4879. /* register PLL_SCALER_IDSP_POST (read/write) */
  4880. /*----------------------------------------------------------------------------*/
  4881. #if GH_INLINE_LEVEL == 0
  4882. /*! \brief Writes the register 'PLL_SCALER_IDSP_POST'. */
  4883. void GH_PLL_set_SCALER_IDSP_POST(U32 data);
  4884. /*! \brief Reads the register 'PLL_SCALER_IDSP_POST'. */
  4885. U32 GH_PLL_get_SCALER_IDSP_POST(void);
  4886. /*! \brief Writes the bit group 'Div' of register 'PLL_SCALER_IDSP_POST'. */
  4887. void GH_PLL_set_SCALER_IDSP_POST_Div(U8 data);
  4888. /*! \brief Reads the bit group 'Div' of register 'PLL_SCALER_IDSP_POST'. */
  4889. U8 GH_PLL_get_SCALER_IDSP_POST_Div(void);
  4890. #else /* GH_INLINE_LEVEL == 0 */
  4891. GH_INLINE void GH_PLL_set_SCALER_IDSP_POST(U32 data)
  4892. {
  4893. *(volatile U32 *)REG_PLL_SCALER_IDSP_POST = data;
  4894. #if GH_PLL_ENABLE_DEBUG_PRINT
  4895. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_IDSP_POST] <-- 0x%08x\n",
  4896. REG_PLL_SCALER_IDSP_POST,data,data);
  4897. #endif
  4898. }
  4899. GH_INLINE U32 GH_PLL_get_SCALER_IDSP_POST(void)
  4900. {
  4901. U32 value = (*(volatile U32 *)REG_PLL_SCALER_IDSP_POST);
  4902. #if GH_PLL_ENABLE_DEBUG_PRINT
  4903. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_IDSP_POST] --> 0x%08x\n",
  4904. REG_PLL_SCALER_IDSP_POST,value);
  4905. #endif
  4906. return value;
  4907. }
  4908. GH_INLINE void GH_PLL_set_SCALER_IDSP_POST_Div(U8 data)
  4909. {
  4910. GH_PLL_SCALER_IDSP_POST_S d;
  4911. d.all = *(volatile U32 *)REG_PLL_SCALER_IDSP_POST;
  4912. d.bitc.div = data;
  4913. *(volatile U32 *)REG_PLL_SCALER_IDSP_POST = d.all;
  4914. #if GH_PLL_ENABLE_DEBUG_PRINT
  4915. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_SCALER_IDSP_POST_Div] <-- 0x%08x\n",
  4916. REG_PLL_SCALER_IDSP_POST,d.all,d.all);
  4917. #endif
  4918. }
  4919. GH_INLINE U8 GH_PLL_get_SCALER_IDSP_POST_Div(void)
  4920. {
  4921. GH_PLL_SCALER_IDSP_POST_S tmp_value;
  4922. U32 value = (*(volatile U32 *)REG_PLL_SCALER_IDSP_POST);
  4923. tmp_value.all = value;
  4924. #if GH_PLL_ENABLE_DEBUG_PRINT
  4925. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_SCALER_IDSP_POST_Div] --> 0x%08x\n",
  4926. REG_PLL_SCALER_IDSP_POST,value);
  4927. #endif
  4928. return tmp_value.bitc.div;
  4929. }
  4930. #endif /* GH_INLINE_LEVEL == 0 */
  4931. /*----------------------------------------------------------------------------*/
  4932. /* register PLL_IOCTRL_JTAG (read/write) */
  4933. /*----------------------------------------------------------------------------*/
  4934. #if GH_INLINE_LEVEL == 0
  4935. /*! \brief Writes the register 'PLL_IOCTRL_JTAG'. */
  4936. void GH_PLL_set_IOCTRL_JTAG(U32 data);
  4937. /*! \brief Reads the register 'PLL_IOCTRL_JTAG'. */
  4938. U32 GH_PLL_get_IOCTRL_JTAG(void);
  4939. /*! \brief Writes the bit group 'level' of register 'PLL_IOCTRL_JTAG'. */
  4940. void GH_PLL_set_IOCTRL_JTAG_level(U8 data);
  4941. /*! \brief Reads the bit group 'level' of register 'PLL_IOCTRL_JTAG'. */
  4942. U8 GH_PLL_get_IOCTRL_JTAG_level(void);
  4943. #else /* GH_INLINE_LEVEL == 0 */
  4944. GH_INLINE void GH_PLL_set_IOCTRL_JTAG(U32 data)
  4945. {
  4946. *(volatile U32 *)REG_PLL_IOCTRL_JTAG = data;
  4947. #if GH_PLL_ENABLE_DEBUG_PRINT
  4948. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IOCTRL_JTAG] <-- 0x%08x\n",
  4949. REG_PLL_IOCTRL_JTAG,data,data);
  4950. #endif
  4951. }
  4952. GH_INLINE U32 GH_PLL_get_IOCTRL_JTAG(void)
  4953. {
  4954. U32 value = (*(volatile U32 *)REG_PLL_IOCTRL_JTAG);
  4955. #if GH_PLL_ENABLE_DEBUG_PRINT
  4956. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IOCTRL_JTAG] --> 0x%08x\n",
  4957. REG_PLL_IOCTRL_JTAG,value);
  4958. #endif
  4959. return value;
  4960. }
  4961. GH_INLINE void GH_PLL_set_IOCTRL_JTAG_level(U8 data)
  4962. {
  4963. GH_PLL_IOCTRL_JTAG_S d;
  4964. d.all = *(volatile U32 *)REG_PLL_IOCTRL_JTAG;
  4965. d.bitc.level = data;
  4966. *(volatile U32 *)REG_PLL_IOCTRL_JTAG = d.all;
  4967. #if GH_PLL_ENABLE_DEBUG_PRINT
  4968. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IOCTRL_JTAG_level] <-- 0x%08x\n",
  4969. REG_PLL_IOCTRL_JTAG,d.all,d.all);
  4970. #endif
  4971. }
  4972. GH_INLINE U8 GH_PLL_get_IOCTRL_JTAG_level(void)
  4973. {
  4974. GH_PLL_IOCTRL_JTAG_S tmp_value;
  4975. U32 value = (*(volatile U32 *)REG_PLL_IOCTRL_JTAG);
  4976. tmp_value.all = value;
  4977. #if GH_PLL_ENABLE_DEBUG_PRINT
  4978. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IOCTRL_JTAG_level] --> 0x%08x\n",
  4979. REG_PLL_IOCTRL_JTAG,value);
  4980. #endif
  4981. return tmp_value.bitc.level;
  4982. }
  4983. #endif /* GH_INLINE_LEVEL == 0 */
  4984. /*----------------------------------------------------------------------------*/
  4985. /* register PLL_IOCTRL_SFLASH (read/write) */
  4986. /*----------------------------------------------------------------------------*/
  4987. #if GH_INLINE_LEVEL == 0
  4988. /*! \brief Writes the register 'PLL_IOCTRL_SFLASH'. */
  4989. void GH_PLL_set_IOCTRL_SFLASH(U32 data);
  4990. /*! \brief Reads the register 'PLL_IOCTRL_SFLASH'. */
  4991. U32 GH_PLL_get_IOCTRL_SFLASH(void);
  4992. /*! \brief Writes the bit group 'level' of register 'PLL_IOCTRL_SFLASH'. */
  4993. void GH_PLL_set_IOCTRL_SFLASH_level(U8 data);
  4994. /*! \brief Reads the bit group 'level' of register 'PLL_IOCTRL_SFLASH'. */
  4995. U8 GH_PLL_get_IOCTRL_SFLASH_level(void);
  4996. #else /* GH_INLINE_LEVEL == 0 */
  4997. GH_INLINE void GH_PLL_set_IOCTRL_SFLASH(U32 data)
  4998. {
  4999. *(volatile U32 *)REG_PLL_IOCTRL_SFLASH = data;
  5000. #if GH_PLL_ENABLE_DEBUG_PRINT
  5001. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IOCTRL_SFLASH] <-- 0x%08x\n",
  5002. REG_PLL_IOCTRL_SFLASH,data,data);
  5003. #endif
  5004. }
  5005. GH_INLINE U32 GH_PLL_get_IOCTRL_SFLASH(void)
  5006. {
  5007. U32 value = (*(volatile U32 *)REG_PLL_IOCTRL_SFLASH);
  5008. #if GH_PLL_ENABLE_DEBUG_PRINT
  5009. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IOCTRL_SFLASH] --> 0x%08x\n",
  5010. REG_PLL_IOCTRL_SFLASH,value);
  5011. #endif
  5012. return value;
  5013. }
  5014. GH_INLINE void GH_PLL_set_IOCTRL_SFLASH_level(U8 data)
  5015. {
  5016. GH_PLL_IOCTRL_SFLASH_S d;
  5017. d.all = *(volatile U32 *)REG_PLL_IOCTRL_SFLASH;
  5018. d.bitc.level = data;
  5019. *(volatile U32 *)REG_PLL_IOCTRL_SFLASH = d.all;
  5020. #if GH_PLL_ENABLE_DEBUG_PRINT
  5021. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IOCTRL_SFLASH_level] <-- 0x%08x\n",
  5022. REG_PLL_IOCTRL_SFLASH,d.all,d.all);
  5023. #endif
  5024. }
  5025. GH_INLINE U8 GH_PLL_get_IOCTRL_SFLASH_level(void)
  5026. {
  5027. GH_PLL_IOCTRL_SFLASH_S tmp_value;
  5028. U32 value = (*(volatile U32 *)REG_PLL_IOCTRL_SFLASH);
  5029. tmp_value.all = value;
  5030. #if GH_PLL_ENABLE_DEBUG_PRINT
  5031. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IOCTRL_SFLASH_level] --> 0x%08x\n",
  5032. REG_PLL_IOCTRL_SFLASH,value);
  5033. #endif
  5034. return tmp_value.bitc.level;
  5035. }
  5036. #endif /* GH_INLINE_LEVEL == 0 */
  5037. /*----------------------------------------------------------------------------*/
  5038. /* register PLL_IOCTRL_SENSOR (read/write) */
  5039. /*----------------------------------------------------------------------------*/
  5040. #if GH_INLINE_LEVEL == 0
  5041. /*! \brief Writes the register 'PLL_IOCTRL_SENSOR'. */
  5042. void GH_PLL_set_IOCTRL_SENSOR(U32 data);
  5043. /*! \brief Reads the register 'PLL_IOCTRL_SENSOR'. */
  5044. U32 GH_PLL_get_IOCTRL_SENSOR(void);
  5045. /*! \brief Writes the bit group 'level' of register 'PLL_IOCTRL_SENSOR'. */
  5046. void GH_PLL_set_IOCTRL_SENSOR_level(U8 data);
  5047. /*! \brief Reads the bit group 'level' of register 'PLL_IOCTRL_SENSOR'. */
  5048. U8 GH_PLL_get_IOCTRL_SENSOR_level(void);
  5049. #else /* GH_INLINE_LEVEL == 0 */
  5050. GH_INLINE void GH_PLL_set_IOCTRL_SENSOR(U32 data)
  5051. {
  5052. *(volatile U32 *)REG_PLL_IOCTRL_SENSOR = data;
  5053. #if GH_PLL_ENABLE_DEBUG_PRINT
  5054. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IOCTRL_SENSOR] <-- 0x%08x\n",
  5055. REG_PLL_IOCTRL_SENSOR,data,data);
  5056. #endif
  5057. }
  5058. GH_INLINE U32 GH_PLL_get_IOCTRL_SENSOR(void)
  5059. {
  5060. U32 value = (*(volatile U32 *)REG_PLL_IOCTRL_SENSOR);
  5061. #if GH_PLL_ENABLE_DEBUG_PRINT
  5062. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IOCTRL_SENSOR] --> 0x%08x\n",
  5063. REG_PLL_IOCTRL_SENSOR,value);
  5064. #endif
  5065. return value;
  5066. }
  5067. GH_INLINE void GH_PLL_set_IOCTRL_SENSOR_level(U8 data)
  5068. {
  5069. GH_PLL_IOCTRL_SENSOR_S d;
  5070. d.all = *(volatile U32 *)REG_PLL_IOCTRL_SENSOR;
  5071. d.bitc.level = data;
  5072. *(volatile U32 *)REG_PLL_IOCTRL_SENSOR = d.all;
  5073. #if GH_PLL_ENABLE_DEBUG_PRINT
  5074. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IOCTRL_SENSOR_level] <-- 0x%08x\n",
  5075. REG_PLL_IOCTRL_SENSOR,d.all,d.all);
  5076. #endif
  5077. }
  5078. GH_INLINE U8 GH_PLL_get_IOCTRL_SENSOR_level(void)
  5079. {
  5080. GH_PLL_IOCTRL_SENSOR_S tmp_value;
  5081. U32 value = (*(volatile U32 *)REG_PLL_IOCTRL_SENSOR);
  5082. tmp_value.all = value;
  5083. #if GH_PLL_ENABLE_DEBUG_PRINT
  5084. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IOCTRL_SENSOR_level] --> 0x%08x\n",
  5085. REG_PLL_IOCTRL_SENSOR,value);
  5086. #endif
  5087. return tmp_value.bitc.level;
  5088. }
  5089. #endif /* GH_INLINE_LEVEL == 0 */
  5090. /*----------------------------------------------------------------------------*/
  5091. /* register PLL_AHB_MISC_EN (read/write) */
  5092. /*----------------------------------------------------------------------------*/
  5093. #if GH_INLINE_LEVEL == 0
  5094. /*! \brief Writes the register 'PLL_AHB_MISC_EN'. */
  5095. void GH_PLL_set_AHB_MISC_EN(U32 data);
  5096. /*! \brief Reads the register 'PLL_AHB_MISC_EN'. */
  5097. U32 GH_PLL_get_AHB_MISC_EN(void);
  5098. /*! \brief Writes the bit group 'rct_ahb' of register 'PLL_AHB_MISC_EN'. */
  5099. void GH_PLL_set_AHB_MISC_EN_rct_ahb(U8 data);
  5100. /*! \brief Reads the bit group 'rct_ahb' of register 'PLL_AHB_MISC_EN'. */
  5101. U8 GH_PLL_get_AHB_MISC_EN_rct_ahb(void);
  5102. #else /* GH_INLINE_LEVEL == 0 */
  5103. GH_INLINE void GH_PLL_set_AHB_MISC_EN(U32 data)
  5104. {
  5105. *(volatile U32 *)REG_PLL_AHB_MISC_EN = data;
  5106. #if GH_PLL_ENABLE_DEBUG_PRINT
  5107. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AHB_MISC_EN] <-- 0x%08x\n",
  5108. REG_PLL_AHB_MISC_EN,data,data);
  5109. #endif
  5110. }
  5111. GH_INLINE U32 GH_PLL_get_AHB_MISC_EN(void)
  5112. {
  5113. U32 value = (*(volatile U32 *)REG_PLL_AHB_MISC_EN);
  5114. #if GH_PLL_ENABLE_DEBUG_PRINT
  5115. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AHB_MISC_EN] --> 0x%08x\n",
  5116. REG_PLL_AHB_MISC_EN,value);
  5117. #endif
  5118. return value;
  5119. }
  5120. GH_INLINE void GH_PLL_set_AHB_MISC_EN_rct_ahb(U8 data)
  5121. {
  5122. GH_PLL_AHB_MISC_EN_S d;
  5123. d.all = *(volatile U32 *)REG_PLL_AHB_MISC_EN;
  5124. d.bitc.rct_ahb = data;
  5125. *(volatile U32 *)REG_PLL_AHB_MISC_EN = d.all;
  5126. #if GH_PLL_ENABLE_DEBUG_PRINT
  5127. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_AHB_MISC_EN_rct_ahb] <-- 0x%08x\n",
  5128. REG_PLL_AHB_MISC_EN,d.all,d.all);
  5129. #endif
  5130. }
  5131. GH_INLINE U8 GH_PLL_get_AHB_MISC_EN_rct_ahb(void)
  5132. {
  5133. GH_PLL_AHB_MISC_EN_S tmp_value;
  5134. U32 value = (*(volatile U32 *)REG_PLL_AHB_MISC_EN);
  5135. tmp_value.all = value;
  5136. #if GH_PLL_ENABLE_DEBUG_PRINT
  5137. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_AHB_MISC_EN_rct_ahb] --> 0x%08x\n",
  5138. REG_PLL_AHB_MISC_EN,value);
  5139. #endif
  5140. return tmp_value.bitc.rct_ahb;
  5141. }
  5142. #endif /* GH_INLINE_LEVEL == 0 */
  5143. /*----------------------------------------------------------------------------*/
  5144. /* register PLL_DDRC_IDSP_RESET (read/write) */
  5145. /*----------------------------------------------------------------------------*/
  5146. #if GH_INLINE_LEVEL == 0
  5147. /*! \brief Writes the register 'PLL_DDRC_IDSP_RESET'. */
  5148. void GH_PLL_set_DDRC_IDSP_RESET(U32 data);
  5149. /*! \brief Reads the register 'PLL_DDRC_IDSP_RESET'. */
  5150. U32 GH_PLL_get_DDRC_IDSP_RESET(void);
  5151. /*! \brief Writes the bit group 'ddrc' of register 'PLL_DDRC_IDSP_RESET'. */
  5152. void GH_PLL_set_DDRC_IDSP_RESET_ddrc(U8 data);
  5153. /*! \brief Reads the bit group 'ddrc' of register 'PLL_DDRC_IDSP_RESET'. */
  5154. U8 GH_PLL_get_DDRC_IDSP_RESET_ddrc(void);
  5155. /*! \brief Writes the bit group 'idsp' of register 'PLL_DDRC_IDSP_RESET'. */
  5156. void GH_PLL_set_DDRC_IDSP_RESET_idsp(U8 data);
  5157. /*! \brief Reads the bit group 'idsp' of register 'PLL_DDRC_IDSP_RESET'. */
  5158. U8 GH_PLL_get_DDRC_IDSP_RESET_idsp(void);
  5159. #else /* GH_INLINE_LEVEL == 0 */
  5160. GH_INLINE void GH_PLL_set_DDRC_IDSP_RESET(U32 data)
  5161. {
  5162. *(volatile U32 *)REG_PLL_DDRC_IDSP_RESET = data;
  5163. #if GH_PLL_ENABLE_DEBUG_PRINT
  5164. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_DDRC_IDSP_RESET] <-- 0x%08x\n",
  5165. REG_PLL_DDRC_IDSP_RESET,data,data);
  5166. #endif
  5167. }
  5168. GH_INLINE U32 GH_PLL_get_DDRC_IDSP_RESET(void)
  5169. {
  5170. U32 value = (*(volatile U32 *)REG_PLL_DDRC_IDSP_RESET);
  5171. #if GH_PLL_ENABLE_DEBUG_PRINT
  5172. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_DDRC_IDSP_RESET] --> 0x%08x\n",
  5173. REG_PLL_DDRC_IDSP_RESET,value);
  5174. #endif
  5175. return value;
  5176. }
  5177. GH_INLINE void GH_PLL_set_DDRC_IDSP_RESET_ddrc(U8 data)
  5178. {
  5179. GH_PLL_DDRC_IDSP_RESET_S d;
  5180. d.all = *(volatile U32 *)REG_PLL_DDRC_IDSP_RESET;
  5181. d.bitc.ddrc = data;
  5182. *(volatile U32 *)REG_PLL_DDRC_IDSP_RESET = d.all;
  5183. #if GH_PLL_ENABLE_DEBUG_PRINT
  5184. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_DDRC_IDSP_RESET_ddrc] <-- 0x%08x\n",
  5185. REG_PLL_DDRC_IDSP_RESET,d.all,d.all);
  5186. #endif
  5187. }
  5188. GH_INLINE U8 GH_PLL_get_DDRC_IDSP_RESET_ddrc(void)
  5189. {
  5190. GH_PLL_DDRC_IDSP_RESET_S tmp_value;
  5191. U32 value = (*(volatile U32 *)REG_PLL_DDRC_IDSP_RESET);
  5192. tmp_value.all = value;
  5193. #if GH_PLL_ENABLE_DEBUG_PRINT
  5194. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_DDRC_IDSP_RESET_ddrc] --> 0x%08x\n",
  5195. REG_PLL_DDRC_IDSP_RESET,value);
  5196. #endif
  5197. return tmp_value.bitc.ddrc;
  5198. }
  5199. GH_INLINE void GH_PLL_set_DDRC_IDSP_RESET_idsp(U8 data)
  5200. {
  5201. GH_PLL_DDRC_IDSP_RESET_S d;
  5202. d.all = *(volatile U32 *)REG_PLL_DDRC_IDSP_RESET;
  5203. d.bitc.idsp = data;
  5204. *(volatile U32 *)REG_PLL_DDRC_IDSP_RESET = d.all;
  5205. #if GH_PLL_ENABLE_DEBUG_PRINT
  5206. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_DDRC_IDSP_RESET_idsp] <-- 0x%08x\n",
  5207. REG_PLL_DDRC_IDSP_RESET,d.all,d.all);
  5208. #endif
  5209. }
  5210. GH_INLINE U8 GH_PLL_get_DDRC_IDSP_RESET_idsp(void)
  5211. {
  5212. GH_PLL_DDRC_IDSP_RESET_S tmp_value;
  5213. U32 value = (*(volatile U32 *)REG_PLL_DDRC_IDSP_RESET);
  5214. tmp_value.all = value;
  5215. #if GH_PLL_ENABLE_DEBUG_PRINT
  5216. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_DDRC_IDSP_RESET_idsp] --> 0x%08x\n",
  5217. REG_PLL_DDRC_IDSP_RESET,value);
  5218. #endif
  5219. return tmp_value.bitc.idsp;
  5220. }
  5221. #endif /* GH_INLINE_LEVEL == 0 */
  5222. /*----------------------------------------------------------------------------*/
  5223. /* register PLL_CKEN_IDSP (read/write) */
  5224. /*----------------------------------------------------------------------------*/
  5225. #if GH_INLINE_LEVEL == 0
  5226. /*! \brief Writes the register 'PLL_CKEN_IDSP'. */
  5227. void GH_PLL_set_CKEN_IDSP(U32 data);
  5228. /*! \brief Reads the register 'PLL_CKEN_IDSP'. */
  5229. U32 GH_PLL_get_CKEN_IDSP(void);
  5230. /*! \brief Writes the bit group 'en' of register 'PLL_CKEN_IDSP'. */
  5231. void GH_PLL_set_CKEN_IDSP_en(U8 data);
  5232. /*! \brief Reads the bit group 'en' of register 'PLL_CKEN_IDSP'. */
  5233. U8 GH_PLL_get_CKEN_IDSP_en(void);
  5234. #else /* GH_INLINE_LEVEL == 0 */
  5235. GH_INLINE void GH_PLL_set_CKEN_IDSP(U32 data)
  5236. {
  5237. *(volatile U32 *)REG_PLL_CKEN_IDSP = data;
  5238. #if GH_PLL_ENABLE_DEBUG_PRINT
  5239. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CKEN_IDSP] <-- 0x%08x\n",
  5240. REG_PLL_CKEN_IDSP,data,data);
  5241. #endif
  5242. }
  5243. GH_INLINE U32 GH_PLL_get_CKEN_IDSP(void)
  5244. {
  5245. U32 value = (*(volatile U32 *)REG_PLL_CKEN_IDSP);
  5246. #if GH_PLL_ENABLE_DEBUG_PRINT
  5247. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CKEN_IDSP] --> 0x%08x\n",
  5248. REG_PLL_CKEN_IDSP,value);
  5249. #endif
  5250. return value;
  5251. }
  5252. GH_INLINE void GH_PLL_set_CKEN_IDSP_en(U8 data)
  5253. {
  5254. GH_PLL_CKEN_IDSP_S d;
  5255. d.all = *(volatile U32 *)REG_PLL_CKEN_IDSP;
  5256. d.bitc.en = data;
  5257. *(volatile U32 *)REG_PLL_CKEN_IDSP = d.all;
  5258. #if GH_PLL_ENABLE_DEBUG_PRINT
  5259. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_CKEN_IDSP_en] <-- 0x%08x\n",
  5260. REG_PLL_CKEN_IDSP,d.all,d.all);
  5261. #endif
  5262. }
  5263. GH_INLINE U8 GH_PLL_get_CKEN_IDSP_en(void)
  5264. {
  5265. GH_PLL_CKEN_IDSP_S tmp_value;
  5266. U32 value = (*(volatile U32 *)REG_PLL_CKEN_IDSP);
  5267. tmp_value.all = value;
  5268. #if GH_PLL_ENABLE_DEBUG_PRINT
  5269. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_CKEN_IDSP_en] --> 0x%08x\n",
  5270. REG_PLL_CKEN_IDSP,value);
  5271. #endif
  5272. return tmp_value.bitc.en;
  5273. }
  5274. #endif /* GH_INLINE_LEVEL == 0 */
  5275. /*----------------------------------------------------------------------------*/
  5276. /* register PLL_IOCTRL_GPIO (read/write) */
  5277. /*----------------------------------------------------------------------------*/
  5278. #if GH_INLINE_LEVEL == 0
  5279. /*! \brief Writes the register 'PLL_IOCTRL_GPIO'. */
  5280. void GH_PLL_set_IOCTRL_GPIO(U8 index, U32 data);
  5281. /*! \brief Reads the register 'PLL_IOCTRL_GPIO'. */
  5282. U32 GH_PLL_get_IOCTRL_GPIO(U8 index);
  5283. /*! \brief Writes the bit group 'io0' of register 'PLL_IOCTRL_GPIO'. */
  5284. void GH_PLL_set_IOCTRL_GPIO_io0(U8 index, U8 data);
  5285. /*! \brief Reads the bit group 'io0' of register 'PLL_IOCTRL_GPIO'. */
  5286. U8 GH_PLL_get_IOCTRL_GPIO_io0(U8 index);
  5287. /*! \brief Writes the bit group 'io1' of register 'PLL_IOCTRL_GPIO'. */
  5288. void GH_PLL_set_IOCTRL_GPIO_io1(U8 index, U8 data);
  5289. /*! \brief Reads the bit group 'io1' of register 'PLL_IOCTRL_GPIO'. */
  5290. U8 GH_PLL_get_IOCTRL_GPIO_io1(U8 index);
  5291. /*! \brief Writes the bit group 'io2' of register 'PLL_IOCTRL_GPIO'. */
  5292. void GH_PLL_set_IOCTRL_GPIO_io2(U8 index, U8 data);
  5293. /*! \brief Reads the bit group 'io2' of register 'PLL_IOCTRL_GPIO'. */
  5294. U8 GH_PLL_get_IOCTRL_GPIO_io2(U8 index);
  5295. /*! \brief Writes the bit group 'io3' of register 'PLL_IOCTRL_GPIO'. */
  5296. void GH_PLL_set_IOCTRL_GPIO_io3(U8 index, U8 data);
  5297. /*! \brief Reads the bit group 'io3' of register 'PLL_IOCTRL_GPIO'. */
  5298. U8 GH_PLL_get_IOCTRL_GPIO_io3(U8 index);
  5299. #else /* GH_INLINE_LEVEL == 0 */
  5300. GH_INLINE void GH_PLL_set_IOCTRL_GPIO(U8 index, U32 data)
  5301. {
  5302. *(volatile U32 *)(REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)) = data;
  5303. #if GH_PLL_ENABLE_DEBUG_PRINT
  5304. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IOCTRL_GPIO] <-- 0x%08x\n",
  5305. (REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)),data,data);
  5306. #endif
  5307. }
  5308. GH_INLINE U32 GH_PLL_get_IOCTRL_GPIO(U8 index)
  5309. {
  5310. U32 value = (*(volatile U32 *)(REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)));
  5311. #if GH_PLL_ENABLE_DEBUG_PRINT
  5312. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IOCTRL_GPIO] --> 0x%08x\n",
  5313. (REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)),value);
  5314. #endif
  5315. return value;
  5316. }
  5317. GH_INLINE void GH_PLL_set_IOCTRL_GPIO_io0(U8 index, U8 data)
  5318. {
  5319. GH_PLL_IOCTRL_GPIO_S d;
  5320. d.all = *(volatile U32 *)(REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004));
  5321. d.bitc.io0 = data;
  5322. *(volatile U32 *)(REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)) = d.all;
  5323. #if GH_PLL_ENABLE_DEBUG_PRINT
  5324. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IOCTRL_GPIO_io0] <-- 0x%08x\n",
  5325. (REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)),d.all,d.all);
  5326. #endif
  5327. }
  5328. GH_INLINE U8 GH_PLL_get_IOCTRL_GPIO_io0(U8 index)
  5329. {
  5330. GH_PLL_IOCTRL_GPIO_S tmp_value;
  5331. U32 value = (*(volatile U32 *)(REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)));
  5332. tmp_value.all = value;
  5333. #if GH_PLL_ENABLE_DEBUG_PRINT
  5334. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IOCTRL_GPIO_io0] --> 0x%08x\n",
  5335. (REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)),value);
  5336. #endif
  5337. return tmp_value.bitc.io0;
  5338. }
  5339. GH_INLINE void GH_PLL_set_IOCTRL_GPIO_io1(U8 index, U8 data)
  5340. {
  5341. GH_PLL_IOCTRL_GPIO_S d;
  5342. d.all = *(volatile U32 *)(REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004));
  5343. d.bitc.io1 = data;
  5344. *(volatile U32 *)(REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)) = d.all;
  5345. #if GH_PLL_ENABLE_DEBUG_PRINT
  5346. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IOCTRL_GPIO_io1] <-- 0x%08x\n",
  5347. (REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)),d.all,d.all);
  5348. #endif
  5349. }
  5350. GH_INLINE U8 GH_PLL_get_IOCTRL_GPIO_io1(U8 index)
  5351. {
  5352. GH_PLL_IOCTRL_GPIO_S tmp_value;
  5353. U32 value = (*(volatile U32 *)(REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)));
  5354. tmp_value.all = value;
  5355. #if GH_PLL_ENABLE_DEBUG_PRINT
  5356. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IOCTRL_GPIO_io1] --> 0x%08x\n",
  5357. (REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)),value);
  5358. #endif
  5359. return tmp_value.bitc.io1;
  5360. }
  5361. GH_INLINE void GH_PLL_set_IOCTRL_GPIO_io2(U8 index, U8 data)
  5362. {
  5363. GH_PLL_IOCTRL_GPIO_S d;
  5364. d.all = *(volatile U32 *)(REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004));
  5365. d.bitc.io2 = data;
  5366. *(volatile U32 *)(REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)) = d.all;
  5367. #if GH_PLL_ENABLE_DEBUG_PRINT
  5368. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IOCTRL_GPIO_io2] <-- 0x%08x\n",
  5369. (REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)),d.all,d.all);
  5370. #endif
  5371. }
  5372. GH_INLINE U8 GH_PLL_get_IOCTRL_GPIO_io2(U8 index)
  5373. {
  5374. GH_PLL_IOCTRL_GPIO_S tmp_value;
  5375. U32 value = (*(volatile U32 *)(REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)));
  5376. tmp_value.all = value;
  5377. #if GH_PLL_ENABLE_DEBUG_PRINT
  5378. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IOCTRL_GPIO_io2] --> 0x%08x\n",
  5379. (REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)),value);
  5380. #endif
  5381. return tmp_value.bitc.io2;
  5382. }
  5383. GH_INLINE void GH_PLL_set_IOCTRL_GPIO_io3(U8 index, U8 data)
  5384. {
  5385. GH_PLL_IOCTRL_GPIO_S d;
  5386. d.all = *(volatile U32 *)(REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004));
  5387. d.bitc.io3 = data;
  5388. *(volatile U32 *)(REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)) = d.all;
  5389. #if GH_PLL_ENABLE_DEBUG_PRINT
  5390. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IOCTRL_GPIO_io3] <-- 0x%08x\n",
  5391. (REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)),d.all,d.all);
  5392. #endif
  5393. }
  5394. GH_INLINE U8 GH_PLL_get_IOCTRL_GPIO_io3(U8 index)
  5395. {
  5396. GH_PLL_IOCTRL_GPIO_S tmp_value;
  5397. U32 value = (*(volatile U32 *)(REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)));
  5398. tmp_value.all = value;
  5399. #if GH_PLL_ENABLE_DEBUG_PRINT
  5400. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IOCTRL_GPIO_io3] --> 0x%08x\n",
  5401. (REG_PLL_IOCTRL_GPIO + index * FIO_MOFFSET(PLL,0x00000004)),value);
  5402. #endif
  5403. return tmp_value.bitc.io3;
  5404. }
  5405. #endif /* GH_INLINE_LEVEL == 0 */
  5406. /*----------------------------------------------------------------------------*/
  5407. /* register PLL_IOCTRL_XCLK (read/write) */
  5408. /*----------------------------------------------------------------------------*/
  5409. #if GH_INLINE_LEVEL == 0
  5410. /*! \brief Writes the register 'PLL_IOCTRL_XCLK'. */
  5411. void GH_PLL_set_IOCTRL_XCLK(U32 data);
  5412. /*! \brief Reads the register 'PLL_IOCTRL_XCLK'. */
  5413. U32 GH_PLL_get_IOCTRL_XCLK(void);
  5414. /*! \brief Writes the bit group 'bypass' of register 'PLL_IOCTRL_XCLK'. */
  5415. void GH_PLL_set_IOCTRL_XCLK_bypass(U8 data);
  5416. /*! \brief Reads the bit group 'bypass' of register 'PLL_IOCTRL_XCLK'. */
  5417. U8 GH_PLL_get_IOCTRL_XCLK_bypass(void);
  5418. #else /* GH_INLINE_LEVEL == 0 */
  5419. GH_INLINE void GH_PLL_set_IOCTRL_XCLK(U32 data)
  5420. {
  5421. *(volatile U32 *)REG_PLL_IOCTRL_XCLK = data;
  5422. #if GH_PLL_ENABLE_DEBUG_PRINT
  5423. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IOCTRL_XCLK] <-- 0x%08x\n",
  5424. REG_PLL_IOCTRL_XCLK,data,data);
  5425. #endif
  5426. }
  5427. GH_INLINE U32 GH_PLL_get_IOCTRL_XCLK(void)
  5428. {
  5429. U32 value = (*(volatile U32 *)REG_PLL_IOCTRL_XCLK);
  5430. #if GH_PLL_ENABLE_DEBUG_PRINT
  5431. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IOCTRL_XCLK] --> 0x%08x\n",
  5432. REG_PLL_IOCTRL_XCLK,value);
  5433. #endif
  5434. return value;
  5435. }
  5436. GH_INLINE void GH_PLL_set_IOCTRL_XCLK_bypass(U8 data)
  5437. {
  5438. GH_PLL_IOCTRL_XCLK_S d;
  5439. d.all = *(volatile U32 *)REG_PLL_IOCTRL_XCLK;
  5440. d.bitc.bypass = data;
  5441. *(volatile U32 *)REG_PLL_IOCTRL_XCLK = d.all;
  5442. #if GH_PLL_ENABLE_DEBUG_PRINT
  5443. GH_PLL_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_PLL_set_IOCTRL_XCLK_bypass] <-- 0x%08x\n",
  5444. REG_PLL_IOCTRL_XCLK,d.all,d.all);
  5445. #endif
  5446. }
  5447. GH_INLINE U8 GH_PLL_get_IOCTRL_XCLK_bypass(void)
  5448. {
  5449. GH_PLL_IOCTRL_XCLK_S tmp_value;
  5450. U32 value = (*(volatile U32 *)REG_PLL_IOCTRL_XCLK);
  5451. tmp_value.all = value;
  5452. #if GH_PLL_ENABLE_DEBUG_PRINT
  5453. GH_PLL_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_PLL_get_IOCTRL_XCLK_bypass] --> 0x%08x\n",
  5454. REG_PLL_IOCTRL_XCLK,value);
  5455. #endif
  5456. return tmp_value.bitc.bypass;
  5457. }
  5458. #endif /* GH_INLINE_LEVEL == 0 */
  5459. /*----------------------------------------------------------------------------*/
  5460. /* init function */
  5461. /*----------------------------------------------------------------------------*/
  5462. /*! \brief Initialises the registers and mirror variables. */
  5463. void GH_PLL_init(void);
  5464. #ifdef __cplusplus
  5465. }
  5466. #endif
  5467. #endif /* _GH_DEBUG_RCT_H */
  5468. /*----------------------------------------------------------------------------*/
  5469. /* end of file */
  5470. /*----------------------------------------------------------------------------*/