drv_emac.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512
  1. /*
  2. * File : drv_emac.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2009-2013 RT-Thread Develop Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2013-05-19 Bernard porting from LPC17xx drivers.
  13. */
  14. #include <rtthread.h>
  15. #include "lwipopts.h"
  16. #include <netif/ethernetif.h>
  17. #include <board.h>
  18. #include "lpc_pinsel.h"
  19. #include "drv_emac.h"
  20. #define EMAC_PHY_AUTO 0
  21. #define EMAC_PHY_10MBIT 1
  22. #define EMAC_PHY_100MBIT 2
  23. #define MAX_ADDR_LEN 6
  24. /* EMAC_RAM_BASE is defined in board.h and the size is 16KB */
  25. #define RX_DESC_BASE ETH_RAM_BASE
  26. #define RX_STAT_BASE (RX_DESC_BASE + NUM_RX_FRAG*8)
  27. #define TX_DESC_BASE (RX_STAT_BASE + NUM_RX_FRAG*8)
  28. #define TX_STAT_BASE (TX_DESC_BASE + NUM_TX_FRAG*8)
  29. #define RX_BUF_BASE (TX_STAT_BASE + NUM_TX_FRAG*4)
  30. #define TX_BUF_BASE (RX_BUF_BASE + NUM_RX_FRAG*ETH_FRAG_SIZE)
  31. /* RX and TX descriptor and status definitions. */
  32. #define RX_DESC_PACKET(i) (*(unsigned int *)(RX_DESC_BASE + 8*i))
  33. #define RX_DESC_CTRL(i) (*(unsigned int *)(RX_DESC_BASE+4 + 8*i))
  34. #define RX_STAT_INFO(i) (*(unsigned int *)(RX_STAT_BASE + 8*i))
  35. #define RX_STAT_HASHCRC(i) (*(unsigned int *)(RX_STAT_BASE+4 + 8*i))
  36. #define TX_DESC_PACKET(i) (*(unsigned int *)(TX_DESC_BASE + 8*i))
  37. #define TX_DESC_CTRL(i) (*(unsigned int *)(TX_DESC_BASE+4 + 8*i))
  38. #define TX_STAT_INFO(i) (*(unsigned int *)(TX_STAT_BASE + 4*i))
  39. #define RX_BUF(i) (RX_BUF_BASE + ETH_FRAG_SIZE*i)
  40. #define TX_BUF(i) (TX_BUF_BASE + ETH_FRAG_SIZE*i)
  41. struct lpc_emac
  42. {
  43. /* inherit from ethernet device */
  44. struct eth_device parent;
  45. rt_uint8_t phy_mode;
  46. /* interface address info. */
  47. rt_uint8_t dev_addr[MAX_ADDR_LEN]; /* hw address */
  48. };
  49. static struct lpc_emac lpc_emac_device;
  50. static struct rt_semaphore sem_lock;
  51. static struct rt_event tx_event;
  52. /* Local Function Prototypes */
  53. static void write_PHY(rt_uint32_t PhyReg, rt_uint32_t Value);
  54. static rt_uint16_t read_PHY(rt_uint8_t PhyReg) ;
  55. void ENET_IRQHandler(void)
  56. {
  57. rt_uint32_t status;
  58. /* enter interrupt */
  59. rt_interrupt_enter();
  60. status = LPC_EMAC->IntStatus;
  61. if (status & INT_RX_DONE)
  62. {
  63. /* Disable EMAC RxDone interrupts. */
  64. LPC_EMAC->IntEnable = INT_TX_DONE;
  65. /* a frame has been received */
  66. eth_device_ready(&(lpc_emac_device.parent));
  67. }
  68. else if (status & INT_TX_DONE)
  69. {
  70. /* set event */
  71. rt_event_send(&tx_event, 0x01);
  72. }
  73. if (status & INT_RX_OVERRUN)
  74. {
  75. rt_kprintf("rx overrun\n");
  76. }
  77. if (status & INT_TX_UNDERRUN)
  78. {
  79. rt_kprintf("tx underrun\n");
  80. }
  81. /* Clear the interrupt. */
  82. LPC_EMAC->IntClear = status;
  83. /* leave interrupt */
  84. rt_interrupt_leave();
  85. }
  86. /* phy write */
  87. static void write_PHY(rt_uint32_t PhyReg, rt_uint32_t Value)
  88. {
  89. unsigned int tout;
  90. LPC_EMAC->MADR = DP83848C_DEF_ADR | PhyReg;
  91. LPC_EMAC->MWTD = Value;
  92. /* Wait utill operation completed */
  93. tout = 0;
  94. for (tout = 0; tout < MII_WR_TOUT; tout++)
  95. {
  96. if ((LPC_EMAC->MIND & MIND_BUSY) == 0)
  97. {
  98. break;
  99. }
  100. }
  101. }
  102. /* phy read */
  103. static rt_uint16_t read_PHY(rt_uint8_t PhyReg)
  104. {
  105. rt_uint32_t tout;
  106. LPC_EMAC->MADR = DP83848C_DEF_ADR | PhyReg;
  107. LPC_EMAC->MCMD = MCMD_READ;
  108. /* Wait until operation completed */
  109. tout = 0;
  110. for (tout = 0; tout < MII_RD_TOUT; tout++)
  111. {
  112. if ((LPC_EMAC->MIND & MIND_BUSY) == 0)
  113. {
  114. break;
  115. }
  116. }
  117. LPC_EMAC->MCMD = 0;
  118. return (LPC_EMAC->MRDD);
  119. }
  120. /* init rx descriptor */
  121. rt_inline void rx_descr_init(void)
  122. {
  123. rt_uint32_t i;
  124. for (i = 0; i < NUM_RX_FRAG; i++)
  125. {
  126. RX_DESC_PACKET(i) = RX_BUF(i);
  127. RX_DESC_CTRL(i) = RCTRL_INT | (ETH_FRAG_SIZE - 1);
  128. RX_STAT_INFO(i) = 0;
  129. RX_STAT_HASHCRC(i) = 0;
  130. }
  131. /* Set EMAC Receive Descriptor Registers. */
  132. LPC_EMAC->RxDescriptor = RX_DESC_BASE;
  133. LPC_EMAC->RxStatus = RX_STAT_BASE;
  134. LPC_EMAC->RxDescriptorNumber = NUM_RX_FRAG - 1;
  135. /* Rx Descriptors Point to 0 */
  136. LPC_EMAC->RxConsumeIndex = 0;
  137. }
  138. /* init tx descriptor */
  139. rt_inline void tx_descr_init(void)
  140. {
  141. rt_uint32_t i;
  142. for (i = 0; i < NUM_TX_FRAG; i++)
  143. {
  144. TX_DESC_PACKET(i) = TX_BUF(i);
  145. TX_DESC_CTRL(i) = (1ul << 31) | (1ul << 30) | (1ul << 29) | (1ul << 28) | (1ul << 26) | (ETH_FRAG_SIZE - 1);
  146. TX_STAT_INFO(i) = 0;
  147. }
  148. /* Set EMAC Transmit Descriptor Registers. */
  149. LPC_EMAC->TxDescriptor = TX_DESC_BASE;
  150. LPC_EMAC->TxStatus = TX_STAT_BASE;
  151. LPC_EMAC->TxDescriptorNumber = NUM_TX_FRAG - 1;
  152. /* Tx Descriptors Point to 0 */
  153. LPC_EMAC->TxProduceIndex = 0;
  154. }
  155. /*
  156. TX_EN P1_4
  157. TXD0 P1_0
  158. TXD1 P1_1
  159. RXD0 P1_9
  160. RXD1 P1_10
  161. RX_ER P1_14
  162. CRS_DV P1_8
  163. MDC P1_16
  164. MDIO P1_17
  165. REF_CLK P1_15
  166. */
  167. static rt_err_t lpc_emac_init(rt_device_t dev)
  168. {
  169. /* Initialize the EMAC ethernet controller. */
  170. rt_uint32_t regv, tout;
  171. /* Power Up the EMAC controller. */
  172. LPC_SC->PCONP |= (1UL << 30);
  173. /* Enable P1 Ethernet Pins. */
  174. PINSEL_ConfigPin(1, 0, 1); /**< P1_0 ENET_TXD0 */
  175. PINSEL_ConfigPin(1, 1, 1); /**< P1_1 ENET_TXD1 */
  176. PINSEL_ConfigPin(1, 4, 1); /**< P1_4 ENET_TX_EN */
  177. PINSEL_ConfigPin(1, 8, 1); /**< P1_8 ENET_CRS_DV */
  178. PINSEL_ConfigPin(1, 9, 1); /**< P1_9 ENET_RXD0 */
  179. PINSEL_ConfigPin(1, 10, 1); /**< P1_10 ENET_RXD1 */
  180. PINSEL_ConfigPin(1, 14, 1); /**< P1_14 ENET_RX_ER */
  181. PINSEL_ConfigPin(1, 15, 1); /**< P1_15 ENET_REF_CLK */
  182. PINSEL_ConfigPin(1, 16, 1); /**< P1_16 ENET_MDC */
  183. PINSEL_ConfigPin(1, 17, 1); /**< P1_17 ENET_MDIO */
  184. /* Reset all EMAC internal modules. */
  185. LPC_EMAC->MAC1 = MAC1_RES_TX | MAC1_RES_MCS_TX | MAC1_RES_RX | MAC1_RES_MCS_RX |
  186. MAC1_SIM_RES | MAC1_SOFT_RES;
  187. LPC_EMAC->Command = CR_REG_RES | CR_TX_RES | CR_RX_RES;
  188. /* A short delay after reset. */
  189. for (tout = 100; tout; tout--);
  190. /* Initialize MAC control registers. */
  191. LPC_EMAC->MAC1 = MAC1_PASS_ALL;
  192. LPC_EMAC->MAC2 = MAC2_CRC_EN | MAC2_PAD_EN;
  193. LPC_EMAC->MAXF = ETH_MAX_FLEN;
  194. LPC_EMAC->CLRT = CLRT_DEF;
  195. LPC_EMAC->IPGR = IPGR_DEF;
  196. /* PCLK=18MHz, clock select=6, MDC=18/6=3MHz */
  197. /* Enable Reduced MII interface. */
  198. LPC_EMAC->MCFG = MCFG_CLK_DIV20 | MCFG_RES_MII;
  199. for (tout = 100; tout; tout--);
  200. LPC_EMAC->MCFG = MCFG_CLK_DIV20;
  201. /* Enable Reduced MII interface. */
  202. LPC_EMAC->Command = CR_RMII | CR_PASS_RUNT_FRM | CR_PASS_RX_FILT;
  203. /* Reset Reduced MII Logic. */
  204. LPC_EMAC->SUPP = SUPP_RES_RMII | SUPP_SPEED;
  205. for (tout = 100; tout; tout--);
  206. LPC_EMAC->SUPP = SUPP_SPEED;
  207. /* Put the PHY in reset mode */
  208. write_PHY(PHY_REG_BMCR, 0x8000);
  209. for (tout = 1000; tout; tout--);
  210. /* Configure the PHY device */
  211. /* Configure the PHY device */
  212. switch (lpc_emac_device.phy_mode)
  213. {
  214. case EMAC_PHY_AUTO:
  215. /* Use autonegotiation about the link speed. */
  216. write_PHY(PHY_REG_BMCR, PHY_AUTO_NEG);
  217. break;
  218. case EMAC_PHY_10MBIT:
  219. /* Connect at 10MBit */
  220. write_PHY(PHY_REG_BMCR, PHY_FULLD_10M);
  221. break;
  222. case EMAC_PHY_100MBIT:
  223. /* Connect at 100MBit */
  224. write_PHY(PHY_REG_BMCR, PHY_FULLD_100M);
  225. break;
  226. }
  227. if (tout >= 0x100000) return -RT_ERROR; // auto_neg failed
  228. regv = 0x0004;
  229. /* Configure Full/Half Duplex mode. */
  230. if (regv & 0x0004)
  231. {
  232. /* Full duplex is enabled. */
  233. LPC_EMAC->MAC2 |= MAC2_FULL_DUP;
  234. LPC_EMAC->Command |= CR_FULL_DUP;
  235. LPC_EMAC->IPGT = IPGT_FULL_DUP;
  236. }
  237. else
  238. {
  239. /* Half duplex mode. */
  240. LPC_EMAC->IPGT = IPGT_HALF_DUP;
  241. }
  242. /* Configure 100MBit/10MBit mode. */
  243. if (regv & 0x0002)
  244. {
  245. /* 10MBit mode. */
  246. LPC_EMAC->SUPP = 0;
  247. }
  248. else
  249. {
  250. /* 100MBit mode. */
  251. LPC_EMAC->SUPP = SUPP_SPEED;
  252. }
  253. /* Set the Ethernet MAC Address registers */
  254. LPC_EMAC->SA0 = (lpc_emac_device.dev_addr[1] << 8) | lpc_emac_device.dev_addr[0];
  255. LPC_EMAC->SA1 = (lpc_emac_device.dev_addr[3] << 8) | lpc_emac_device.dev_addr[2];
  256. LPC_EMAC->SA2 = (lpc_emac_device.dev_addr[5] << 8) | lpc_emac_device.dev_addr[4];
  257. /* Initialize Tx and Rx DMA Descriptors */
  258. rx_descr_init();
  259. tx_descr_init();
  260. /* Receive Broadcast and Perfect Match Packets */
  261. LPC_EMAC->RxFilterCtrl = RFC_BCAST_EN | RFC_PERFECT_EN;
  262. /* Reset all interrupts */
  263. LPC_EMAC->IntClear = 0xFFFF;
  264. /* Enable EMAC interrupts. */
  265. LPC_EMAC->IntEnable = INT_RX_DONE | INT_TX_DONE;
  266. /* Enable receive and transmit mode of MAC Ethernet core */
  267. LPC_EMAC->Command |= (CR_RX_EN | CR_TX_EN);
  268. LPC_EMAC->MAC1 |= MAC1_REC_EN;
  269. /* Enable the ENET Interrupt */
  270. NVIC_EnableIRQ(ENET_IRQn);
  271. return RT_EOK;
  272. }
  273. static rt_err_t lpc_emac_open(rt_device_t dev, rt_uint16_t oflag)
  274. {
  275. return RT_EOK;
  276. }
  277. static rt_err_t lpc_emac_close(rt_device_t dev)
  278. {
  279. return RT_EOK;
  280. }
  281. static rt_size_t lpc_emac_read(rt_device_t dev, rt_off_t pos, void *buffer, rt_size_t size)
  282. {
  283. rt_set_errno(-RT_ENOSYS);
  284. return 0;
  285. }
  286. static rt_size_t lpc_emac_write(rt_device_t dev, rt_off_t pos, const void *buffer, rt_size_t size)
  287. {
  288. rt_set_errno(-RT_ENOSYS);
  289. return 0;
  290. }
  291. static rt_err_t lpc_emac_control(rt_device_t dev, int cmd, void *args)
  292. {
  293. switch (cmd)
  294. {
  295. case NIOCTL_GADDR:
  296. /* get mac address */
  297. if (args) rt_memcpy(args, lpc_emac_device.dev_addr, 6);
  298. else return -RT_ERROR;
  299. break;
  300. default :
  301. break;
  302. }
  303. return RT_EOK;
  304. }
  305. /* EtherNet Device Interface */
  306. /* transmit packet. */
  307. rt_err_t lpc_emac_tx(rt_device_t dev, struct pbuf *p)
  308. {
  309. rt_uint32_t Index, IndexNext;
  310. rt_uint8_t *ptr;
  311. /* calculate next index */
  312. IndexNext = LPC_EMAC->TxProduceIndex + 1;
  313. if (IndexNext > LPC_EMAC->TxDescriptorNumber) IndexNext = 0;
  314. /* check whether block is full */
  315. while (IndexNext == LPC_EMAC->TxConsumeIndex)
  316. {
  317. rt_err_t result;
  318. rt_uint32_t recved;
  319. /* there is no block yet, wait a flag */
  320. result = rt_event_recv(&tx_event, 0x01,
  321. RT_EVENT_FLAG_AND | RT_EVENT_FLAG_CLEAR, RT_WAITING_FOREVER, &recved);
  322. RT_ASSERT(result == RT_EOK);
  323. }
  324. /* lock EMAC device */
  325. rt_sem_take(&sem_lock, RT_WAITING_FOREVER);
  326. /* get produce index */
  327. Index = LPC_EMAC->TxProduceIndex;
  328. /* calculate next index */
  329. IndexNext = LPC_EMAC->TxProduceIndex + 1;
  330. if (IndexNext > LPC_EMAC->TxDescriptorNumber)
  331. IndexNext = 0;
  332. /* copy data to tx buffer */
  333. ptr = (rt_uint8_t *)TX_BUF(Index);
  334. pbuf_copy_partial(p, ptr, p->tot_len, 0);
  335. TX_DESC_CTRL(Index) &= ~0x7ff;
  336. TX_DESC_CTRL(Index) |= (p->tot_len - 1) & 0x7ff;
  337. /* change index to the next */
  338. LPC_EMAC->TxProduceIndex = IndexNext;
  339. /* unlock EMAC device */
  340. rt_sem_release(&sem_lock);
  341. return RT_EOK;
  342. }
  343. /* reception packet. */
  344. struct pbuf *lpc_emac_rx(rt_device_t dev)
  345. {
  346. struct pbuf *p;
  347. rt_uint32_t size;
  348. rt_uint32_t Index;
  349. /* init p pointer */
  350. p = RT_NULL;
  351. /* lock EMAC device */
  352. rt_sem_take(&sem_lock, RT_WAITING_FOREVER);
  353. Index = LPC_EMAC->RxConsumeIndex;
  354. if (Index != LPC_EMAC->RxProduceIndex)
  355. {
  356. size = (RX_STAT_INFO(Index) & 0x7ff) + 1;
  357. if (size > ETH_FRAG_SIZE) size = ETH_FRAG_SIZE;
  358. /* allocate buffer */
  359. p = pbuf_alloc(PBUF_LINK, size, PBUF_RAM);
  360. if (p != RT_NULL)
  361. {
  362. pbuf_take(p, (rt_uint8_t *)RX_BUF(Index), size);
  363. }
  364. /* move Index to the next */
  365. if (++Index > LPC_EMAC->RxDescriptorNumber)
  366. Index = 0;
  367. /* set consume index */
  368. LPC_EMAC->RxConsumeIndex = Index;
  369. }
  370. else
  371. {
  372. /* Enable RxDone interrupt */
  373. LPC_EMAC->IntEnable = INT_RX_DONE | INT_TX_DONE;
  374. }
  375. /* unlock EMAC device */
  376. rt_sem_release(&sem_lock);
  377. return p;
  378. }
  379. int lpc_emac_hw_init(void)
  380. {
  381. rt_event_init(&tx_event, "tx_event", RT_IPC_FLAG_FIFO);
  382. rt_sem_init(&sem_lock, "eth_lock", 1, RT_IPC_FLAG_FIFO);
  383. /* set autonegotiation mode */
  384. lpc_emac_device.phy_mode = EMAC_PHY_AUTO;
  385. // OUI 00-60-37 NXP Semiconductors
  386. lpc_emac_device.dev_addr[0] = 0x00;
  387. lpc_emac_device.dev_addr[1] = 0x60;
  388. lpc_emac_device.dev_addr[2] = 0x37;
  389. /* set mac address: (only for test) */
  390. lpc_emac_device.dev_addr[3] = 0x12;
  391. lpc_emac_device.dev_addr[4] = 0x34;
  392. lpc_emac_device.dev_addr[5] = 0x56;
  393. lpc_emac_device.parent.parent.init = lpc_emac_init;
  394. lpc_emac_device.parent.parent.open = lpc_emac_open;
  395. lpc_emac_device.parent.parent.close = lpc_emac_close;
  396. lpc_emac_device.parent.parent.read = lpc_emac_read;
  397. lpc_emac_device.parent.parent.write = lpc_emac_write;
  398. lpc_emac_device.parent.parent.control = lpc_emac_control;
  399. lpc_emac_device.parent.parent.user_data = RT_NULL;
  400. lpc_emac_device.parent.eth_rx = lpc_emac_rx;
  401. lpc_emac_device.parent.eth_tx = lpc_emac_tx;
  402. eth_device_init(&(lpc_emac_device.parent), "e0");
  403. return 0;
  404. }
  405. INIT_DEVICE_EXPORT(lpc_emac_hw_init);
  406. #ifdef RT_USING_FINSH
  407. #include <finsh.h>
  408. void emac_dump()
  409. {
  410. rt_kprintf("Command : %08x\n", LPC_EMAC->Command);
  411. rt_kprintf("Status : %08x\n", LPC_EMAC->Status);
  412. rt_kprintf("RxStatus : %08x\n", LPC_EMAC->RxStatus);
  413. rt_kprintf("TxStatus : %08x\n", LPC_EMAC->TxStatus);
  414. rt_kprintf("IntEnable: %08x\n", LPC_EMAC->IntEnable);
  415. rt_kprintf("IntStatus: %08x\n", LPC_EMAC->IntStatus);
  416. }
  417. FINSH_FUNCTION_EXPORT(emac_dump, dump emac register);
  418. #endif