stm32f7xx_ll_usb.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805
  1. /**
  2. ******************************************************************************
  3. * @file stm32f7xx_ll_usb.c
  4. * @author MCD Application Team
  5. * @brief USB Low Layer HAL module driver.
  6. *
  7. * This file provides firmware functions to manage the following
  8. * functionalities of the USB Peripheral Controller:
  9. * + Initialization/de-initialization functions
  10. * + I/O operation functions
  11. * + Peripheral Control functions
  12. * + Peripheral State functions
  13. *
  14. @verbatim
  15. ==============================================================================
  16. ##### How to use this driver #####
  17. ==============================================================================
  18. [..]
  19. (#) Fill parameters of Init structure in USB_OTG_CfgTypeDef structure.
  20. (#) Call USB_CoreInit() API to initialize the USB Core peripheral.
  21. (#) The upper HAL HCD/PCD driver will call the right routines for its internal processes.
  22. @endverbatim
  23. ******************************************************************************
  24. * @attention
  25. *
  26. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  27. *
  28. * Redistribution and use in source and binary forms, with or without modification,
  29. * are permitted provided that the following conditions are met:
  30. * 1. Redistributions of source code must retain the above copyright notice,
  31. * this list of conditions and the following disclaimer.
  32. * 2. Redistributions in binary form must reproduce the above copyright notice,
  33. * this list of conditions and the following disclaimer in the documentation
  34. * and/or other materials provided with the distribution.
  35. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  36. * may be used to endorse or promote products derived from this software
  37. * without specific prior written permission.
  38. *
  39. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  40. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  41. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  42. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  43. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  44. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  45. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  46. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  47. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  48. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  49. *
  50. ******************************************************************************
  51. */
  52. /* Includes ------------------------------------------------------------------*/
  53. #include "stm32f7xx_hal.h"
  54. /** @addtogroup STM32F7xx_LL_USB_DRIVER
  55. * @{
  56. */
  57. #if defined (HAL_PCD_MODULE_ENABLED) || defined (HAL_HCD_MODULE_ENABLED)
  58. /* Private typedef -----------------------------------------------------------*/
  59. /* Private define ------------------------------------------------------------*/
  60. /* Private macro -------------------------------------------------------------*/
  61. /* Private variables ---------------------------------------------------------*/
  62. /* Private function prototypes -----------------------------------------------*/
  63. /* Private functions ---------------------------------------------------------*/
  64. static HAL_StatusTypeDef USB_CoreReset(USB_OTG_GlobalTypeDef *USBx);
  65. #ifdef USB_HS_PHYC
  66. static HAL_StatusTypeDef USB_HS_PHYCInit(USB_OTG_GlobalTypeDef *USBx);
  67. #endif
  68. /* Exported functions --------------------------------------------------------*/
  69. /** @defgroup LL_USB_Exported_Functions USB Low Layer Exported Functions
  70. * @{
  71. */
  72. /** @defgroup LL_USB_Group1 Initialization/de-initialization functions
  73. * @brief Initialization and Configuration functions
  74. *
  75. @verbatim
  76. ===============================================================================
  77. ##### Initialization/de-initialization functions #####
  78. ===============================================================================
  79. [..] This section provides functions allowing to:
  80. @endverbatim
  81. * @{
  82. */
  83. /**
  84. * @brief Initializes the USB Core
  85. * @param USBx USB Instance
  86. * @param cfg pointer to a USB_OTG_CfgTypeDef structure that contains
  87. * the configuration information for the specified USBx peripheral.
  88. * @retval HAL status
  89. */
  90. HAL_StatusTypeDef USB_CoreInit(USB_OTG_GlobalTypeDef *USBx, USB_OTG_CfgTypeDef cfg)
  91. {
  92. if (cfg.phy_itface == USB_OTG_ULPI_PHY)
  93. {
  94. USBx->GCCFG &= ~(USB_OTG_GCCFG_PWRDWN);
  95. /* Init The ULPI Interface */
  96. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_TSDPS | USB_OTG_GUSBCFG_ULPIFSLS | USB_OTG_GUSBCFG_PHYSEL);
  97. /* Select vbus source */
  98. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_ULPIEVBUSD | USB_OTG_GUSBCFG_ULPIEVBUSI);
  99. if(cfg.use_external_vbus == 1)
  100. {
  101. USBx->GUSBCFG |= USB_OTG_GUSBCFG_ULPIEVBUSD;
  102. }
  103. /* Reset after a PHY select */
  104. USB_CoreReset(USBx);
  105. }
  106. #ifdef USB_HS_PHYC
  107. else if (cfg.phy_itface == USB_OTG_HS_EMBEDDED_PHY)
  108. {
  109. USBx->GCCFG &= ~(USB_OTG_GCCFG_PWRDWN);
  110. /* Init The UTMI Interface */
  111. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_TSDPS | USB_OTG_GUSBCFG_ULPIFSLS | USB_OTG_GUSBCFG_PHYSEL);
  112. /* Select vbus source */
  113. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_ULPIEVBUSD | USB_OTG_GUSBCFG_ULPIEVBUSI);
  114. /* Select UTMI Interace */
  115. USBx->GUSBCFG &= ~ USB_OTG_GUSBCFG_ULPI_UTMI_SEL;
  116. USBx->GCCFG |= USB_OTG_GCCFG_PHYHSEN;
  117. /* Enables control of a High Speed USB PHY */
  118. USB_HS_PHYCInit(USBx);
  119. if(cfg.use_external_vbus == 1)
  120. {
  121. USBx->GUSBCFG |= USB_OTG_GUSBCFG_ULPIEVBUSD;
  122. }
  123. /* Reset after a PHY select */
  124. USB_CoreReset(USBx);
  125. }
  126. #endif
  127. else /* FS interface (embedded Phy) */
  128. {
  129. /* Select FS Embedded PHY */
  130. USBx->GUSBCFG |= USB_OTG_GUSBCFG_PHYSEL;
  131. /* Reset after a PHY select and set Host mode */
  132. USB_CoreReset(USBx);
  133. /* Deactivate the power down*/
  134. USBx->GCCFG = USB_OTG_GCCFG_PWRDWN;
  135. }
  136. if(cfg.dma_enable == ENABLE)
  137. {
  138. USBx->GAHBCFG |= USB_OTG_GAHBCFG_HBSTLEN_2;
  139. USBx->GAHBCFG |= USB_OTG_GAHBCFG_DMAEN;
  140. }
  141. return HAL_OK;
  142. }
  143. /**
  144. * @brief USB_EnableGlobalInt
  145. * Enables the controller's Global Int in the AHB Config reg
  146. * @param USBx Selected device
  147. * @retval HAL status
  148. */
  149. HAL_StatusTypeDef USB_EnableGlobalInt(USB_OTG_GlobalTypeDef *USBx)
  150. {
  151. USBx->GAHBCFG |= USB_OTG_GAHBCFG_GINT;
  152. return HAL_OK;
  153. }
  154. /**
  155. * @brief USB_DisableGlobalInt
  156. * Disable the controller's Global Int in the AHB Config reg
  157. * @param USBx Selected device
  158. * @retval HAL status
  159. */
  160. HAL_StatusTypeDef USB_DisableGlobalInt(USB_OTG_GlobalTypeDef *USBx)
  161. {
  162. USBx->GAHBCFG &= ~USB_OTG_GAHBCFG_GINT;
  163. return HAL_OK;
  164. }
  165. /**
  166. * @brief USB_SetCurrentMode : Set functional mode
  167. * @param USBx Selected device
  168. * @param mode current core mode
  169. * This parameter can be one of these values:
  170. * @arg USB_OTG_DEVICE_MODE: Peripheral mode
  171. * @arg USB_OTG_HOST_MODE: Host mode
  172. * @arg USB_OTG_DRD_MODE: Dual Role Device mode
  173. * @retval HAL status
  174. */
  175. HAL_StatusTypeDef USB_SetCurrentMode(USB_OTG_GlobalTypeDef *USBx , USB_OTG_ModeTypeDef mode)
  176. {
  177. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_FHMOD | USB_OTG_GUSBCFG_FDMOD);
  178. if ( mode == USB_OTG_HOST_MODE)
  179. {
  180. USBx->GUSBCFG |= USB_OTG_GUSBCFG_FHMOD;
  181. }
  182. else if ( mode == USB_OTG_DEVICE_MODE)
  183. {
  184. USBx->GUSBCFG |= USB_OTG_GUSBCFG_FDMOD;
  185. }
  186. HAL_Delay(50);
  187. return HAL_OK;
  188. }
  189. /**
  190. * @brief USB_DevInit : Initializes the USB_OTG controller registers
  191. * for device mode
  192. * @param USBx Selected device
  193. * @param cfg pointer to a USB_OTG_CfgTypeDef structure that contains
  194. * the configuration information for the specified USBx peripheral.
  195. * @retval HAL status
  196. */
  197. HAL_StatusTypeDef USB_DevInit (USB_OTG_GlobalTypeDef *USBx, USB_OTG_CfgTypeDef cfg)
  198. {
  199. uint32_t i = 0;
  200. /*Activate VBUS Sensing B */
  201. USBx->GCCFG |= USB_OTG_GCCFG_VBDEN;
  202. if (cfg.vbus_sensing_enable == 0)
  203. {
  204. /* Deactivate VBUS Sensing B */
  205. USBx->GCCFG &= ~ USB_OTG_GCCFG_VBDEN;
  206. /* B-peripheral session valid override enable*/
  207. USBx->GOTGCTL |= USB_OTG_GOTGCTL_BVALOEN;
  208. USBx->GOTGCTL |= USB_OTG_GOTGCTL_BVALOVAL;
  209. }
  210. /* Restart the Phy Clock */
  211. USBx_PCGCCTL = 0;
  212. /* Device mode configuration */
  213. USBx_DEVICE->DCFG |= DCFG_FRAME_INTERVAL_80;
  214. if(cfg.phy_itface == USB_OTG_ULPI_PHY)
  215. {
  216. if(cfg.speed == USB_OTG_SPEED_HIGH)
  217. {
  218. /* Set High speed phy */
  219. USB_SetDevSpeed (USBx , USB_OTG_SPEED_HIGH);
  220. }
  221. else
  222. {
  223. /* set High speed phy in Full speed mode */
  224. USB_SetDevSpeed (USBx , USB_OTG_SPEED_HIGH_IN_FULL);
  225. }
  226. }
  227. else if(cfg.phy_itface == USB_OTG_HS_EMBEDDED_PHY)
  228. {
  229. if(cfg.speed == USB_OTG_SPEED_HIGH)
  230. {
  231. /* Set High speed phy */
  232. USB_SetDevSpeed (USBx , USB_OTG_SPEED_HIGH);
  233. }
  234. else
  235. {
  236. /* set High speed phy in Full speed mode */
  237. USB_SetDevSpeed (USBx , USB_OTG_SPEED_HIGH_IN_FULL);
  238. }
  239. }
  240. else
  241. {
  242. /* Set Full speed phy */
  243. USB_SetDevSpeed (USBx , USB_OTG_SPEED_FULL);
  244. }
  245. /* Flush the FIFOs */
  246. USB_FlushTxFifo(USBx , 0x10); /* all Tx FIFOs */
  247. USB_FlushRxFifo(USBx);
  248. /* Clear all pending Device Interrupts */
  249. USBx_DEVICE->DIEPMSK = 0;
  250. USBx_DEVICE->DOEPMSK = 0;
  251. USBx_DEVICE->DAINT = 0xFFFFFFFF;
  252. USBx_DEVICE->DAINTMSK = 0;
  253. for (i = 0; i < cfg.dev_endpoints; i++)
  254. {
  255. if ((USBx_INEP(i)->DIEPCTL & USB_OTG_DIEPCTL_EPENA) == USB_OTG_DIEPCTL_EPENA)
  256. {
  257. USBx_INEP(i)->DIEPCTL = (USB_OTG_DIEPCTL_EPDIS | USB_OTG_DIEPCTL_SNAK);
  258. }
  259. else
  260. {
  261. USBx_INEP(i)->DIEPCTL = 0;
  262. }
  263. USBx_INEP(i)->DIEPTSIZ = 0;
  264. USBx_INEP(i)->DIEPINT = 0xFF;
  265. }
  266. for (i = 0; i < cfg.dev_endpoints; i++)
  267. {
  268. if ((USBx_OUTEP(i)->DOEPCTL & USB_OTG_DOEPCTL_EPENA) == USB_OTG_DOEPCTL_EPENA)
  269. {
  270. USBx_OUTEP(i)->DOEPCTL = (USB_OTG_DOEPCTL_EPDIS | USB_OTG_DOEPCTL_SNAK);
  271. }
  272. else
  273. {
  274. USBx_OUTEP(i)->DOEPCTL = 0;
  275. }
  276. USBx_OUTEP(i)->DOEPTSIZ = 0;
  277. USBx_OUTEP(i)->DOEPINT = 0xFF;
  278. }
  279. USBx_DEVICE->DIEPMSK &= ~(USB_OTG_DIEPMSK_TXFURM);
  280. if (cfg.dma_enable == 1)
  281. {
  282. /*Set threshold parameters */
  283. USBx_DEVICE->DTHRCTL = (USB_OTG_DTHRCTL_TXTHRLEN_6 | USB_OTG_DTHRCTL_RXTHRLEN_6);
  284. USBx_DEVICE->DTHRCTL |= (USB_OTG_DTHRCTL_RXTHREN | USB_OTG_DTHRCTL_ISOTHREN | USB_OTG_DTHRCTL_NONISOTHREN);
  285. i= USBx_DEVICE->DTHRCTL;
  286. }
  287. /* Disable all interrupts. */
  288. USBx->GINTMSK = 0;
  289. /* Clear any pending interrupts */
  290. USBx->GINTSTS = 0xBFFFFFFF;
  291. /* Enable the common interrupts */
  292. if (cfg.dma_enable == DISABLE)
  293. {
  294. USBx->GINTMSK |= USB_OTG_GINTMSK_RXFLVLM;
  295. }
  296. /* Enable interrupts matching to the Device mode ONLY */
  297. USBx->GINTMSK |= (USB_OTG_GINTMSK_USBSUSPM | USB_OTG_GINTMSK_USBRST |\
  298. USB_OTG_GINTMSK_ENUMDNEM | USB_OTG_GINTMSK_IEPINT |\
  299. USB_OTG_GINTMSK_OEPINT | USB_OTG_GINTMSK_IISOIXFRM|\
  300. USB_OTG_GINTMSK_PXFRM_IISOOXFRM | USB_OTG_GINTMSK_WUIM);
  301. if(cfg.Sof_enable)
  302. {
  303. USBx->GINTMSK |= USB_OTG_GINTMSK_SOFM;
  304. }
  305. if (cfg.vbus_sensing_enable == ENABLE)
  306. {
  307. USBx->GINTMSK |= (USB_OTG_GINTMSK_SRQIM | USB_OTG_GINTMSK_OTGINT);
  308. }
  309. return HAL_OK;
  310. }
  311. /**
  312. * @brief USB_OTG_FlushTxFifo : Flush a Tx FIFO
  313. * @param USBx Selected device
  314. * @param num FIFO number
  315. * This parameter can be a value from 1 to 15
  316. 15 means Flush all Tx FIFOs
  317. * @retval HAL status
  318. */
  319. HAL_StatusTypeDef USB_FlushTxFifo (USB_OTG_GlobalTypeDef *USBx, uint32_t num )
  320. {
  321. uint32_t count = 0;
  322. USBx->GRSTCTL = ( USB_OTG_GRSTCTL_TXFFLSH |(uint32_t)( num << 6));
  323. do
  324. {
  325. if (++count > 200000)
  326. {
  327. return HAL_TIMEOUT;
  328. }
  329. }
  330. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_TXFFLSH) == USB_OTG_GRSTCTL_TXFFLSH);
  331. return HAL_OK;
  332. }
  333. /**
  334. * @brief USB_FlushRxFifo : Flush Rx FIFO
  335. * @param USBx Selected device
  336. * @retval HAL status
  337. */
  338. HAL_StatusTypeDef USB_FlushRxFifo(USB_OTG_GlobalTypeDef *USBx)
  339. {
  340. uint32_t count = 0;
  341. USBx->GRSTCTL = USB_OTG_GRSTCTL_RXFFLSH;
  342. do
  343. {
  344. if (++count > 200000)
  345. {
  346. return HAL_TIMEOUT;
  347. }
  348. }
  349. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_RXFFLSH) == USB_OTG_GRSTCTL_RXFFLSH);
  350. return HAL_OK;
  351. }
  352. /**
  353. * @brief USB_SetDevSpeed :Initializes the DevSpd field of DCFG register
  354. * depending the PHY type and the enumeration speed of the device.
  355. * @param USBx Selected device
  356. * @param speed device speed
  357. * This parameter can be one of these values:
  358. * @arg USB_OTG_SPEED_HIGH: High speed mode
  359. * @arg USB_OTG_SPEED_HIGH_IN_FULL: High speed core in Full Speed mode
  360. * @arg USB_OTG_SPEED_FULL: Full speed mode
  361. * @arg USB_OTG_SPEED_LOW: Low speed mode
  362. * @retval Hal status
  363. */
  364. HAL_StatusTypeDef USB_SetDevSpeed(USB_OTG_GlobalTypeDef *USBx , uint8_t speed)
  365. {
  366. USBx_DEVICE->DCFG |= speed;
  367. return HAL_OK;
  368. }
  369. /**
  370. * @brief USB_GetDevSpeed :Return the Dev Speed
  371. * @param USBx Selected device
  372. * @retval speed : device speed
  373. * This parameter can be one of these values:
  374. * @arg USB_OTG_SPEED_HIGH: High speed mode
  375. * @arg USB_OTG_SPEED_FULL: Full speed mode
  376. * @arg USB_OTG_SPEED_LOW: Low speed mode
  377. */
  378. uint8_t USB_GetDevSpeed(USB_OTG_GlobalTypeDef *USBx)
  379. {
  380. uint8_t speed = 0;
  381. if((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_HS_PHY_30MHZ_OR_60MHZ)
  382. {
  383. speed = USB_OTG_SPEED_HIGH;
  384. }
  385. else if (((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_FS_PHY_30MHZ_OR_60MHZ)||
  386. ((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_FS_PHY_48MHZ))
  387. {
  388. speed = USB_OTG_SPEED_FULL;
  389. }
  390. else if((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_LS_PHY_6MHZ)
  391. {
  392. speed = USB_OTG_SPEED_LOW;
  393. }
  394. return speed;
  395. }
  396. /**
  397. * @brief Activate and configure an endpoint
  398. * @param USBx Selected device
  399. * @param ep pointer to endpoint structure
  400. * @retval HAL status
  401. */
  402. HAL_StatusTypeDef USB_ActivateEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  403. {
  404. if (ep->is_in == 1)
  405. {
  406. USBx_DEVICE->DAINTMSK |= USB_OTG_DAINTMSK_IEPM & ((1 << (ep->num)));
  407. if (((USBx_INEP(ep->num)->DIEPCTL) & USB_OTG_DIEPCTL_USBAEP) == 0)
  408. {
  409. USBx_INEP(ep->num)->DIEPCTL |= ((ep->maxpacket & USB_OTG_DIEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  410. ((ep->num) << 22 ) | (USB_OTG_DIEPCTL_SD0PID_SEVNFRM) | (USB_OTG_DIEPCTL_USBAEP));
  411. }
  412. }
  413. else
  414. {
  415. USBx_DEVICE->DAINTMSK |= USB_OTG_DAINTMSK_OEPM & ((1 << (ep->num)) << 16);
  416. if (((USBx_OUTEP(ep->num)->DOEPCTL) & USB_OTG_DOEPCTL_USBAEP) == 0)
  417. {
  418. USBx_OUTEP(ep->num)->DOEPCTL |= ((ep->maxpacket & USB_OTG_DOEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  419. (USB_OTG_DIEPCTL_SD0PID_SEVNFRM)| (USB_OTG_DOEPCTL_USBAEP));
  420. }
  421. }
  422. return HAL_OK;
  423. }
  424. /**
  425. * @brief Activate and configure a dedicated endpoint
  426. * @param USBx Selected device
  427. * @param ep pointer to endpoint structure
  428. * @retval HAL status
  429. */
  430. HAL_StatusTypeDef USB_ActivateDedicatedEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  431. {
  432. static __IO uint32_t debug = 0;
  433. /* Read DEPCTLn register */
  434. if (ep->is_in == 1)
  435. {
  436. if (((USBx_INEP(ep->num)->DIEPCTL) & USB_OTG_DIEPCTL_USBAEP) == 0)
  437. {
  438. USBx_INEP(ep->num)->DIEPCTL |= ((ep->maxpacket & USB_OTG_DIEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  439. ((ep->num) << 22 ) | (USB_OTG_DIEPCTL_SD0PID_SEVNFRM) | (USB_OTG_DIEPCTL_USBAEP));
  440. }
  441. debug |= ((ep->maxpacket & USB_OTG_DIEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  442. ((ep->num) << 22 ) | (USB_OTG_DIEPCTL_SD0PID_SEVNFRM) | (USB_OTG_DIEPCTL_USBAEP));
  443. USBx_DEVICE->DEACHMSK |= USB_OTG_DAINTMSK_IEPM & ((1 << (ep->num)));
  444. }
  445. else
  446. {
  447. if (((USBx_OUTEP(ep->num)->DOEPCTL) & USB_OTG_DOEPCTL_USBAEP) == 0)
  448. {
  449. USBx_OUTEP(ep->num)->DOEPCTL |= ((ep->maxpacket & USB_OTG_DOEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  450. ((ep->num) << 22 ) | (USB_OTG_DOEPCTL_USBAEP));
  451. debug = (uint32_t)(((uint32_t )USBx) + USB_OTG_OUT_ENDPOINT_BASE + (0)*USB_OTG_EP_REG_SIZE);
  452. debug = (uint32_t )&USBx_OUTEP(ep->num)->DOEPCTL;
  453. debug |= ((ep->maxpacket & USB_OTG_DOEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  454. ((ep->num) << 22 ) | (USB_OTG_DOEPCTL_USBAEP));
  455. }
  456. USBx_DEVICE->DEACHMSK |= USB_OTG_DAINTMSK_OEPM & ((1 << (ep->num)) << 16);
  457. }
  458. return HAL_OK;
  459. }
  460. /**
  461. * @brief De-activate and de-initialize an endpoint
  462. * @param USBx Selected device
  463. * @param ep pointer to endpoint structure
  464. * @retval HAL status
  465. */
  466. HAL_StatusTypeDef USB_DeactivateEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  467. {
  468. /* Read DEPCTLn register */
  469. if (ep->is_in == 1)
  470. {
  471. USBx_DEVICE->DEACHMSK &= ~(USB_OTG_DAINTMSK_IEPM & ((1 << (ep->num))));
  472. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_IEPM & ((1 << (ep->num))));
  473. USBx_INEP(ep->num)->DIEPCTL &= ~ USB_OTG_DIEPCTL_USBAEP;
  474. }
  475. else
  476. {
  477. USBx_DEVICE->DEACHMSK &= ~(USB_OTG_DAINTMSK_OEPM & ((1 << (ep->num)) << 16));
  478. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_OEPM & ((1 << (ep->num)) << 16));
  479. USBx_OUTEP(ep->num)->DOEPCTL &= ~USB_OTG_DOEPCTL_USBAEP;
  480. }
  481. return HAL_OK;
  482. }
  483. /**
  484. * @brief De-activate and de-initialize a dedicated endpoint
  485. * @param USBx Selected device
  486. * @param ep pointer to endpoint structure
  487. * @retval HAL status
  488. */
  489. HAL_StatusTypeDef USB_DeactivateDedicatedEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  490. {
  491. /* Read DEPCTLn register */
  492. if (ep->is_in == 1)
  493. {
  494. USBx_INEP(ep->num)->DIEPCTL &= ~ USB_OTG_DIEPCTL_USBAEP;
  495. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_IEPM & ((1 << (ep->num))));
  496. }
  497. else
  498. {
  499. USBx_OUTEP(ep->num)->DOEPCTL &= ~USB_OTG_DOEPCTL_USBAEP;
  500. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_OEPM & ((1 << (ep->num)) << 16));
  501. }
  502. return HAL_OK;
  503. }
  504. /**
  505. * @brief USB_EPStartXfer : setup and starts a transfer over an EP
  506. * @param USBx Selected device
  507. * @param ep pointer to endpoint structure
  508. * @param dma USB dma enabled or disabled
  509. * This parameter can be one of these values:
  510. * 0 : DMA feature not used
  511. * 1 : DMA feature used
  512. * @retval HAL status
  513. */
  514. HAL_StatusTypeDef USB_EPStartXfer(USB_OTG_GlobalTypeDef *USBx , USB_OTG_EPTypeDef *ep, uint8_t dma)
  515. {
  516. uint16_t pktcnt = 0;
  517. /* IN endpoint */
  518. if (ep->is_in == 1)
  519. {
  520. /* Zero Length Packet? */
  521. if (ep->xfer_len == 0)
  522. {
  523. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  524. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (1 << 19)) ;
  525. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  526. }
  527. else
  528. {
  529. /* Program the transfer size and packet count
  530. * as follows: xfersize = N * maxpacket +
  531. * short_packet pktcnt = N + (short_packet
  532. * exist ? 1 : 0)
  533. */
  534. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  535. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  536. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (((ep->xfer_len + ep->maxpacket -1)/ ep->maxpacket) << 19)) ;
  537. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_XFRSIZ & ep->xfer_len);
  538. if (ep->type == EP_TYPE_ISOC)
  539. {
  540. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_MULCNT);
  541. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_MULCNT & (1 << 29));
  542. }
  543. }
  544. if (dma == 1)
  545. {
  546. USBx_INEP(ep->num)->DIEPDMA = (uint32_t)(ep->dma_addr);
  547. }
  548. else
  549. {
  550. if (ep->type != EP_TYPE_ISOC)
  551. {
  552. /* Enable the Tx FIFO Empty Interrupt for this EP */
  553. if (ep->xfer_len > 0)
  554. {
  555. USBx_DEVICE->DIEPEMPMSK |= 1 << ep->num;
  556. }
  557. }
  558. }
  559. if (ep->type == EP_TYPE_ISOC)
  560. {
  561. if ((USBx_DEVICE->DSTS & ( 1 << 8 )) == 0)
  562. {
  563. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_SODDFRM;
  564. }
  565. else
  566. {
  567. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_SD0PID_SEVNFRM;
  568. }
  569. }
  570. /* EP enable, IN data in FIFO */
  571. USBx_INEP(ep->num)->DIEPCTL |= (USB_OTG_DIEPCTL_CNAK | USB_OTG_DIEPCTL_EPENA);
  572. if (ep->type == EP_TYPE_ISOC)
  573. {
  574. USB_WritePacket(USBx, ep->xfer_buff, ep->num, ep->xfer_len, dma);
  575. }
  576. }
  577. else /* OUT endpoint */
  578. {
  579. /* Program the transfer size and packet count as follows:
  580. * pktcnt = N
  581. * xfersize = N * maxpacket
  582. */
  583. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_XFRSIZ);
  584. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_PKTCNT);
  585. if (ep->xfer_len == 0)
  586. {
  587. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_XFRSIZ & ep->maxpacket);
  588. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (1 << 19)) ;
  589. }
  590. else
  591. {
  592. pktcnt = (ep->xfer_len + ep->maxpacket -1)/ ep->maxpacket;
  593. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (pktcnt << 19));
  594. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_XFRSIZ & (ep->maxpacket * pktcnt));
  595. }
  596. if (dma == 1)
  597. {
  598. USBx_OUTEP(ep->num)->DOEPDMA = (uint32_t)ep->xfer_buff;
  599. }
  600. if (ep->type == EP_TYPE_ISOC)
  601. {
  602. if ((USBx_DEVICE->DSTS & ( 1 << 8 )) == 0)
  603. {
  604. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_SODDFRM;
  605. }
  606. else
  607. {
  608. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_SD0PID_SEVNFRM;
  609. }
  610. }
  611. /* EP enable */
  612. USBx_OUTEP(ep->num)->DOEPCTL |= (USB_OTG_DOEPCTL_CNAK | USB_OTG_DOEPCTL_EPENA);
  613. }
  614. return HAL_OK;
  615. }
  616. /**
  617. * @brief USB_EP0StartXfer : setup and starts a transfer over the EP 0
  618. * @param USBx Selected device
  619. * @param ep pointer to endpoint structure
  620. * @param dma USB dma enabled or disabled
  621. * This parameter can be one of these values:
  622. * 0 : DMA feature not used
  623. * 1 : DMA feature used
  624. * @retval HAL status
  625. */
  626. HAL_StatusTypeDef USB_EP0StartXfer(USB_OTG_GlobalTypeDef *USBx , USB_OTG_EPTypeDef *ep, uint8_t dma)
  627. {
  628. /* IN endpoint */
  629. if (ep->is_in == 1)
  630. {
  631. /* Zero Length Packet? */
  632. if (ep->xfer_len == 0)
  633. {
  634. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  635. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (1 << 19)) ;
  636. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  637. }
  638. else
  639. {
  640. /* Program the transfer size and packet count
  641. * as follows: xfersize = N * maxpacket +
  642. * short_packet pktcnt = N + (short_packet
  643. * exist ? 1 : 0)
  644. */
  645. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  646. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  647. if(ep->xfer_len > ep->maxpacket)
  648. {
  649. ep->xfer_len = ep->maxpacket;
  650. }
  651. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (1 << 19)) ;
  652. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_XFRSIZ & ep->xfer_len);
  653. }
  654. if (dma == 1)
  655. {
  656. USBx_INEP(ep->num)->DIEPDMA = (uint32_t)(ep->dma_addr);
  657. }
  658. else
  659. {
  660. /* Enable the Tx FIFO Empty Interrupt for this EP */
  661. if (ep->xfer_len > 0U)
  662. {
  663. USBx_DEVICE->DIEPEMPMSK |= 1U << (ep->num);
  664. }
  665. }
  666. /* EP enable, IN data in FIFO */
  667. USBx_INEP(ep->num)->DIEPCTL |= (USB_OTG_DIEPCTL_CNAK | USB_OTG_DIEPCTL_EPENA);
  668. }
  669. else /* OUT endpoint */
  670. {
  671. /* Program the transfer size and packet count as follows:
  672. * pktcnt = N
  673. * xfersize = N * maxpacket
  674. */
  675. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_XFRSIZ);
  676. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_PKTCNT);
  677. if (ep->xfer_len > 0)
  678. {
  679. ep->xfer_len = ep->maxpacket;
  680. }
  681. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (1 << 19));
  682. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_XFRSIZ & (ep->maxpacket));
  683. if (dma == 1)
  684. {
  685. USBx_OUTEP(ep->num)->DOEPDMA = (uint32_t)(ep->xfer_buff);
  686. }
  687. /* EP enable */
  688. USBx_OUTEP(ep->num)->DOEPCTL |= (USB_OTG_DOEPCTL_CNAK | USB_OTG_DOEPCTL_EPENA);
  689. }
  690. return HAL_OK;
  691. }
  692. /**
  693. * @brief USB_WritePacket : Writes a packet into the Tx FIFO associated
  694. * with the EP/channel
  695. * @param USBx Selected device
  696. * @param src pointer to source buffer
  697. * @param ch_ep_num endpoint or host channel number
  698. * @param len Number of bytes to write
  699. * @param dma USB dma enabled or disabled
  700. * This parameter can be one of these values:
  701. * 0 : DMA feature not used
  702. * 1 : DMA feature used
  703. * @retval HAL status
  704. */
  705. HAL_StatusTypeDef USB_WritePacket(USB_OTG_GlobalTypeDef *USBx, uint8_t *src, uint8_t ch_ep_num, uint16_t len, uint8_t dma)
  706. {
  707. uint32_t count32b= 0 , i= 0;
  708. if (dma == 0)
  709. {
  710. count32b = (len + 3) / 4;
  711. for (i = 0; i < count32b; i++, src += 4)
  712. {
  713. USBx_DFIFO(ch_ep_num) = *((__packed uint32_t *)src);
  714. }
  715. }
  716. return HAL_OK;
  717. }
  718. /**
  719. * @brief USB_ReadPacket : read a packet from the Tx FIFO associated
  720. * with the EP/channel
  721. * @param USBx Selected device
  722. * @param src source pointer
  723. * @param ch_ep_num endpoint or host channel number
  724. * @param len Number of bytes to read
  725. * @param dma USB dma enabled or disabled
  726. * This parameter can be one of these values:
  727. * 0 : DMA feature not used
  728. * 1 : DMA feature used
  729. * @retval pointer to destination buffer
  730. */
  731. void *USB_ReadPacket(USB_OTG_GlobalTypeDef *USBx, uint8_t *dest, uint16_t len)
  732. {
  733. uint32_t i=0;
  734. uint32_t count32b = (len + 3) / 4;
  735. for ( i = 0; i < count32b; i++, dest += 4 )
  736. {
  737. *(__packed uint32_t *)dest = USBx_DFIFO(0);
  738. }
  739. return ((void *)dest);
  740. }
  741. /**
  742. * @brief USB_EPSetStall : set a stall condition over an EP
  743. * @param USBx Selected device
  744. * @param ep pointer to endpoint structure
  745. * @retval HAL status
  746. */
  747. HAL_StatusTypeDef USB_EPSetStall(USB_OTG_GlobalTypeDef *USBx , USB_OTG_EPTypeDef *ep)
  748. {
  749. if (ep->is_in == 1)
  750. {
  751. if (((USBx_INEP(ep->num)->DIEPCTL) & USB_OTG_DIEPCTL_EPENA) == 0)
  752. {
  753. USBx_INEP(ep->num)->DIEPCTL &= ~(USB_OTG_DIEPCTL_EPDIS);
  754. }
  755. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_STALL;
  756. }
  757. else
  758. {
  759. if (((USBx_OUTEP(ep->num)->DOEPCTL) & USB_OTG_DOEPCTL_EPENA) == 0)
  760. {
  761. USBx_OUTEP(ep->num)->DOEPCTL &= ~(USB_OTG_DOEPCTL_EPDIS);
  762. }
  763. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_STALL;
  764. }
  765. return HAL_OK;
  766. }
  767. /**
  768. * @brief USB_EPClearStall : Clear a stall condition over an EP
  769. * @param USBx Selected device
  770. * @param ep pointer to endpoint structure
  771. * @retval HAL status
  772. */
  773. HAL_StatusTypeDef USB_EPClearStall(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  774. {
  775. if (ep->is_in == 1)
  776. {
  777. USBx_INEP(ep->num)->DIEPCTL &= ~USB_OTG_DIEPCTL_STALL;
  778. if (ep->type == EP_TYPE_INTR || ep->type == EP_TYPE_BULK)
  779. {
  780. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_SD0PID_SEVNFRM; /* DATA0 */
  781. }
  782. }
  783. else
  784. {
  785. USBx_OUTEP(ep->num)->DOEPCTL &= ~USB_OTG_DOEPCTL_STALL;
  786. if (ep->type == EP_TYPE_INTR || ep->type == EP_TYPE_BULK)
  787. {
  788. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_SD0PID_SEVNFRM; /* DATA0 */
  789. }
  790. }
  791. return HAL_OK;
  792. }
  793. /**
  794. * @brief USB_StopDevice : Stop the usb device mode
  795. * @param USBx Selected device
  796. * @retval HAL status
  797. */
  798. HAL_StatusTypeDef USB_StopDevice(USB_OTG_GlobalTypeDef *USBx)
  799. {
  800. uint32_t i;
  801. /* Clear Pending interrupt */
  802. for (i = 0; i < 15 ; i++)
  803. {
  804. USBx_INEP(i)->DIEPINT = 0xFF;
  805. USBx_OUTEP(i)->DOEPINT = 0xFF;
  806. }
  807. USBx_DEVICE->DAINT = 0xFFFFFFFF;
  808. /* Clear interrupt masks */
  809. USBx_DEVICE->DIEPMSK = 0;
  810. USBx_DEVICE->DOEPMSK = 0;
  811. USBx_DEVICE->DAINTMSK = 0;
  812. /* Flush the FIFO */
  813. USB_FlushRxFifo(USBx);
  814. USB_FlushTxFifo(USBx , 0x10 );
  815. return HAL_OK;
  816. }
  817. /**
  818. * @brief USB_SetDevAddress : Stop the usb device mode
  819. * @param USBx Selected device
  820. * @param address new device address to be assigned
  821. * This parameter can be a value from 0 to 255
  822. * @retval HAL status
  823. */
  824. HAL_StatusTypeDef USB_SetDevAddress (USB_OTG_GlobalTypeDef *USBx, uint8_t address)
  825. {
  826. USBx_DEVICE->DCFG &= ~ (USB_OTG_DCFG_DAD);
  827. USBx_DEVICE->DCFG |= (address << 4) & USB_OTG_DCFG_DAD ;
  828. return HAL_OK;
  829. }
  830. /**
  831. * @brief USB_DevConnect : Connect the USB device by enabling the pull-up/pull-down
  832. * @param USBx Selected device
  833. * @retval HAL status
  834. */
  835. HAL_StatusTypeDef USB_DevConnect (USB_OTG_GlobalTypeDef *USBx)
  836. {
  837. USBx_DEVICE->DCTL &= ~USB_OTG_DCTL_SDIS ;
  838. HAL_Delay(3);
  839. return HAL_OK;
  840. }
  841. /**
  842. * @brief USB_DevDisconnect : Disconnect the USB device by disabling the pull-up/pull-down
  843. * @param USBx Selected device
  844. * @retval HAL status
  845. */
  846. HAL_StatusTypeDef USB_DevDisconnect (USB_OTG_GlobalTypeDef *USBx)
  847. {
  848. USBx_DEVICE->DCTL |= USB_OTG_DCTL_SDIS ;
  849. HAL_Delay(3);
  850. return HAL_OK;
  851. }
  852. /**
  853. * @brief USB_ReadInterrupts: return the global USB interrupt status
  854. * @param USBx Selected device
  855. * @retval HAL status
  856. */
  857. uint32_t USB_ReadInterrupts (USB_OTG_GlobalTypeDef *USBx)
  858. {
  859. uint32_t v = 0;
  860. v = USBx->GINTSTS;
  861. v &= USBx->GINTMSK;
  862. return v;
  863. }
  864. /**
  865. * @brief USB_ReadDevAllOutEpInterrupt: return the USB device OUT endpoints interrupt status
  866. * @param USBx Selected device
  867. * @retval HAL status
  868. */
  869. uint32_t USB_ReadDevAllOutEpInterrupt (USB_OTG_GlobalTypeDef *USBx)
  870. {
  871. uint32_t v;
  872. v = USBx_DEVICE->DAINT;
  873. v &= USBx_DEVICE->DAINTMSK;
  874. return ((v & 0xffff0000) >> 16);
  875. }
  876. /**
  877. * @brief USB_ReadDevAllInEpInterrupt: return the USB device IN endpoints interrupt status
  878. * @param USBx Selected device
  879. * @retval HAL status
  880. */
  881. uint32_t USB_ReadDevAllInEpInterrupt (USB_OTG_GlobalTypeDef *USBx)
  882. {
  883. uint32_t v;
  884. v = USBx_DEVICE->DAINT;
  885. v &= USBx_DEVICE->DAINTMSK;
  886. return ((v & 0xFFFF));
  887. }
  888. /**
  889. * @brief Returns Device OUT EP Interrupt register
  890. * @param USBx Selected device
  891. * @param epnum endpoint number
  892. * This parameter can be a value from 0 to 15
  893. * @retval Device OUT EP Interrupt register
  894. */
  895. uint32_t USB_ReadDevOutEPInterrupt (USB_OTG_GlobalTypeDef *USBx , uint8_t epnum)
  896. {
  897. uint32_t v;
  898. v = USBx_OUTEP(epnum)->DOEPINT;
  899. v &= USBx_DEVICE->DOEPMSK;
  900. return v;
  901. }
  902. /**
  903. * @brief Returns Device IN EP Interrupt register
  904. * @param USBx Selected device
  905. * @param epnum endpoint number
  906. * This parameter can be a value from 0 to 15
  907. * @retval Device IN EP Interrupt register
  908. */
  909. uint32_t USB_ReadDevInEPInterrupt (USB_OTG_GlobalTypeDef *USBx , uint8_t epnum)
  910. {
  911. uint32_t v, msk, emp;
  912. msk = USBx_DEVICE->DIEPMSK;
  913. emp = USBx_DEVICE->DIEPEMPMSK;
  914. msk |= ((emp >> epnum) & 0x1) << 7;
  915. v = USBx_INEP(epnum)->DIEPINT & msk;
  916. return v;
  917. }
  918. /**
  919. * @brief USB_ClearInterrupts: clear a USB interrupt
  920. * @param USBx Selected device
  921. * @param interrupt interrupt flag
  922. * @retval None
  923. */
  924. void USB_ClearInterrupts (USB_OTG_GlobalTypeDef *USBx, uint32_t interrupt)
  925. {
  926. USBx->GINTSTS |= interrupt;
  927. }
  928. /**
  929. * @brief Returns USB core mode
  930. * @param USBx Selected device
  931. * @retval return core mode : Host or Device
  932. * This parameter can be one of these values:
  933. * 0 : Host
  934. * 1 : Device
  935. */
  936. uint32_t USB_GetMode(USB_OTG_GlobalTypeDef *USBx)
  937. {
  938. return ((USBx->GINTSTS ) & 0x1);
  939. }
  940. /**
  941. * @brief Activate EP0 for Setup transactions
  942. * @param USBx Selected device
  943. * @retval HAL status
  944. */
  945. HAL_StatusTypeDef USB_ActivateSetup (USB_OTG_GlobalTypeDef *USBx)
  946. {
  947. /* Set the MPS of the IN EP based on the enumeration speed */
  948. USBx_INEP(0)->DIEPCTL &= ~USB_OTG_DIEPCTL_MPSIZ;
  949. if((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_LS_PHY_6MHZ)
  950. {
  951. USBx_INEP(0)->DIEPCTL |= 3;
  952. }
  953. USBx_DEVICE->DCTL |= USB_OTG_DCTL_CGINAK;
  954. return HAL_OK;
  955. }
  956. /**
  957. * @brief Prepare the EP0 to start the first control setup
  958. * @param USBx Selected device
  959. * @param dma USB dma enabled or disabled
  960. * This parameter can be one of these values:
  961. * 0 : DMA feature not used
  962. * 1 : DMA feature used
  963. * @param psetup pointer to setup packet
  964. * @retval HAL status
  965. */
  966. HAL_StatusTypeDef USB_EP0_OutStart(USB_OTG_GlobalTypeDef *USBx, uint8_t dma, uint8_t *psetup)
  967. {
  968. USBx_OUTEP(0)->DOEPTSIZ = 0;
  969. USBx_OUTEP(0)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (1 << 19)) ;
  970. USBx_OUTEP(0)->DOEPTSIZ |= (3 * 8);
  971. USBx_OUTEP(0)->DOEPTSIZ |= USB_OTG_DOEPTSIZ_STUPCNT;
  972. if (dma == 1)
  973. {
  974. USBx_OUTEP(0)->DOEPDMA = (uint32_t)psetup;
  975. /* EP enable */
  976. USBx_OUTEP(0)->DOEPCTL = 0x80008000;
  977. }
  978. return HAL_OK;
  979. }
  980. /**
  981. * @brief Reset the USB Core (needed after USB clock settings change)
  982. * @param USBx Selected device
  983. * @retval HAL status
  984. */
  985. static HAL_StatusTypeDef USB_CoreReset(USB_OTG_GlobalTypeDef *USBx)
  986. {
  987. uint32_t count = 0;
  988. /* Wait for AHB master IDLE state. */
  989. do
  990. {
  991. if (++count > 200000)
  992. {
  993. return HAL_TIMEOUT;
  994. }
  995. }
  996. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_AHBIDL) == 0);
  997. /* Core Soft Reset */
  998. count = 0;
  999. USBx->GRSTCTL |= USB_OTG_GRSTCTL_CSRST;
  1000. do
  1001. {
  1002. if (++count > 200000)
  1003. {
  1004. return HAL_TIMEOUT;
  1005. }
  1006. }
  1007. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_CSRST) == USB_OTG_GRSTCTL_CSRST);
  1008. return HAL_OK;
  1009. }
  1010. #ifdef USB_HS_PHYC
  1011. /**
  1012. * @brief Enables control of a High Speed USB PHY’s
  1013. * Init the low level hardware : GPIO, CLOCK, NVIC...
  1014. * @param USBx Selected device
  1015. * @retval HAL status
  1016. */
  1017. static HAL_StatusTypeDef USB_HS_PHYCInit(USB_OTG_GlobalTypeDef *USBx)
  1018. {
  1019. uint32_t count = 0;
  1020. /* Enable LDO */
  1021. USB_HS_PHYC->USB_HS_PHYC_LDO |= USB_HS_PHYC_LDO_ENABLE;
  1022. /* wait for LDO Ready */
  1023. while((USB_HS_PHYC->USB_HS_PHYC_LDO & USB_HS_PHYC_LDO_STATUS) == RESET)
  1024. {
  1025. if (++count > 200000)
  1026. {
  1027. return HAL_TIMEOUT;
  1028. }
  1029. }
  1030. /* Controls PHY frequency operation selection */
  1031. if (HSE_VALUE == 12000000) /* HSE = 12MHz */
  1032. {
  1033. USB_HS_PHYC->USB_HS_PHYC_PLL = (uint32_t)(0x0 << 1);
  1034. }
  1035. else if (HSE_VALUE == 12500000) /* HSE = 12.5MHz */
  1036. {
  1037. USB_HS_PHYC->USB_HS_PHYC_PLL = (uint32_t)(0x2 << 1);
  1038. }
  1039. else if (HSE_VALUE == 16000000) /* HSE = 16MHz */
  1040. {
  1041. USB_HS_PHYC->USB_HS_PHYC_PLL = (uint32_t)(0x3 << 1);
  1042. }
  1043. else if (HSE_VALUE == 24000000) /* HSE = 24MHz */
  1044. {
  1045. USB_HS_PHYC->USB_HS_PHYC_PLL = (uint32_t)(0x4 << 1);
  1046. }
  1047. else if (HSE_VALUE == 25000000) /* HSE = 25MHz */
  1048. {
  1049. USB_HS_PHYC->USB_HS_PHYC_PLL = (uint32_t)(0x5 << 1);
  1050. }
  1051. else if (HSE_VALUE == 32000000) /* HSE = 32MHz */
  1052. {
  1053. USB_HS_PHYC->USB_HS_PHYC_PLL = (uint32_t)(0x7 << 1);
  1054. }
  1055. /* Control the tuning interface of the High Speed PHY */
  1056. USB_HS_PHYC->USB_HS_PHYC_TUNE |= USB_HS_PHYC_TUNE_VALUE;
  1057. /* Enable PLL internal PHY */
  1058. USB_HS_PHYC->USB_HS_PHYC_PLL |= USB_HS_PHYC_PLL_PLLEN;
  1059. /* 2ms Delay required to get internal phy clock stable */
  1060. HAL_Delay(2);
  1061. return HAL_OK;
  1062. }
  1063. #endif /* USB_HS_PHYC */
  1064. /**
  1065. * @brief USB_HostInit : Initializes the USB OTG controller registers
  1066. * for Host mode
  1067. * @param USBx Selected device
  1068. * @param cfg pointer to a USB_OTG_CfgTypeDef structure that contains
  1069. * the configuration information for the specified USBx peripheral.
  1070. * @retval HAL status
  1071. */
  1072. HAL_StatusTypeDef USB_HostInit (USB_OTG_GlobalTypeDef *USBx, USB_OTG_CfgTypeDef cfg)
  1073. {
  1074. uint32_t i;
  1075. /* Restart the Phy Clock */
  1076. USBx_PCGCCTL = 0;
  1077. /*Activate VBUS Sensing B */
  1078. USBx->GCCFG |= USB_OTG_GCCFG_VBDEN;
  1079. /* Disable the FS/LS support mode only */
  1080. if((cfg.speed == USB_OTG_SPEED_FULL)&&
  1081. (USBx != USB_OTG_FS))
  1082. {
  1083. USBx_HOST->HCFG |= USB_OTG_HCFG_FSLSS;
  1084. }
  1085. else
  1086. {
  1087. USBx_HOST->HCFG &= ~(USB_OTG_HCFG_FSLSS);
  1088. }
  1089. /* Make sure the FIFOs are flushed. */
  1090. USB_FlushTxFifo(USBx, 0x10 ); /* all Tx FIFOs */
  1091. USB_FlushRxFifo(USBx);
  1092. /* Clear all pending HC Interrupts */
  1093. for (i = 0; i < cfg.Host_channels; i++)
  1094. {
  1095. USBx_HC(i)->HCINT = 0xFFFFFFFF;
  1096. USBx_HC(i)->HCINTMSK = 0;
  1097. }
  1098. /* Enable VBUS driving */
  1099. USB_DriveVbus(USBx, 1);
  1100. HAL_Delay(200);
  1101. /* Disable all interrupts. */
  1102. USBx->GINTMSK = 0;
  1103. /* Clear any pending interrupts */
  1104. USBx->GINTSTS = 0xFFFFFFFF;
  1105. if(USBx == USB_OTG_FS)
  1106. {
  1107. /* set Rx FIFO size */
  1108. USBx->GRXFSIZ = (uint32_t )0x80;
  1109. USBx->DIEPTXF0_HNPTXFSIZ = (uint32_t )(((0x60 << 16)& USB_OTG_NPTXFD) | 0x80);
  1110. USBx->HPTXFSIZ = (uint32_t )(((0x40 << 16)& USB_OTG_HPTXFSIZ_PTXFD) | 0xE0);
  1111. }
  1112. else
  1113. {
  1114. /* set Rx FIFO size */
  1115. USBx->GRXFSIZ = (uint32_t )0x200;
  1116. USBx->DIEPTXF0_HNPTXFSIZ = (uint32_t )(((0x100 << 16)& USB_OTG_NPTXFD) | 0x200);
  1117. USBx->HPTXFSIZ = (uint32_t )(((0xE0 << 16)& USB_OTG_HPTXFSIZ_PTXFD) | 0x300);
  1118. }
  1119. /* Enable the common interrupts */
  1120. if (cfg.dma_enable == DISABLE)
  1121. {
  1122. USBx->GINTMSK |= USB_OTG_GINTMSK_RXFLVLM;
  1123. }
  1124. /* Enable interrupts matching to the Host mode ONLY */
  1125. USBx->GINTMSK |= (USB_OTG_GINTMSK_PRTIM | USB_OTG_GINTMSK_HCIM |\
  1126. USB_OTG_GINTMSK_SOFM |USB_OTG_GINTSTS_DISCINT|\
  1127. USB_OTG_GINTMSK_PXFRM_IISOOXFRM | USB_OTG_GINTMSK_WUIM);
  1128. return HAL_OK;
  1129. }
  1130. /**
  1131. * @brief USB_InitFSLSPClkSel : Initializes the FSLSPClkSel field of the
  1132. * HCFG register on the PHY type and set the right frame interval
  1133. * @param USBx Selected device
  1134. * @param freq clock frequency
  1135. * This parameter can be one of these values:
  1136. * HCFG_48_MHZ : Full Speed 48 MHz Clock
  1137. * HCFG_6_MHZ : Low Speed 6 MHz Clock
  1138. * @retval HAL status
  1139. */
  1140. HAL_StatusTypeDef USB_InitFSLSPClkSel(USB_OTG_GlobalTypeDef *USBx , uint8_t freq)
  1141. {
  1142. USBx_HOST->HCFG &= ~(USB_OTG_HCFG_FSLSPCS);
  1143. USBx_HOST->HCFG |= (freq & USB_OTG_HCFG_FSLSPCS);
  1144. if (freq == HCFG_48_MHZ)
  1145. {
  1146. USBx_HOST->HFIR = (uint32_t)48000;
  1147. }
  1148. else if (freq == HCFG_6_MHZ)
  1149. {
  1150. USBx_HOST->HFIR = (uint32_t)6000;
  1151. }
  1152. return HAL_OK;
  1153. }
  1154. /**
  1155. * @brief USB_OTG_ResetPort : Reset Host Port
  1156. * @param USBx Selected device
  1157. * @retval HAL status
  1158. * @note : (1)The application must wait at least 10 ms
  1159. * before clearing the reset bit.
  1160. */
  1161. HAL_StatusTypeDef USB_ResetPort(USB_OTG_GlobalTypeDef *USBx)
  1162. {
  1163. __IO uint32_t hprt0;
  1164. hprt0 = USBx_HPRT0;
  1165. hprt0 &= ~(USB_OTG_HPRT_PENA | USB_OTG_HPRT_PCDET |
  1166. USB_OTG_HPRT_PENCHNG | USB_OTG_HPRT_POCCHNG);
  1167. USBx_HPRT0 = (USB_OTG_HPRT_PRST | hprt0);
  1168. HAL_Delay (100); /* See Note #1 */
  1169. USBx_HPRT0 = ((~USB_OTG_HPRT_PRST) & hprt0);
  1170. HAL_Delay (10);
  1171. return HAL_OK;
  1172. }
  1173. /**
  1174. * @brief USB_DriveVbus : activate or de-activate vbus
  1175. * @param state VBUS state
  1176. * This parameter can be one of these values:
  1177. * 0 : VBUS Active
  1178. * 1 : VBUS Inactive
  1179. * @retval HAL status
  1180. */
  1181. HAL_StatusTypeDef USB_DriveVbus (USB_OTG_GlobalTypeDef *USBx, uint8_t state)
  1182. {
  1183. __IO uint32_t hprt0;
  1184. hprt0 = USBx_HPRT0;
  1185. hprt0 &= ~(USB_OTG_HPRT_PENA | USB_OTG_HPRT_PCDET |
  1186. USB_OTG_HPRT_PENCHNG | USB_OTG_HPRT_POCCHNG);
  1187. if (((hprt0 & USB_OTG_HPRT_PPWR) == 0 ) && (state == 1 ))
  1188. {
  1189. USBx_HPRT0 = (USB_OTG_HPRT_PPWR | hprt0);
  1190. }
  1191. if (((hprt0 & USB_OTG_HPRT_PPWR) == USB_OTG_HPRT_PPWR) && (state == 0 ))
  1192. {
  1193. USBx_HPRT0 = ((~USB_OTG_HPRT_PPWR) & hprt0);
  1194. }
  1195. return HAL_OK;
  1196. }
  1197. /**
  1198. * @brief Return Host Core speed
  1199. * @param USBx Selected device
  1200. * @retval speed : Host speed
  1201. * This parameter can be one of these values:
  1202. * @arg USB_OTG_SPEED_HIGH: High speed mode
  1203. * @arg USB_OTG_SPEED_FULL: Full speed mode
  1204. * @arg USB_OTG_SPEED_LOW: Low speed mode
  1205. */
  1206. uint32_t USB_GetHostSpeed (USB_OTG_GlobalTypeDef *USBx)
  1207. {
  1208. __IO uint32_t hprt0;
  1209. hprt0 = USBx_HPRT0;
  1210. return ((hprt0 & USB_OTG_HPRT_PSPD) >> 17);
  1211. }
  1212. /**
  1213. * @brief Return Host Current Frame number
  1214. * @param USBx Selected device
  1215. * @retval current frame number
  1216. */
  1217. uint32_t USB_GetCurrentFrame (USB_OTG_GlobalTypeDef *USBx)
  1218. {
  1219. return (USBx_HOST->HFNUM & USB_OTG_HFNUM_FRNUM);
  1220. }
  1221. /**
  1222. * @brief Initialize a host channel
  1223. * @param USBx Selected device
  1224. * @param ch_num Channel number
  1225. * This parameter can be a value from 1 to 15
  1226. * @param epnum Endpoint number
  1227. * This parameter can be a value from 1 to 15
  1228. * @param dev_address Current device address
  1229. * This parameter can be a value from 0 to 255
  1230. * @param speed Current device speed
  1231. * This parameter can be one of these values:
  1232. * @arg USB_OTG_SPEED_HIGH: High speed mode
  1233. * @arg USB_OTG_SPEED_FULL: Full speed mode
  1234. * @arg USB_OTG_SPEED_LOW: Low speed mode
  1235. * @param ep_type Endpoint Type
  1236. * This parameter can be one of these values:
  1237. * @arg EP_TYPE_CTRL: Control type
  1238. * @arg EP_TYPE_ISOC: Isochronous type
  1239. * @arg EP_TYPE_BULK: Bulk type
  1240. * @arg EP_TYPE_INTR: Interrupt type
  1241. * @param mps Max Packet Size
  1242. * This parameter can be a value from 0 to32K
  1243. * @retval HAL state
  1244. */
  1245. HAL_StatusTypeDef USB_HC_Init(USB_OTG_GlobalTypeDef *USBx,
  1246. uint8_t ch_num,
  1247. uint8_t epnum,
  1248. uint8_t dev_address,
  1249. uint8_t speed,
  1250. uint8_t ep_type,
  1251. uint16_t mps)
  1252. {
  1253. /* Clear old interrupt conditions for this host channel. */
  1254. USBx_HC(ch_num)->HCINT = 0xFFFFFFFF;
  1255. /* Enable channel interrupts required for this transfer. */
  1256. switch (ep_type)
  1257. {
  1258. case EP_TYPE_CTRL:
  1259. case EP_TYPE_BULK:
  1260. USBx_HC(ch_num)->HCINTMSK = USB_OTG_HCINTMSK_XFRCM |\
  1261. USB_OTG_HCINTMSK_STALLM |\
  1262. USB_OTG_HCINTMSK_TXERRM |\
  1263. USB_OTG_HCINTMSK_DTERRM |\
  1264. USB_OTG_HCINTMSK_AHBERR |\
  1265. USB_OTG_HCINTMSK_NAKM ;
  1266. if (epnum & 0x80)
  1267. {
  1268. USBx_HC(ch_num)->HCINTMSK |= USB_OTG_HCINTMSK_BBERRM;
  1269. }
  1270. else
  1271. {
  1272. if(USBx != USB_OTG_FS)
  1273. {
  1274. USBx_HC(ch_num)->HCINTMSK |= (USB_OTG_HCINTMSK_NYET | USB_OTG_HCINTMSK_ACKM);
  1275. }
  1276. }
  1277. break;
  1278. case EP_TYPE_INTR:
  1279. USBx_HC(ch_num)->HCINTMSK = USB_OTG_HCINTMSK_XFRCM |\
  1280. USB_OTG_HCINTMSK_STALLM |\
  1281. USB_OTG_HCINTMSK_TXERRM |\
  1282. USB_OTG_HCINTMSK_DTERRM |\
  1283. USB_OTG_HCINTMSK_NAKM |\
  1284. USB_OTG_HCINTMSK_AHBERR |\
  1285. USB_OTG_HCINTMSK_FRMORM ;
  1286. if (epnum & 0x80)
  1287. {
  1288. USBx_HC(ch_num)->HCINTMSK |= USB_OTG_HCINTMSK_BBERRM;
  1289. }
  1290. break;
  1291. case EP_TYPE_ISOC:
  1292. USBx_HC(ch_num)->HCINTMSK = USB_OTG_HCINTMSK_XFRCM |\
  1293. USB_OTG_HCINTMSK_ACKM |\
  1294. USB_OTG_HCINTMSK_AHBERR |\
  1295. USB_OTG_HCINTMSK_FRMORM ;
  1296. if (epnum & 0x80)
  1297. {
  1298. USBx_HC(ch_num)->HCINTMSK |= (USB_OTG_HCINTMSK_TXERRM | USB_OTG_HCINTMSK_BBERRM);
  1299. }
  1300. break;
  1301. }
  1302. /* Enable the top level host channel interrupt. */
  1303. USBx_HOST->HAINTMSK |= (1 << ch_num);
  1304. /* Make sure host channel interrupts are enabled. */
  1305. USBx->GINTMSK |= USB_OTG_GINTMSK_HCIM;
  1306. /* Program the HCCHAR register */
  1307. USBx_HC(ch_num)->HCCHAR = (((dev_address << 22) & USB_OTG_HCCHAR_DAD) |\
  1308. (((epnum & 0x7F)<< 11) & USB_OTG_HCCHAR_EPNUM)|\
  1309. ((((epnum & 0x80) == 0x80)<< 15) & USB_OTG_HCCHAR_EPDIR)|\
  1310. (((speed == HPRT0_PRTSPD_LOW_SPEED)<< 17) & USB_OTG_HCCHAR_LSDEV)|\
  1311. ((ep_type << 18) & USB_OTG_HCCHAR_EPTYP)|\
  1312. (mps & USB_OTG_HCCHAR_MPSIZ));
  1313. if (ep_type == EP_TYPE_INTR)
  1314. {
  1315. USBx_HC(ch_num)->HCCHAR |= USB_OTG_HCCHAR_ODDFRM ;
  1316. }
  1317. return HAL_OK;
  1318. }
  1319. /**
  1320. * @brief Start a transfer over a host channel
  1321. * @param USBx Selected device
  1322. * @param hc pointer to host channel structure
  1323. * @param dma USB dma enabled or disabled
  1324. * This parameter can be one of these values:
  1325. * 0 : DMA feature not used
  1326. * 1 : DMA feature used
  1327. * @retval HAL state
  1328. */
  1329. HAL_StatusTypeDef USB_HC_StartXfer(USB_OTG_GlobalTypeDef *USBx, USB_OTG_HCTypeDef *hc, uint8_t dma)
  1330. {
  1331. static __IO uint32_t tmpreg = 0;
  1332. uint8_t is_oddframe = 0;
  1333. uint16_t len_words = 0;
  1334. uint16_t num_packets = 0;
  1335. uint16_t max_hc_pkt_count = 256;
  1336. if((USBx != USB_OTG_FS) && (hc->speed == USB_OTG_SPEED_HIGH))
  1337. {
  1338. if((dma == 0) && (hc->do_ping == 1))
  1339. {
  1340. USB_DoPing(USBx, hc->ch_num);
  1341. return HAL_OK;
  1342. }
  1343. else if(dma == 1)
  1344. {
  1345. USBx_HC(hc->ch_num)->HCINTMSK &= ~(USB_OTG_HCINTMSK_NYET | USB_OTG_HCINTMSK_ACKM);
  1346. hc->do_ping = 0;
  1347. }
  1348. }
  1349. /* Compute the expected number of packets associated to the transfer */
  1350. if (hc->xfer_len > 0)
  1351. {
  1352. num_packets = (hc->xfer_len + hc->max_packet - 1) / hc->max_packet;
  1353. if (num_packets > max_hc_pkt_count)
  1354. {
  1355. num_packets = max_hc_pkt_count;
  1356. hc->xfer_len = num_packets * hc->max_packet;
  1357. }
  1358. }
  1359. else
  1360. {
  1361. num_packets = 1;
  1362. }
  1363. if (hc->ep_is_in)
  1364. {
  1365. hc->xfer_len = num_packets * hc->max_packet;
  1366. }
  1367. /* Initialize the HCTSIZn register */
  1368. USBx_HC(hc->ch_num)->HCTSIZ = (((hc->xfer_len) & USB_OTG_HCTSIZ_XFRSIZ)) |\
  1369. ((num_packets << 19) & USB_OTG_HCTSIZ_PKTCNT) |\
  1370. (((hc->data_pid) << 29) & USB_OTG_HCTSIZ_DPID);
  1371. if (dma)
  1372. {
  1373. /* xfer_buff MUST be 32-bits aligned */
  1374. USBx_HC(hc->ch_num)->HCDMA = (uint32_t)hc->xfer_buff;
  1375. }
  1376. is_oddframe = (USBx_HOST->HFNUM & 0x01) ? 0 : 1;
  1377. USBx_HC(hc->ch_num)->HCCHAR &= ~USB_OTG_HCCHAR_ODDFRM;
  1378. USBx_HC(hc->ch_num)->HCCHAR |= (is_oddframe << 29);
  1379. /* Set host channel enable */
  1380. tmpreg = USBx_HC(hc->ch_num)->HCCHAR;
  1381. tmpreg &= ~USB_OTG_HCCHAR_CHDIS;
  1382. /* make sure to set the correct ep direction */
  1383. if (hc->ep_is_in)
  1384. {
  1385. tmpreg |= USB_OTG_HCCHAR_EPDIR;
  1386. }
  1387. else
  1388. {
  1389. tmpreg &= ~USB_OTG_HCCHAR_EPDIR;
  1390. }
  1391. tmpreg |= USB_OTG_HCCHAR_CHENA;
  1392. USBx_HC(hc->ch_num)->HCCHAR = tmpreg;
  1393. if (dma == 0) /* Slave mode */
  1394. {
  1395. if((hc->ep_is_in == 0) && (hc->xfer_len > 0))
  1396. {
  1397. switch(hc->ep_type)
  1398. {
  1399. /* Non periodic transfer */
  1400. case EP_TYPE_CTRL:
  1401. case EP_TYPE_BULK:
  1402. len_words = (hc->xfer_len + 3) / 4;
  1403. /* check if there is enough space in FIFO space */
  1404. if(len_words > (USBx->HNPTXSTS & 0xFFFF))
  1405. {
  1406. /* need to process data in nptxfempty interrupt */
  1407. USBx->GINTMSK |= USB_OTG_GINTMSK_NPTXFEM;
  1408. }
  1409. break;
  1410. /* Periodic transfer */
  1411. case EP_TYPE_INTR:
  1412. case EP_TYPE_ISOC:
  1413. len_words = (hc->xfer_len + 3) / 4;
  1414. /* check if there is enough space in FIFO space */
  1415. if(len_words > (USBx_HOST->HPTXSTS & 0xFFFF)) /* split the transfer */
  1416. {
  1417. /* need to process data in ptxfempty interrupt */
  1418. USBx->GINTMSK |= USB_OTG_GINTMSK_PTXFEM;
  1419. }
  1420. break;
  1421. default:
  1422. break;
  1423. }
  1424. /* Write packet into the Tx FIFO. */
  1425. USB_WritePacket(USBx, hc->xfer_buff, hc->ch_num, hc->xfer_len, 0);
  1426. }
  1427. }
  1428. return HAL_OK;
  1429. }
  1430. /**
  1431. * @brief Read all host channel interrupts status
  1432. * @param USBx Selected device
  1433. * @retval HAL state
  1434. */
  1435. uint32_t USB_HC_ReadInterrupt (USB_OTG_GlobalTypeDef *USBx)
  1436. {
  1437. return ((USBx_HOST->HAINT) & 0xFFFF);
  1438. }
  1439. /**
  1440. * @brief Halt a host channel
  1441. * @param USBx Selected device
  1442. * @param hc_num Host Channel number
  1443. * This parameter can be a value from 1 to 15
  1444. * @retval HAL state
  1445. */
  1446. HAL_StatusTypeDef USB_HC_Halt(USB_OTG_GlobalTypeDef *USBx , uint8_t hc_num)
  1447. {
  1448. uint32_t count = 0;
  1449. /* Check for space in the request queue to issue the halt. */
  1450. if (((((USBx_HC(hc_num)->HCCHAR) & USB_OTG_HCCHAR_EPTYP) >> 18) == HCCHAR_CTRL) ||
  1451. (((((USBx_HC(hc_num)->HCCHAR) & USB_OTG_HCCHAR_EPTYP) >> 18) == HCCHAR_BULK)))
  1452. {
  1453. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHDIS;
  1454. if ((USBx->HNPTXSTS & 0xFFFF) == 0)
  1455. {
  1456. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_CHENA;
  1457. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1458. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_EPDIR;
  1459. do
  1460. {
  1461. if (++count > 1000)
  1462. {
  1463. break;
  1464. }
  1465. }
  1466. while ((USBx_HC(hc_num)->HCCHAR & USB_OTG_HCCHAR_CHENA) == USB_OTG_HCCHAR_CHENA);
  1467. }
  1468. else
  1469. {
  1470. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1471. }
  1472. }
  1473. else
  1474. {
  1475. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHDIS;
  1476. if ((USBx_HOST->HPTXSTS & 0xFFFF) == 0)
  1477. {
  1478. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_CHENA;
  1479. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1480. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_EPDIR;
  1481. do
  1482. {
  1483. if (++count > 1000)
  1484. {
  1485. break;
  1486. }
  1487. }
  1488. while ((USBx_HC(hc_num)->HCCHAR & USB_OTG_HCCHAR_CHENA) == USB_OTG_HCCHAR_CHENA);
  1489. }
  1490. else
  1491. {
  1492. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1493. }
  1494. }
  1495. return HAL_OK;
  1496. }
  1497. /**
  1498. * @brief Initiate Do Ping protocol
  1499. * @param USBx Selected device
  1500. * @param hc_num Host Channel number
  1501. * This parameter can be a value from 1 to 15
  1502. * @retval HAL state
  1503. */
  1504. HAL_StatusTypeDef USB_DoPing(USB_OTG_GlobalTypeDef *USBx , uint8_t ch_num)
  1505. {
  1506. uint8_t num_packets = 1;
  1507. uint32_t tmpreg = 0;
  1508. USBx_HC(ch_num)->HCTSIZ = ((num_packets << 19) & USB_OTG_HCTSIZ_PKTCNT) |\
  1509. USB_OTG_HCTSIZ_DOPING;
  1510. /* Set host channel enable */
  1511. tmpreg = USBx_HC(ch_num)->HCCHAR;
  1512. tmpreg &= ~USB_OTG_HCCHAR_CHDIS;
  1513. tmpreg |= USB_OTG_HCCHAR_CHENA;
  1514. USBx_HC(ch_num)->HCCHAR = tmpreg;
  1515. return HAL_OK;
  1516. }
  1517. /**
  1518. * @brief Stop Host Core
  1519. * @param USBx Selected device
  1520. * @retval HAL state
  1521. */
  1522. HAL_StatusTypeDef USB_StopHost(USB_OTG_GlobalTypeDef *USBx)
  1523. {
  1524. uint8_t i;
  1525. uint32_t count = 0;
  1526. uint32_t value;
  1527. USB_DisableGlobalInt(USBx);
  1528. /* Flush FIFO */
  1529. USB_FlushTxFifo(USBx, 0x10);
  1530. USB_FlushRxFifo(USBx);
  1531. /* Flush out any leftover queued requests. */
  1532. for (i = 0; i <= 15; i++)
  1533. {
  1534. value = USBx_HC(i)->HCCHAR ;
  1535. value |= USB_OTG_HCCHAR_CHDIS;
  1536. value &= ~USB_OTG_HCCHAR_CHENA;
  1537. value &= ~USB_OTG_HCCHAR_EPDIR;
  1538. USBx_HC(i)->HCCHAR = value;
  1539. }
  1540. /* Halt all channels to put them into a known state. */
  1541. for (i = 0; i <= 15; i++)
  1542. {
  1543. value = USBx_HC(i)->HCCHAR ;
  1544. value |= USB_OTG_HCCHAR_CHDIS;
  1545. value |= USB_OTG_HCCHAR_CHENA;
  1546. value &= ~USB_OTG_HCCHAR_EPDIR;
  1547. USBx_HC(i)->HCCHAR = value;
  1548. do
  1549. {
  1550. if (++count > 1000)
  1551. {
  1552. break;
  1553. }
  1554. }
  1555. while ((USBx_HC(i)->HCCHAR & USB_OTG_HCCHAR_CHENA) == USB_OTG_HCCHAR_CHENA);
  1556. }
  1557. /* Clear any pending Host interrupts */
  1558. USBx_HOST->HAINT = 0xFFFFFFFF;
  1559. USBx->GINTSTS = 0xFFFFFFFF;
  1560. USB_EnableGlobalInt(USBx);
  1561. return HAL_OK;
  1562. }
  1563. /**
  1564. * @}
  1565. */
  1566. #endif /* defined (HAL_PCD_MODULE_ENABLED) || defined (HAL_HCD_MODULE_ENABLED) */
  1567. /**
  1568. * @}
  1569. */
  1570. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/