stm32f7xx_ll_utils.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. /**
  2. ******************************************************************************
  3. * @file stm32f7xx_ll_utils.c
  4. * @author MCD Application Team
  5. * @brief UTILS LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  10. *
  11. * Redistribution and use in source and binary forms, with or without modification,
  12. * are permitted provided that the following conditions are met:
  13. * 1. Redistributions of source code must retain the above copyright notice,
  14. * this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright notice,
  16. * this list of conditions and the following disclaimer in the documentation
  17. * and/or other materials provided with the distribution.
  18. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  19. * may be used to endorse or promote products derived from this software
  20. * without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  27. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  28. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  29. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  30. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  31. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. ******************************************************************************
  34. */
  35. /* Includes ------------------------------------------------------------------*/
  36. #include "stm32f7xx_ll_utils.h"
  37. #include "stm32f7xx_ll_rcc.h"
  38. #include "stm32f7xx_ll_system.h"
  39. #include "stm32f7xx_ll_pwr.h"
  40. #ifdef USE_FULL_ASSERT
  41. #include "stm32_assert.h"
  42. #else
  43. #define assert_param(expr) ((void)0U)
  44. #endif /* USE_FULL_ASSERT */
  45. /** @addtogroup STM32F7xx_LL_Driver
  46. * @{
  47. */
  48. /** @addtogroup UTILS_LL
  49. * @{
  50. */
  51. /* Private types -------------------------------------------------------------*/
  52. /* Private variables ---------------------------------------------------------*/
  53. /* Private constants ---------------------------------------------------------*/
  54. /** @addtogroup UTILS_LL_Private_Constants
  55. * @{
  56. */
  57. #define UTILS_MAX_FREQUENCY_SCALE1 216000000U /*!< Maximum frequency for system clock at power scale1, in Hz */
  58. #define UTILS_MAX_FREQUENCY_SCALE2 180000000U /*!< Maximum frequency for system clock at power scale2, in Hz */
  59. #define UTILS_MAX_FREQUENCY_SCALE3 144000000U /*!< Maximum frequency for system clock at power scale3, in Hz */
  60. /* Defines used for PLL range */
  61. #define UTILS_PLLVCO_INPUT_MIN 950000U /*!< Frequency min for PLLVCO input, in Hz */
  62. #define UTILS_PLLVCO_INPUT_MAX 2100000U /*!< Frequency max for PLLVCO input, in Hz */
  63. #define UTILS_PLLVCO_OUTPUT_MIN 100000000U /*!< Frequency min for PLLVCO output, in Hz */
  64. #define UTILS_PLLVCO_OUTPUT_MAX 432000000U /*!< Frequency max for PLLVCO output, in Hz */
  65. /* Defines used for HSE range */
  66. #define UTILS_HSE_FREQUENCY_MIN 4000000U /*!< Frequency min for HSE frequency, in Hz */
  67. #define UTILS_HSE_FREQUENCY_MAX 26000000U /*!< Frequency max for HSE frequency, in Hz */
  68. /* Defines used for FLASH latency according to HCLK Frequency */
  69. #define UTILS_SCALE1_LATENCY1_FREQ 30000000U /*!< HCLK frequency to set FLASH latency 1 in power scale 1 */
  70. #define UTILS_SCALE1_LATENCY2_FREQ 60000000U /*!< HCLK frequency to set FLASH latency 2 in power scale 1 */
  71. #define UTILS_SCALE1_LATENCY3_FREQ 90000000U /*!< HCLK frequency to set FLASH latency 3 in power scale 1 */
  72. #define UTILS_SCALE1_LATENCY4_FREQ 120000000U /*!< HCLK frequency to set FLASH latency 4 in power scale 1 */
  73. #define UTILS_SCALE1_LATENCY5_FREQ 150000000U /*!< HCLK frequency to set FLASH latency 5 in power scale 1 */
  74. #define UTILS_SCALE1_LATENCY6_FREQ 180000000U /*!< HCLK frequency to set FLASH latency 6 in power scale 1 with over-drive mode */
  75. #define UTILS_SCALE1_LATENCY7_FREQ 210000000U /*!< HCLK frequency to set FLASH latency 7 in power scale 1 with over-drive mode */
  76. #define UTILS_SCALE2_LATENCY1_FREQ 30000000U /*!< HCLK frequency to set FLASH latency 1 in power scale 2 */
  77. #define UTILS_SCALE2_LATENCY2_FREQ 60000000U /*!< HCLK frequency to set FLASH latency 2 in power scale 2 */
  78. #define UTILS_SCALE2_LATENCY3_FREQ 90000000U /*!< HCLK frequency to set FLASH latency 3 in power scale 2 */
  79. #define UTILS_SCALE2_LATENCY4_FREQ 120000000U /*!< HCLK frequency to set FLASH latency 4 in power scale 2 */
  80. #define UTILS_SCALE2_LATENCY5_FREQ 150000000U /*!< HCLK frequency to set FLASH latency 5 in power scale 2 */
  81. #define UTILS_SCALE3_LATENCY1_FREQ 30000000U /*!< HCLK frequency to set FLASH latency 1 in power scale 3 */
  82. #define UTILS_SCALE3_LATENCY2_FREQ 60000000U /*!< HCLK frequency to set FLASH latency 2 in power scale 3 */
  83. #define UTILS_SCALE3_LATENCY3_FREQ 90000000U /*!< HCLK frequency to set FLASH latency 3 in power scale 3 */
  84. #define UTILS_SCALE3_LATENCY4_FREQ 120000000U /*!< HCLK frequency to set FLASH latency 4 in power scale 3 */
  85. /**
  86. * @}
  87. */
  88. /* Private macros ------------------------------------------------------------*/
  89. /** @addtogroup UTILS_LL_Private_Macros
  90. * @{
  91. */
  92. #define IS_LL_UTILS_SYSCLK_DIV(__VALUE__) (((__VALUE__) == LL_RCC_SYSCLK_DIV_1) \
  93. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_2) \
  94. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_4) \
  95. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_8) \
  96. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_16) \
  97. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_64) \
  98. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_128) \
  99. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_256) \
  100. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_512))
  101. #define IS_LL_UTILS_APB1_DIV(__VALUE__) (((__VALUE__) == LL_RCC_APB1_DIV_1) \
  102. || ((__VALUE__) == LL_RCC_APB1_DIV_2) \
  103. || ((__VALUE__) == LL_RCC_APB1_DIV_4) \
  104. || ((__VALUE__) == LL_RCC_APB1_DIV_8) \
  105. || ((__VALUE__) == LL_RCC_APB1_DIV_16))
  106. #define IS_LL_UTILS_APB2_DIV(__VALUE__) (((__VALUE__) == LL_RCC_APB2_DIV_1) \
  107. || ((__VALUE__) == LL_RCC_APB2_DIV_2) \
  108. || ((__VALUE__) == LL_RCC_APB2_DIV_4) \
  109. || ((__VALUE__) == LL_RCC_APB2_DIV_8) \
  110. || ((__VALUE__) == LL_RCC_APB2_DIV_16))
  111. #define IS_LL_UTILS_PLLM_VALUE(__VALUE__) (((__VALUE__) == LL_RCC_PLLM_DIV_2) \
  112. || ((__VALUE__) == LL_RCC_PLLM_DIV_3) \
  113. || ((__VALUE__) == LL_RCC_PLLM_DIV_4) \
  114. || ((__VALUE__) == LL_RCC_PLLM_DIV_5) \
  115. || ((__VALUE__) == LL_RCC_PLLM_DIV_6) \
  116. || ((__VALUE__) == LL_RCC_PLLM_DIV_7) \
  117. || ((__VALUE__) == LL_RCC_PLLM_DIV_8) \
  118. || ((__VALUE__) == LL_RCC_PLLM_DIV_9) \
  119. || ((__VALUE__) == LL_RCC_PLLM_DIV_10) \
  120. || ((__VALUE__) == LL_RCC_PLLM_DIV_11) \
  121. || ((__VALUE__) == LL_RCC_PLLM_DIV_12) \
  122. || ((__VALUE__) == LL_RCC_PLLM_DIV_13) \
  123. || ((__VALUE__) == LL_RCC_PLLM_DIV_14) \
  124. || ((__VALUE__) == LL_RCC_PLLM_DIV_15) \
  125. || ((__VALUE__) == LL_RCC_PLLM_DIV_16) \
  126. || ((__VALUE__) == LL_RCC_PLLM_DIV_17) \
  127. || ((__VALUE__) == LL_RCC_PLLM_DIV_18) \
  128. || ((__VALUE__) == LL_RCC_PLLM_DIV_19) \
  129. || ((__VALUE__) == LL_RCC_PLLM_DIV_20) \
  130. || ((__VALUE__) == LL_RCC_PLLM_DIV_21) \
  131. || ((__VALUE__) == LL_RCC_PLLM_DIV_22) \
  132. || ((__VALUE__) == LL_RCC_PLLM_DIV_23) \
  133. || ((__VALUE__) == LL_RCC_PLLM_DIV_24) \
  134. || ((__VALUE__) == LL_RCC_PLLM_DIV_25) \
  135. || ((__VALUE__) == LL_RCC_PLLM_DIV_26) \
  136. || ((__VALUE__) == LL_RCC_PLLM_DIV_27) \
  137. || ((__VALUE__) == LL_RCC_PLLM_DIV_28) \
  138. || ((__VALUE__) == LL_RCC_PLLM_DIV_29) \
  139. || ((__VALUE__) == LL_RCC_PLLM_DIV_30) \
  140. || ((__VALUE__) == LL_RCC_PLLM_DIV_31) \
  141. || ((__VALUE__) == LL_RCC_PLLM_DIV_32) \
  142. || ((__VALUE__) == LL_RCC_PLLM_DIV_33) \
  143. || ((__VALUE__) == LL_RCC_PLLM_DIV_34) \
  144. || ((__VALUE__) == LL_RCC_PLLM_DIV_35) \
  145. || ((__VALUE__) == LL_RCC_PLLM_DIV_36) \
  146. || ((__VALUE__) == LL_RCC_PLLM_DIV_37) \
  147. || ((__VALUE__) == LL_RCC_PLLM_DIV_38) \
  148. || ((__VALUE__) == LL_RCC_PLLM_DIV_39) \
  149. || ((__VALUE__) == LL_RCC_PLLM_DIV_40) \
  150. || ((__VALUE__) == LL_RCC_PLLM_DIV_41) \
  151. || ((__VALUE__) == LL_RCC_PLLM_DIV_42) \
  152. || ((__VALUE__) == LL_RCC_PLLM_DIV_43) \
  153. || ((__VALUE__) == LL_RCC_PLLM_DIV_44) \
  154. || ((__VALUE__) == LL_RCC_PLLM_DIV_45) \
  155. || ((__VALUE__) == LL_RCC_PLLM_DIV_46) \
  156. || ((__VALUE__) == LL_RCC_PLLM_DIV_47) \
  157. || ((__VALUE__) == LL_RCC_PLLM_DIV_48) \
  158. || ((__VALUE__) == LL_RCC_PLLM_DIV_49) \
  159. || ((__VALUE__) == LL_RCC_PLLM_DIV_50) \
  160. || ((__VALUE__) == LL_RCC_PLLM_DIV_51) \
  161. || ((__VALUE__) == LL_RCC_PLLM_DIV_52) \
  162. || ((__VALUE__) == LL_RCC_PLLM_DIV_53) \
  163. || ((__VALUE__) == LL_RCC_PLLM_DIV_54) \
  164. || ((__VALUE__) == LL_RCC_PLLM_DIV_55) \
  165. || ((__VALUE__) == LL_RCC_PLLM_DIV_56) \
  166. || ((__VALUE__) == LL_RCC_PLLM_DIV_57) \
  167. || ((__VALUE__) == LL_RCC_PLLM_DIV_58) \
  168. || ((__VALUE__) == LL_RCC_PLLM_DIV_59) \
  169. || ((__VALUE__) == LL_RCC_PLLM_DIV_60) \
  170. || ((__VALUE__) == LL_RCC_PLLM_DIV_61) \
  171. || ((__VALUE__) == LL_RCC_PLLM_DIV_62) \
  172. || ((__VALUE__) == LL_RCC_PLLM_DIV_63))
  173. #define IS_LL_UTILS_PLLN_VALUE(__VALUE__) ((50 <= (__VALUE__)) && ((__VALUE__) <= 432))
  174. #define IS_LL_UTILS_PLLP_VALUE(__VALUE__) (((__VALUE__) == LL_RCC_PLLP_DIV_2) \
  175. || ((__VALUE__) == LL_RCC_PLLP_DIV_4) \
  176. || ((__VALUE__) == LL_RCC_PLLP_DIV_6) \
  177. || ((__VALUE__) == LL_RCC_PLLP_DIV_8))
  178. #define IS_LL_UTILS_PLLVCO_INPUT(__VALUE__) ((UTILS_PLLVCO_INPUT_MIN <= (__VALUE__)) && ((__VALUE__) <= UTILS_PLLVCO_INPUT_MAX))
  179. #define IS_LL_UTILS_PLLVCO_OUTPUT(__VALUE__) ((UTILS_PLLVCO_OUTPUT_MIN <= (__VALUE__)) && ((__VALUE__) <= UTILS_PLLVCO_OUTPUT_MAX))
  180. #define IS_LL_UTILS_PLL_FREQUENCY(__VALUE__) ((LL_PWR_GetRegulVoltageScaling() == LL_PWR_REGU_VOLTAGE_SCALE1) ? ((__VALUE__) <= UTILS_MAX_FREQUENCY_SCALE1) : \
  181. (LL_PWR_GetRegulVoltageScaling() == LL_PWR_REGU_VOLTAGE_SCALE2) ? ((__VALUE__) <= UTILS_MAX_FREQUENCY_SCALE2) : \
  182. ((__VALUE__) <= UTILS_MAX_FREQUENCY_SCALE3))
  183. #define IS_LL_UTILS_HSE_BYPASS(__STATE__) (((__STATE__) == LL_UTILS_HSEBYPASS_ON) \
  184. || ((__STATE__) == LL_UTILS_HSEBYPASS_OFF))
  185. #define IS_LL_UTILS_HSE_FREQUENCY(__FREQUENCY__) (((__FREQUENCY__) >= UTILS_HSE_FREQUENCY_MIN) && ((__FREQUENCY__) <= UTILS_HSE_FREQUENCY_MAX))
  186. /**
  187. * @}
  188. */
  189. /* Private function prototypes -----------------------------------------------*/
  190. /** @defgroup UTILS_LL_Private_Functions UTILS Private functions
  191. * @{
  192. */
  193. static uint32_t UTILS_GetPLLOutputFrequency(uint32_t PLL_InputFrequency,
  194. LL_UTILS_PLLInitTypeDef *UTILS_PLLInitStruct);
  195. static ErrorStatus UTILS_SetFlashLatency(uint32_t HCLK_Frequency);
  196. static ErrorStatus UTILS_EnablePLLAndSwitchSystem(uint32_t SYSCLK_Frequency, LL_UTILS_ClkInitTypeDef *UTILS_ClkInitStruct);
  197. static ErrorStatus UTILS_PLL_IsBusy(void);
  198. /**
  199. * @}
  200. */
  201. /* Exported functions --------------------------------------------------------*/
  202. /** @addtogroup UTILS_LL_Exported_Functions
  203. * @{
  204. */
  205. /** @addtogroup UTILS_LL_EF_DELAY
  206. * @{
  207. */
  208. /**
  209. * @brief This function configures the Cortex-M SysTick source to have 1ms time base.
  210. * @note When a RTOS is used, it is recommended to avoid changing the Systick
  211. * configuration by calling this function, for a delay use rather osDelay RTOS service.
  212. * @param HCLKFrequency HCLK frequency in Hz
  213. * @note HCLK frequency can be calculated thanks to RCC helper macro or function @ref LL_RCC_GetSystemClocksFreq
  214. * @retval None
  215. */
  216. void LL_Init1msTick(uint32_t HCLKFrequency)
  217. {
  218. /* Use frequency provided in argument */
  219. LL_InitTick(HCLKFrequency, 1000U);
  220. }
  221. /**
  222. * @brief This function provides accurate delay (in milliseconds) based
  223. * on SysTick counter flag
  224. * @note When a RTOS is used, it is recommended to avoid using blocking delay
  225. * and use rather osDelay service.
  226. * @note To respect 1ms timebase, user should call @ref LL_Init1msTick function which
  227. * will configure Systick to 1ms
  228. * @param Delay specifies the delay time length, in milliseconds.
  229. * @retval None
  230. */
  231. void LL_mDelay(uint32_t Delay)
  232. {
  233. __IO uint32_t tmp = SysTick->CTRL; /* Clear the COUNTFLAG first */
  234. /* Add this code to indicate that local variable is not used */
  235. ((void)tmp);
  236. /* Add a period to guaranty minimum wait */
  237. if(Delay < LL_MAX_DELAY)
  238. {
  239. Delay++;
  240. }
  241. while (Delay)
  242. {
  243. if((SysTick->CTRL & SysTick_CTRL_COUNTFLAG_Msk) != 0U)
  244. {
  245. Delay--;
  246. }
  247. }
  248. }
  249. /**
  250. * @}
  251. */
  252. /** @addtogroup UTILS_EF_SYSTEM
  253. * @brief System Configuration functions
  254. *
  255. @verbatim
  256. ===============================================================================
  257. ##### System Configuration functions #####
  258. ===============================================================================
  259. [..]
  260. System, AHB and APB buses clocks configuration
  261. (+) The maximum frequency of the SYSCLK, HCLK, PCLK1 and PCLK2 is 216000000 Hz.
  262. @endverbatim
  263. @internal
  264. Depending on the device voltage range, the maximum frequency should be
  265. adapted accordingly:
  266. (++) +------------------------------------------------------------------------------------------------+
  267. (++) | Wait states | HCLK clock frequency (MHz) |
  268. (++) | |-------------------------------------------------------------------------------|
  269. (++) | (Latency) | voltage range | voltage range | voltage range | voltage range |
  270. (++) | | 2.7V - 3.6V | 2.4V - 2.7V | 2.1V - 2.7V | 1.8V - 2.1V |
  271. (++) |----------------|-------------------|-------------------|-------------------|-------------------|
  272. (++) |0WS(1CPU cycle) | 0 < HCLK <= 30 | 0 < HCLK <= 24 | 0 < HCLK <= 22 | 0 < HCLK <= 20 |
  273. (++) |----------------|-------------------|-------------------|-------------------|-------------------|
  274. (++) |1WS(2CPU cycle) | 30 < HCLK <= 60 | 24 < HCLK <= 48 | 22 < HCLK <= 44 | 20 < HCLK <= 44 |
  275. (++) |----------------|-------------------|-------------------|-------------------|-------------------|
  276. (++) |2WS(3CPU cycle) | 60 < HCLK <= 90 | 48 < HCLK <= 72 | 44 < HCLK <= 66 | 40 < HCLK <= 60 |
  277. (++) |----------------|-------------------|-------------------|-------------------|-------------------|
  278. (++) |3WS(4CPU cycle) | 90 < HCLK <= 120 | 72 < HCLK <= 96 | 66 < HCLK <= 88 | 60 < HCLK <= 80 |
  279. (++) |----------------|-------------------|-------------------|-------------------|-------------------|
  280. (++) |4WS(5CPU cycle) | 120 < HCLK <= 150 | 96 < HCLK <= 120 | 88 < HCLK <= 110 | 80 < HCLK <= 100 |
  281. (++) |----------------|-------------------|-------------------|-------------------|-------------------|
  282. (++) |5WS(6CPU cycle) | 150 < HCLK <= 180 | 120 < HCLK <= 144 | 110 < HCLK <= 132 | 100 < HCLK <= 120 |
  283. (++) |----------------|-------------------|-------------------|-------------------|-------------------|
  284. (++) |6WS(7CPU cycle) | 180 < HCLK <= 210 | 144 < HCLK <= 168 | 132 < HCLK <= 154 | 120 < HCLK <= 140 |
  285. (++) |----------------|-------------------|-------------------|-------------------|-------------------|
  286. (++) |7WS(8CPU cycle) | 210 < HCLK <= 216 | 168 < HCLK <= 192 | 154 < HCLK <= 176 | 140 < HCLK <= 160 |
  287. (++) |----------------|-------------------|-------------------|-------------------|-------------------|
  288. (++) |8WS(9CPU cycle) | -- | 192 < HCLK <= 216 | 176 < HCLK <= 198 | 160 < HCLK <= 180 |
  289. (++) |----------------|-------------------|-------------------|-------------------|-------------------|
  290. (++) |9WS(10CPU cycle)| -- | -- | 198 < HCLK <= 216 | -- |
  291. (++) +------------------------------------------------------------------------------------------------+
  292. @endinternal
  293. * @{
  294. */
  295. /**
  296. * @brief This function sets directly SystemCoreClock CMSIS variable.
  297. * @note Variable can be calculated also through SystemCoreClockUpdate function.
  298. * @param HCLKFrequency HCLK frequency in Hz (can be calculated thanks to RCC helper macro)
  299. * @retval None
  300. */
  301. void LL_SetSystemCoreClock(uint32_t HCLKFrequency)
  302. {
  303. /* HCLK clock frequency */
  304. SystemCoreClock = HCLKFrequency;
  305. }
  306. /**
  307. * @brief This function configures system clock at maximum frequency with HSI as clock source of the PLL
  308. * @note The application need to ensure that PLL is disabled.
  309. * @note Function is based on the following formula:
  310. * - PLL output frequency = (((HSI frequency / PLLM) * PLLN) / PLLP)
  311. * - PLLM: ensure that the VCO input frequency ranges from 0.95 to 2.1 MHz (PLLVCO_input = HSI frequency / PLLM)
  312. * - PLLN: ensure that the VCO output frequency is between 100 and 432 MHz (PLLVCO_output = PLLVCO_input * PLLN)
  313. * - PLLP: ensure that max frequency at 216000000 Hz is reach (PLLVCO_output / PLLP)
  314. * @param UTILS_PLLInitStruct pointer to a @ref LL_UTILS_PLLInitTypeDef structure that contains
  315. * the configuration information for the PLL.
  316. * @param UTILS_ClkInitStruct pointer to a @ref LL_UTILS_ClkInitTypeDef structure that contains
  317. * the configuration information for the BUS prescalers.
  318. * @retval An ErrorStatus enumeration value:
  319. * - SUCCESS: Max frequency configuration done
  320. * - ERROR: Max frequency configuration not done
  321. */
  322. ErrorStatus LL_PLL_ConfigSystemClock_HSI(LL_UTILS_PLLInitTypeDef *UTILS_PLLInitStruct,
  323. LL_UTILS_ClkInitTypeDef *UTILS_ClkInitStruct)
  324. {
  325. ErrorStatus status = SUCCESS;
  326. uint32_t pllfreq = 0U;
  327. /* Check if one of the PLL is enabled */
  328. if(UTILS_PLL_IsBusy() == SUCCESS)
  329. {
  330. /* Calculate the new PLL output frequency */
  331. pllfreq = UTILS_GetPLLOutputFrequency(HSI_VALUE, UTILS_PLLInitStruct);
  332. /* Enable HSI if not enabled */
  333. if(LL_RCC_HSI_IsReady() != 1U)
  334. {
  335. LL_RCC_HSI_Enable();
  336. while (LL_RCC_HSI_IsReady() != 1U)
  337. {
  338. /* Wait for HSI ready */
  339. }
  340. }
  341. /* Configure PLL */
  342. LL_RCC_PLL_ConfigDomain_SYS(LL_RCC_PLLSOURCE_HSI, UTILS_PLLInitStruct->PLLM, UTILS_PLLInitStruct->PLLN,
  343. UTILS_PLLInitStruct->PLLP);
  344. /* Enable PLL and switch system clock to PLL */
  345. status = UTILS_EnablePLLAndSwitchSystem(pllfreq, UTILS_ClkInitStruct);
  346. }
  347. else
  348. {
  349. /* Current PLL configuration cannot be modified */
  350. status = ERROR;
  351. }
  352. return status;
  353. }
  354. /**
  355. * @brief This function configures system clock with HSE as clock source of the PLL
  356. * @note The application need to ensure that PLL is disabled.
  357. * @note Function is based on the following formula:
  358. * - PLL output frequency = (((HSE frequency / PLLM) * PLLN) / PLLP)
  359. * - PLLM: ensure that the VCO input frequency ranges from 0.95 to 2.10 MHz (PLLVCO_input = HSE frequency / PLLM)
  360. * - PLLN: ensure that the VCO output frequency is between 100 and 432 MHz (PLLVCO_output = PLLVCO_input * PLLN)
  361. * - PLLP: ensure that max frequency at 216000000 Hz is reached (PLLVCO_output / PLLP)
  362. * @param HSEFrequency Value between Min_Data = 4000000 and Max_Data = 26000000
  363. * @param HSEBypass This parameter can be one of the following values:
  364. * @arg @ref LL_UTILS_HSEBYPASS_ON
  365. * @arg @ref LL_UTILS_HSEBYPASS_OFF
  366. * @param UTILS_PLLInitStruct pointer to a @ref LL_UTILS_PLLInitTypeDef structure that contains
  367. * the configuration information for the PLL.
  368. * @param UTILS_ClkInitStruct pointer to a @ref LL_UTILS_ClkInitTypeDef structure that contains
  369. * the configuration information for the BUS prescalers.
  370. * @retval An ErrorStatus enumeration value:
  371. * - SUCCESS: Max frequency configuration done
  372. * - ERROR: Max frequency configuration not done
  373. */
  374. ErrorStatus LL_PLL_ConfigSystemClock_HSE(uint32_t HSEFrequency, uint32_t HSEBypass,
  375. LL_UTILS_PLLInitTypeDef *UTILS_PLLInitStruct, LL_UTILS_ClkInitTypeDef *UTILS_ClkInitStruct)
  376. {
  377. ErrorStatus status = SUCCESS;
  378. uint32_t pllfreq = 0U;
  379. /* Check the parameters */
  380. assert_param(IS_LL_UTILS_HSE_FREQUENCY(HSEFrequency));
  381. assert_param(IS_LL_UTILS_HSE_BYPASS(HSEBypass));
  382. /* Check if one of the PLL is enabled */
  383. if(UTILS_PLL_IsBusy() == SUCCESS)
  384. {
  385. /* Calculate the new PLL output frequency */
  386. pllfreq = UTILS_GetPLLOutputFrequency(HSEFrequency, UTILS_PLLInitStruct);
  387. /* Enable HSE if not enabled */
  388. if(LL_RCC_HSE_IsReady() != 1U)
  389. {
  390. /* Check if need to enable HSE bypass feature or not */
  391. if(HSEBypass == LL_UTILS_HSEBYPASS_ON)
  392. {
  393. LL_RCC_HSE_EnableBypass();
  394. }
  395. else
  396. {
  397. LL_RCC_HSE_DisableBypass();
  398. }
  399. /* Enable HSE */
  400. LL_RCC_HSE_Enable();
  401. while (LL_RCC_HSE_IsReady() != 1U)
  402. {
  403. /* Wait for HSE ready */
  404. }
  405. }
  406. /* Configure PLL */
  407. LL_RCC_PLL_ConfigDomain_SYS(LL_RCC_PLLSOURCE_HSE, UTILS_PLLInitStruct->PLLM, UTILS_PLLInitStruct->PLLN,
  408. UTILS_PLLInitStruct->PLLP);
  409. /* Enable PLL and switch system clock to PLL */
  410. status = UTILS_EnablePLLAndSwitchSystem(pllfreq, UTILS_ClkInitStruct);
  411. }
  412. else
  413. {
  414. /* Current PLL configuration cannot be modified */
  415. status = ERROR;
  416. }
  417. return status;
  418. }
  419. /**
  420. * @}
  421. */
  422. /**
  423. * @}
  424. */
  425. /** @addtogroup UTILS_LL_Private_Functions
  426. * @{
  427. */
  428. /**
  429. * @brief Update number of Flash wait states in line with new frequency and current
  430. voltage range.
  431. * @note This Function support ONLY devices with supply voltage (voltage range) between 2.7V and 3.6V
  432. * @param HCLK_Frequency HCLK frequency
  433. * @retval An ErrorStatus enumeration value:
  434. * - SUCCESS: Latency has been modified
  435. * - ERROR: Latency cannot be modified
  436. */
  437. static ErrorStatus UTILS_SetFlashLatency(uint32_t HCLK_Frequency)
  438. {
  439. ErrorStatus status = SUCCESS;
  440. uint32_t latency = LL_FLASH_LATENCY_0; /* default value 0WS */
  441. /* Frequency cannot be equal to 0 */
  442. if(HCLK_Frequency == 0U)
  443. {
  444. status = ERROR;
  445. }
  446. else
  447. {
  448. if(LL_PWR_GetRegulVoltageScaling() == LL_PWR_REGU_VOLTAGE_SCALE1)
  449. {
  450. if(LL_PWR_IsEnabledOverDriveMode() != 0U)
  451. {
  452. if(HCLK_Frequency > UTILS_SCALE1_LATENCY7_FREQ)
  453. {
  454. /* 210 < HCLK <= 216 => 7WS (8 CPU cycles) */
  455. latency = LL_FLASH_LATENCY_7;
  456. }
  457. else /* (HCLK_Frequency > UTILS_SCALE1_LATENCY6_FREQ) */
  458. {
  459. /* 180 < HCLK <= 210 => 6WS (7 CPU cycles) */
  460. latency = LL_FLASH_LATENCY_6;
  461. }
  462. }
  463. if((HCLK_Frequency > UTILS_SCALE1_LATENCY5_FREQ) && (latency == LL_FLASH_LATENCY_0))
  464. {
  465. /* 150 < HCLK <= 180 => 5WS (6 CPU cycles) */
  466. latency = LL_FLASH_LATENCY_5;
  467. }
  468. else if((HCLK_Frequency > UTILS_SCALE1_LATENCY4_FREQ) && (latency == LL_FLASH_LATENCY_0))
  469. {
  470. /* 120 < HCLK <= 150 => 4WS (5 CPU cycles) */
  471. latency = LL_FLASH_LATENCY_4;
  472. }
  473. else if((HCLK_Frequency > UTILS_SCALE1_LATENCY3_FREQ) && (latency == LL_FLASH_LATENCY_0))
  474. {
  475. /* 90 < HCLK <= 120 => 3WS (4 CPU cycles) */
  476. latency = LL_FLASH_LATENCY_3;
  477. }
  478. else if((HCLK_Frequency > UTILS_SCALE1_LATENCY2_FREQ) && (latency == LL_FLASH_LATENCY_0))
  479. {
  480. /* 60 < HCLK <= 90 => 2WS (3 CPU cycles) */
  481. latency = LL_FLASH_LATENCY_2;
  482. }
  483. else
  484. {
  485. if((HCLK_Frequency > UTILS_SCALE1_LATENCY1_FREQ) && (latency == LL_FLASH_LATENCY_0))
  486. {
  487. /* 30 < HCLK <= 60 => 1WS (2 CPU cycles) */
  488. latency = LL_FLASH_LATENCY_1;
  489. }
  490. /* else HCLK_Frequency < 30MHz default LL_FLASH_LATENCY_0 0WS */
  491. }
  492. }
  493. else if(LL_PWR_GetRegulVoltageScaling() == LL_PWR_REGU_VOLTAGE_SCALE2)
  494. {
  495. if(HCLK_Frequency > UTILS_SCALE2_LATENCY5_FREQ)
  496. {
  497. /* 150 < HCLK <= 168 OR 150 < HCLK <= 180 (when OverDrive mode is enable) => 5WS (6 CPU cycles) */
  498. latency = LL_FLASH_LATENCY_5;
  499. }
  500. else if(HCLK_Frequency > UTILS_SCALE2_LATENCY4_FREQ)
  501. {
  502. /* 120 < HCLK <= 150 => 4WS (5 CPU cycles) */
  503. latency = LL_FLASH_LATENCY_4;
  504. }
  505. else if(HCLK_Frequency > UTILS_SCALE2_LATENCY3_FREQ)
  506. {
  507. /* 90 < HCLK <= 120 => 3WS (4 CPU cycles) */
  508. latency = LL_FLASH_LATENCY_3;
  509. }
  510. else if(HCLK_Frequency > UTILS_SCALE2_LATENCY2_FREQ)
  511. {
  512. /* 60 < HCLK <= 90 => 2WS (3 CPU cycles) */
  513. latency = LL_FLASH_LATENCY_2;
  514. }
  515. else
  516. {
  517. if(HCLK_Frequency > UTILS_SCALE2_LATENCY1_FREQ)
  518. {
  519. /* 30 < HCLK <= 60 => 1WS (2 CPU cycles) */
  520. latency = LL_FLASH_LATENCY_1;
  521. }
  522. /* else HCLK_Frequency < 24MHz default LL_FLASH_LATENCY_0 0WS */
  523. }
  524. }
  525. else /* Scale 3 */
  526. {
  527. if(HCLK_Frequency > UTILS_SCALE3_LATENCY4_FREQ)
  528. {
  529. /* 120 < HCLK <= 144 => 4WS (5 CPU cycles) */
  530. latency = LL_FLASH_LATENCY_4;
  531. }
  532. else if(HCLK_Frequency > UTILS_SCALE3_LATENCY3_FREQ)
  533. {
  534. /* 90 < HCLK <= 120 => 3WS (4 CPU cycles) */
  535. latency = LL_FLASH_LATENCY_3;
  536. }
  537. else if(HCLK_Frequency > UTILS_SCALE3_LATENCY2_FREQ)
  538. {
  539. /* 60 < HCLK <= 90 => 2WS (3 CPU cycles) */
  540. latency = LL_FLASH_LATENCY_2;
  541. }
  542. else
  543. {
  544. if(HCLK_Frequency > UTILS_SCALE3_LATENCY1_FREQ)
  545. {
  546. /* 30 < HCLK <= 60 => 1WS (2 CPU cycles) */
  547. latency = LL_FLASH_LATENCY_1;
  548. }
  549. /* else HCLK_Frequency < 22MHz default LL_FLASH_LATENCY_0 0WS */
  550. }
  551. }
  552. LL_FLASH_SetLatency(latency);
  553. /* Check that the new number of wait states is taken into account to access the Flash
  554. memory by reading the FLASH_ACR register */
  555. if(LL_FLASH_GetLatency() != latency)
  556. {
  557. status = ERROR;
  558. }
  559. }
  560. return status;
  561. }
  562. /**
  563. * @brief Function to check that PLL can be modified
  564. * @param PLL_InputFrequency PLL input frequency (in Hz)
  565. * @param UTILS_PLLInitStruct pointer to a @ref LL_UTILS_PLLInitTypeDef structure that contains
  566. * the configuration information for the PLL.
  567. * @retval PLL output frequency (in Hz)
  568. */
  569. static uint32_t UTILS_GetPLLOutputFrequency(uint32_t PLL_InputFrequency, LL_UTILS_PLLInitTypeDef *UTILS_PLLInitStruct)
  570. {
  571. uint32_t pllfreq = 0U;
  572. /* Check the parameters */
  573. assert_param(IS_LL_UTILS_PLLM_VALUE(UTILS_PLLInitStruct->PLLM));
  574. assert_param(IS_LL_UTILS_PLLN_VALUE(UTILS_PLLInitStruct->PLLN));
  575. assert_param(IS_LL_UTILS_PLLP_VALUE(UTILS_PLLInitStruct->PLLP));
  576. /* Check different PLL parameters according to RM */
  577. /* - PLLM: ensure that the VCO input frequency ranges from 0.95 to 2.1 MHz. */
  578. pllfreq = PLL_InputFrequency / (UTILS_PLLInitStruct->PLLM & (RCC_PLLCFGR_PLLM >> RCC_PLLCFGR_PLLM_Pos));
  579. assert_param(IS_LL_UTILS_PLLVCO_INPUT(pllfreq));
  580. /* - PLLN: ensure that the VCO output frequency is between 100 and 432 MHz.*/
  581. pllfreq = pllfreq * (UTILS_PLLInitStruct->PLLN & (RCC_PLLCFGR_PLLN >> RCC_PLLCFGR_PLLN_Pos));
  582. assert_param(IS_LL_UTILS_PLLVCO_OUTPUT(pllfreq));
  583. /* - PLLP: ensure that max frequency at 216000000 Hz is reached */
  584. pllfreq = pllfreq / (((UTILS_PLLInitStruct->PLLP >> RCC_PLLCFGR_PLLP_Pos) + 1) * 2);
  585. assert_param(IS_LL_UTILS_PLL_FREQUENCY(pllfreq));
  586. return pllfreq;
  587. }
  588. /**
  589. * @brief Function to check that PLL can be modified
  590. * @retval An ErrorStatus enumeration value:
  591. * - SUCCESS: PLL modification can be done
  592. * - ERROR: PLL is busy
  593. */
  594. static ErrorStatus UTILS_PLL_IsBusy(void)
  595. {
  596. ErrorStatus status = SUCCESS;
  597. /* Check if PLL is busy*/
  598. if(LL_RCC_PLL_IsReady() != 0U)
  599. {
  600. /* PLL configuration cannot be modified */
  601. status = ERROR;
  602. }
  603. /* Check if PLLSAI is busy*/
  604. if(LL_RCC_PLLSAI_IsReady() != 0U)
  605. {
  606. /* PLLSAI1 configuration cannot be modified */
  607. status = ERROR;
  608. }
  609. /* Check if PLLI2S is busy*/
  610. if(LL_RCC_PLLI2S_IsReady() != 0U)
  611. {
  612. /* PLLI2S configuration cannot be modified */
  613. status = ERROR;
  614. }
  615. return status;
  616. }
  617. /**
  618. * @brief Function to enable PLL and switch system clock to PLL
  619. * @param SYSCLK_Frequency SYSCLK frequency
  620. * @param UTILS_ClkInitStruct pointer to a @ref LL_UTILS_ClkInitTypeDef structure that contains
  621. * the configuration information for the BUS prescalers.
  622. * @retval An ErrorStatus enumeration value:
  623. * - SUCCESS: No problem to switch system to PLL
  624. * - ERROR: Problem to switch system to PLL
  625. */
  626. static ErrorStatus UTILS_EnablePLLAndSwitchSystem(uint32_t SYSCLK_Frequency, LL_UTILS_ClkInitTypeDef *UTILS_ClkInitStruct)
  627. {
  628. ErrorStatus status = SUCCESS;
  629. uint32_t hclk_frequency = 0U;
  630. assert_param(IS_LL_UTILS_SYSCLK_DIV(UTILS_ClkInitStruct->AHBCLKDivider));
  631. assert_param(IS_LL_UTILS_APB1_DIV(UTILS_ClkInitStruct->APB1CLKDivider));
  632. assert_param(IS_LL_UTILS_APB2_DIV(UTILS_ClkInitStruct->APB2CLKDivider));
  633. /* Calculate HCLK frequency */
  634. hclk_frequency = __LL_RCC_CALC_HCLK_FREQ(SYSCLK_Frequency, UTILS_ClkInitStruct->AHBCLKDivider);
  635. /* Increasing the number of wait states because of higher CPU frequency */
  636. if(SystemCoreClock < hclk_frequency)
  637. {
  638. /* Set FLASH latency to highest latency */
  639. status = UTILS_SetFlashLatency(hclk_frequency);
  640. }
  641. /* Update system clock configuration */
  642. if(status == SUCCESS)
  643. {
  644. /* Enable PLL */
  645. LL_RCC_PLL_Enable();
  646. while (LL_RCC_PLL_IsReady() != 1U)
  647. {
  648. /* Wait for PLL ready */
  649. }
  650. /* Sysclk activation on the main PLL */
  651. LL_RCC_SetAHBPrescaler(UTILS_ClkInitStruct->AHBCLKDivider);
  652. LL_RCC_SetSysClkSource(LL_RCC_SYS_CLKSOURCE_PLL);
  653. while (LL_RCC_GetSysClkSource() != LL_RCC_SYS_CLKSOURCE_STATUS_PLL)
  654. {
  655. /* Wait for system clock switch to PLL */
  656. }
  657. /* Set APB1 & APB2 prescaler*/
  658. LL_RCC_SetAPB1Prescaler(UTILS_ClkInitStruct->APB1CLKDivider);
  659. LL_RCC_SetAPB2Prescaler(UTILS_ClkInitStruct->APB2CLKDivider);
  660. }
  661. /* Decreasing the number of wait states because of lower CPU frequency */
  662. if(SystemCoreClock > hclk_frequency)
  663. {
  664. /* Set FLASH latency to lowest latency */
  665. status = UTILS_SetFlashLatency(hclk_frequency);
  666. }
  667. /* Update SystemCoreClock variable */
  668. if(status == SUCCESS)
  669. {
  670. LL_SetSystemCoreClock(hclk_frequency);
  671. }
  672. return status;
  673. }
  674. /**
  675. * @}
  676. */
  677. /**
  678. * @}
  679. */
  680. /**
  681. * @}
  682. */
  683. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/