cp15_iar.s 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * File : cp15_iar.s
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2015, RT-Thread Development Team
  5. * http://www.rt-thread.org
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  20. *
  21. * Change Logs:
  22. * Date Author Notes
  23. * 2015-04-06 zchong change to iar compiler from convert from cp15_gcc.S
  24. */
  25. SECTION .text:CODE:NOROOT(2)
  26. ARM
  27. EXPORT rt_cpu_vector_set_base
  28. rt_cpu_vector_set_base:
  29. MCR p15, #0, r0, c12, c0, #0
  30. DSB
  31. BX lr
  32. EXPORT rt_cpu_vector_get_base
  33. rt_cpu_vector_get_base:
  34. MRC p15, #0, r0, c12, c0, #0
  35. BX lr
  36. EXPORT rt_cpu_get_sctlr
  37. rt_cpu_get_sctlr:
  38. MRC p15, #0, r0, c1, c0, #0
  39. BX lr
  40. EXPORT rt_cpu_dcache_enable
  41. rt_cpu_dcache_enable:
  42. MRC p15, #0, r0, c1, c0, #0
  43. ORR r0, r0, #0x00000004
  44. MCR p15, #0, r0, c1, c0, #0
  45. BX lr
  46. EXPORT rt_cpu_icache_enable
  47. rt_cpu_icache_enable:
  48. MRC p15, #0, r0, c1, c0, #0
  49. ORR r0, r0, #0x00001000
  50. MCR p15, #0, r0, c1, c0, #0
  51. BX lr
  52. ;_FLD_MAX_WAY DEFINE 0x3ff
  53. ;_FLD_MAX_IDX DEFINE 0x7ff
  54. EXPORT rt_cpu_dcache_clean_flush
  55. rt_cpu_dcache_clean_flush:
  56. PUSH {r4-r11}
  57. DMB
  58. MRC p15, #1, r0, c0, c0, #1 ; read clid register
  59. ANDS r3, r0, #0x7000000 ; get level of coherency
  60. MOV r3, r3, lsr #23
  61. BEQ finished
  62. MOV r10, #0
  63. loop1:
  64. ADD r2, r10, r10, lsr #1
  65. MOV r1, r0, lsr r2
  66. AND r1, r1, #7
  67. CMP r1, #2
  68. BLT skip
  69. MCR p15, #2, r10, c0, c0, #0
  70. ISB
  71. MRC p15, #1, r1, c0, c0, #0
  72. AND r2, r1, #7
  73. ADD r2, r2, #4
  74. ;LDR r4, _FLD_MAX_WAY
  75. LDR r4, =0x3FF
  76. ANDS r4, r4, r1, lsr #3
  77. CLZ r5, r4
  78. ;LDR r7, _FLD_MAX_IDX
  79. LDR r7, =0x7FF
  80. ANDS r7, r7, r1, lsr #13
  81. loop2:
  82. MOV r9, r4
  83. loop3:
  84. ORR r11, r10, r9, lsl r5
  85. ORR r11, r11, r7, lsl r2
  86. MCR p15, #0, r11, c7, c14, #2
  87. SUBS r9, r9, #1
  88. BGE loop3
  89. SUBS r7, r7, #1
  90. BGE loop2
  91. skip:
  92. ADD r10, r10, #2
  93. CMP r3, r10
  94. BGT loop1
  95. finished:
  96. DSB
  97. ISB
  98. POP {r4-r11}
  99. BX lr
  100. EXPORT rt_cpu_dcache_disable
  101. rt_cpu_dcache_disable:
  102. PUSH {r4-r11, lr}
  103. MRC p15, #0, r0, c1, c0, #0
  104. BIC r0, r0, #0x00000004
  105. MCR p15, #0, r0, c1, c0, #0
  106. BL rt_cpu_dcache_clean_flush
  107. POP {r4-r11, lr}
  108. BX lr
  109. EXPORT rt_cpu_icache_disable
  110. rt_cpu_icache_disable:
  111. MRC p15, #0, r0, c1, c0, #0
  112. BIC r0, r0, #0x00001000
  113. MCR p15, #0, r0, c1, c0, #0
  114. BX lr
  115. EXPORT rt_cpu_mmu_disable
  116. rt_cpu_mmu_disable:
  117. MCR p15, #0, r0, c8, c7, #0 ; invalidate tlb
  118. MRC p15, #0, r0, c1, c0, #0
  119. BIC r0, r0, #1
  120. MCR p15, #0, r0, c1, c0, #0 ; clear mmu bit
  121. DSB
  122. BX lr
  123. EXPORT rt_cpu_mmu_enable
  124. rt_cpu_mmu_enable:
  125. MRC p15, #0, r0, c1, c0, #0
  126. ORR r0, r0, #0x001
  127. MCR p15, #0, r0, c1, c0, #0 ; set mmu enable bit
  128. DSB
  129. BX lr
  130. EXPORT rt_cpu_tlb_set
  131. rt_cpu_tlb_set:
  132. MCR p15, #0, r0, c2, c0, #0
  133. DMB
  134. BX lr
  135. END