drv_hwtimer.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-04-17 WangBing the first version.
  9. * 2019-03-11 JiCheng Change API name from rt1052 to rt1021
  10. */
  11. #include <rtthread.h>
  12. #include <rtdevice.h>
  13. #include "drv_hwtimer.h"
  14. #include "fsl_common.h"
  15. #include "fsl_gpt.h"
  16. #ifdef RT_USING_HWTIMER
  17. #if defined(FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL) && FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL
  18. #error "Please don't define 'FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL'!"
  19. #endif
  20. /* Select IPG Clock as PERCLK_CLK clock source */
  21. #define EXAMPLE_GPT_CLOCK_SOURCE_SELECT (0U)
  22. /* Clock divider for PERCLK_CLK clock source */
  23. #define EXAMPLE_GPT_CLOCK_DIVIDER_SELECT (5U)
  24. /* Get source clock for GPT driver (GPT prescaler = 6) */
  25. #define EXAMPLE_GPT_CLK_FREQ (CLOCK_GetFreq(kCLOCK_IpgClk) / (EXAMPLE_GPT_CLOCK_DIVIDER_SELECT + 1U))
  26. static void NVIC_Configuration(void)
  27. {
  28. EnableIRQ(GPT1_IRQn);
  29. }
  30. static rt_err_t rt1021_hwtimer_control(rt_hwtimer_t *timer, rt_uint32_t cmd, void *args)
  31. {
  32. rt_err_t err = RT_EOK;
  33. GPT_Type *hwtimer_dev;
  34. hwtimer_dev = (GPT_Type *)timer->parent.user_data;
  35. RT_ASSERT(timer != RT_NULL);
  36. switch (cmd)
  37. {
  38. case HWTIMER_CTRL_FREQ_SET:
  39. {
  40. uint32_t clk;
  41. uint32_t pre;
  42. clk = EXAMPLE_GPT_CLK_FREQ;
  43. pre = clk / *((uint32_t *)args) - 1;
  44. GPT_SetClockDivider(hwtimer_dev, pre);
  45. }
  46. break;
  47. default:
  48. err = -RT_ENOSYS;
  49. break;
  50. }
  51. return err;
  52. }
  53. static rt_uint32_t rt1021_hwtimer_count_get(rt_hwtimer_t *timer)
  54. {
  55. rt_uint32_t CurrentTimer_Count;
  56. GPT_Type *hwtimer_dev;
  57. hwtimer_dev = (GPT_Type *)timer->parent.user_data;
  58. RT_ASSERT(timer != RT_NULL);
  59. CurrentTimer_Count = GPT_GetCurrentTimerCount(hwtimer_dev);
  60. return CurrentTimer_Count;
  61. }
  62. static void rt1021_hwtimer_init(rt_hwtimer_t *timer, rt_uint32_t state)
  63. {
  64. GPT_Type *hwtimer_dev;
  65. gpt_config_t gptConfig;
  66. hwtimer_dev = (GPT_Type *)timer->parent.user_data;
  67. RT_ASSERT(timer != RT_NULL);
  68. GPT_Deinit(hwtimer_dev);
  69. if (state == 1)
  70. {
  71. /*Clock setting for GPT*/
  72. CLOCK_SetMux(kCLOCK_PerclkMux, EXAMPLE_GPT_CLOCK_SOURCE_SELECT);
  73. CLOCK_SetDiv(kCLOCK_PerclkDiv, EXAMPLE_GPT_CLOCK_DIVIDER_SELECT);
  74. /* Initialize GPT module by default config */
  75. GPT_GetDefaultConfig(&gptConfig);
  76. GPT_Init(hwtimer_dev, &gptConfig);
  77. }
  78. }
  79. static rt_err_t rt1021_hwtimer_start(rt_hwtimer_t *timer, rt_uint32_t cnt, rt_hwtimer_mode_t mode)
  80. {
  81. GPT_Type *hwtimer_dev;
  82. hwtimer_dev = (GPT_Type *)timer->parent.user_data;
  83. RT_ASSERT(timer != RT_NULL);
  84. hwtimer_dev->CR |= (mode == HWTIMER_MODE_PERIOD) ? GPT_CR_FRR_MASK : 0U;
  85. GPT_SetOutputCompareValue(hwtimer_dev, kGPT_OutputCompare_Channel1, cnt);
  86. GPT_EnableInterrupts(hwtimer_dev, kGPT_OutputCompare1InterruptEnable);
  87. NVIC_Configuration();
  88. GPT_StartTimer(hwtimer_dev);
  89. return RT_EOK;
  90. }
  91. static void rt1021_hwtimer_stop(rt_hwtimer_t *timer)
  92. {
  93. GPT_Type *hwtimer_dev;
  94. hwtimer_dev = (GPT_Type *)timer->parent.user_data;
  95. RT_ASSERT(timer != RT_NULL);
  96. GPT_StopTimer(hwtimer_dev);
  97. }
  98. static const struct rt_hwtimer_ops rt1021_hwtimer_ops =
  99. {
  100. rt1021_hwtimer_init,
  101. rt1021_hwtimer_start,
  102. rt1021_hwtimer_stop,
  103. rt1021_hwtimer_count_get,
  104. rt1021_hwtimer_control,
  105. };
  106. static const struct rt_hwtimer_info rt1021_hwtimer_info =
  107. {
  108. 25000000, /* the maximum count frequency can be set */
  109. 6103, /* the minimum count frequency can be set */
  110. 0xFFFFFFFF,
  111. HWTIMER_CNTMODE_UP,
  112. };
  113. static rt_hwtimer_t GPT_timer1;
  114. int rt1021_hw_hwtimer_init(void)
  115. {
  116. int ret = RT_EOK;
  117. GPT_timer1.info = &rt1021_hwtimer_info;
  118. GPT_timer1.ops = &rt1021_hwtimer_ops;
  119. rt_device_hwtimer_register(&GPT_timer1, "_timer", GPT1);
  120. return ret;
  121. }
  122. void GPT1_IRQHandler(void)
  123. {
  124. if (GPT_GetStatusFlags(GPT1, kGPT_OutputCompare1Flag) != 0)
  125. {
  126. GPT_ClearStatusFlags(GPT1, kGPT_OutputCompare1Flag);
  127. rt_device_hwtimer_isr(&GPT_timer1);
  128. }
  129. /* Add for ARM errata 838869, affects Cortex-M4, Cortex-M4F, Cortex-M7, Cortex-M7F Store immediate overlapping
  130. exception return operation might vector to incorrect interrupt */
  131. #if defined __CORTEX_M && (__CORTEX_M == 4U || __CORTEX_M == 7U)
  132. __DSB();
  133. #endif
  134. }
  135. INIT_DEVICE_EXPORT(rt1021_hw_hwtimer_init);
  136. #endif /*RT_USING_HWTIMER*/