drv_pin.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-03-13 Liuguang the first version.
  9. * 2018-03-19 Liuguang add GPIO interrupt mode support.
  10. * 2019-03-11 JiCheng Adapt RT1020's IO MAP
  11. */
  12. #include "drv_pin.h"
  13. #include "fsl_common.h"
  14. #include "fsl_iomuxc.h"
  15. #include "fsl_gpio.h"
  16. #ifdef RT_USING_PIN
  17. #if defined(FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL) && FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL
  18. #error "Please don't define 'FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL'!"
  19. #endif
  20. struct rt1021_pin
  21. {
  22. rt_uint16_t pin;
  23. GPIO_Type *gpio;
  24. rt_uint32_t gpio_pin;
  25. };
  26. struct rt1021_irq
  27. {
  28. rt_uint16_t enable;
  29. struct rt_pin_irq_hdr irq_info;
  30. };
  31. #define __ARRAY_LEN(array) (sizeof(array)/sizeof(array[0]))
  32. #define __RT1021_PIN_DEFAULT {0, 0, 0}
  33. #define __RT1021_PIN(INDEX, PORT, PIN) {INDEX, PORT, PIN}
  34. static struct rt_pin_ops rt1021_pin_ops;
  35. static struct rt1021_pin rt1021_pin_map[] =
  36. {
  37. __RT1021_PIN_DEFAULT,
  38. /* GPIO2 */
  39. __RT1021_PIN( 1, GPIO2, 0), /* GPIO_EMC_00 */
  40. __RT1021_PIN( 2, GPIO2, 1), /* GPIO_EMC_01 */
  41. __RT1021_PIN( 3, GPIO2, 2), /* GPIO_EMC_02 */
  42. __RT1021_PIN( 4, GPIO2, 3), /* GPIO_EMC_03 */
  43. __RT1021_PIN( 5, GPIO2, 4), /* GPIO_EMC_04 */
  44. __RT1021_PIN( 6, GPIO2, 5), /* GPIO_EMC_05 */
  45. __RT1021_PIN( 7, GPIO2, 6), /* GPIO_EMC_06 */
  46. __RT1021_PIN( 8, GPIO2, 7), /* GPIO_EMC_07 */
  47. __RT1021_PIN( 9, GPIO2, 8), /* GPIO_EMC_08 */
  48. __RT1021_PIN(10, GPIO2, 9), /* GPIO_EMC_09 */
  49. __RT1021_PIN(11, GPIO2, 10), /* GPIO_EMC_10 */
  50. __RT1021_PIN(12, GPIO2, 11), /* GPIO_EMC_11 */
  51. __RT1021_PIN(13, GPIO2, 12), /* GPIO_EMC_12 */
  52. __RT1021_PIN(14, GPIO2, 13), /* GPIO_EMC_13 */
  53. __RT1021_PIN(15, GPIO2, 14), /* GPIO_EMC_14 */
  54. __RT1021_PIN(16, GPIO2, 15), /* GPIO_EMC_15 */
  55. __RT1021_PIN(17, GPIO2, 16), /* GPIO_EMC_16 */
  56. __RT1021_PIN(18, GPIO2, 17), /* GPIO_EMC_17 */
  57. __RT1021_PIN(19, GPIO2, 18), /* GPIO_EMC_18 */
  58. __RT1021_PIN(20, GPIO2, 19), /* GPIO_EMC_19 */
  59. __RT1021_PIN(21, GPIO2, 20), /* GPIO_EMC_20 */
  60. __RT1021_PIN(22, GPIO2, 21), /* GPIO_EMC_21 */
  61. __RT1021_PIN(23, GPIO2, 22), /* GPIO_EMC_22 */
  62. __RT1021_PIN(24, GPIO2, 23), /* GPIO_EMC_23 */
  63. __RT1021_PIN(25, GPIO2, 24), /* GPIO_EMC_24 */
  64. __RT1021_PIN(26, GPIO2, 25), /* GPIO_EMC_25 */
  65. __RT1021_PIN(27, GPIO2, 26), /* GPIO_EMC_26 */
  66. __RT1021_PIN(28, GPIO2, 27), /* GPIO_EMC_27 */
  67. __RT1021_PIN(29, GPIO2, 28), /* GPIO_EMC_28 */
  68. __RT1021_PIN(30, GPIO2, 29), /* GPIO_EMC_29 */
  69. __RT1021_PIN(31, GPIO2, 30), /* GPIO_EMC_30 */
  70. __RT1021_PIN(32, GPIO2, 31), /* GPIO_EMC_31 */
  71. __RT1021_PIN(33, GPIO3, 0), /* GPIO_EMC_32 */
  72. __RT1021_PIN(34, GPIO3, 1), /* GPIO_EMC_33 */
  73. __RT1021_PIN(35, GPIO3, 2), /* GPIO_EMC_34 */
  74. __RT1021_PIN(36, GPIO3, 3), /* GPIO_EMC_35 */
  75. __RT1021_PIN(37, GPIO3, 4), /* GPIO_EMC_36 */
  76. __RT1021_PIN(38, GPIO3, 5), /* GPIO_EMC_37 */
  77. __RT1021_PIN(39, GPIO3, 6), /* GPIO_EMC_38 */
  78. __RT1021_PIN(40, GPIO3, 7), /* GPIO_EMC_39 */
  79. __RT1021_PIN(41, GPIO3, 8), /* GPIO_EMC_40 */
  80. __RT1021_PIN(42, GPIO3, 9), /* GPIO_EMC_41 */
  81. /* GPIO1 */
  82. __RT1021_PIN(43, GPIO1, 0), /* GPIO_AD_B0_00 */
  83. __RT1021_PIN(44, GPIO1, 1), /* GPIO_AD_B0_01 */
  84. __RT1021_PIN(45, GPIO1, 2), /* GPIO_AD_B0_02 */
  85. __RT1021_PIN(46, GPIO1, 3), /* GPIO_AD_B0_03 */
  86. __RT1021_PIN(47, GPIO1, 4), /* GPIO_AD_B0_04 */
  87. __RT1021_PIN(48, GPIO1, 5), /* GPIO_AD_B0_05 */
  88. __RT1021_PIN(49, GPIO1, 6), /* GPIO_AD_B0_06 */
  89. __RT1021_PIN(50, GPIO1, 7), /* GPIO_AD_B0_07 */
  90. __RT1021_PIN(51, GPIO1, 8), /* GPIO_AD_B0_08 */
  91. __RT1021_PIN(52, GPIO1, 9), /* GPIO_AD_B0_09 */
  92. __RT1021_PIN(53, GPIO1, 10), /* GPIO_AD_B0_10 */
  93. __RT1021_PIN(54, GPIO1, 11), /* GPIO_AD_B0_11 */
  94. __RT1021_PIN(55, GPIO1, 12), /* GPIO_AD_B0_12 */
  95. __RT1021_PIN(56, GPIO1, 13), /* GPIO_AD_B0_13 */
  96. __RT1021_PIN(57, GPIO1, 14), /* GPIO_AD_B0_14 */
  97. __RT1021_PIN(58, GPIO1, 15), /* GPIO_AD_B0_15 */
  98. __RT1021_PIN(59, GPIO1, 16), /* GPIO_AD_B1_00 */
  99. __RT1021_PIN(60, GPIO1, 17), /* GPIO_AD_B1_01 */
  100. __RT1021_PIN(61, GPIO1, 18), /* GPIO_AD_B1_02 */
  101. __RT1021_PIN(62, GPIO1, 19), /* GPIO_AD_B1_03 */
  102. __RT1021_PIN(63, GPIO1, 20), /* GPIO_AD_B1_04 */
  103. __RT1021_PIN(64, GPIO1, 21), /* GPIO_AD_B1_05 */
  104. __RT1021_PIN(65, GPIO1, 22), /* GPIO_AD_B1_06 */
  105. __RT1021_PIN(66, GPIO1, 23), /* GPIO_AD_B1_07 */
  106. __RT1021_PIN(67, GPIO1, 24), /* GPIO_AD_B1_08 */
  107. __RT1021_PIN(68, GPIO1, 25), /* GPIO_AD_B1_09 */
  108. __RT1021_PIN(69, GPIO1, 26), /* GPIO_AD_B1_10 */
  109. __RT1021_PIN(70, GPIO1, 27), /* GPIO_AD_B1_11 */
  110. __RT1021_PIN(71, GPIO1, 28), /* GPIO_AD_B1_12 */
  111. __RT1021_PIN(72, GPIO1, 29), /* GPIO_AD_B1_13 */
  112. __RT1021_PIN(73, GPIO1, 30), /* GPIO_AD_B1_14 */
  113. __RT1021_PIN(74, GPIO1, 31), /* GPIO_AD_B1_15 */
  114. /* GPIO3 */
  115. __RT1021_PIN(75, GPIO3, 13), /* GPIO_SD_B0_00 */
  116. __RT1021_PIN(76, GPIO3, 14), /* GPIO_SD_B0_01 */
  117. __RT1021_PIN(77, GPIO3, 15), /* GPIO_SD_B0_02 */
  118. __RT1021_PIN(78, GPIO3, 16), /* GPIO_SD_B0_03 */
  119. __RT1021_PIN(79, GPIO3, 17), /* GPIO_SD_B0_04 */
  120. __RT1021_PIN(80, GPIO3, 18), /* GPIO_SD_B0_05 */
  121. __RT1021_PIN(81, GPIO3, 19), /* GPIO_SD_B0_06 */
  122. __RT1021_PIN(82, GPIO3, 20), /* GPIO_SD_B1_00 */
  123. __RT1021_PIN(83, GPIO3, 21), /* GPIO_SD_B1_01 */
  124. __RT1021_PIN(84, GPIO3, 22), /* GPIO_SD_B1_02 */
  125. __RT1021_PIN(85, GPIO3, 23), /* GPIO_SD_B1_03 */
  126. __RT1021_PIN(86, GPIO3, 24), /* GPIO_SD_B1_04 */
  127. __RT1021_PIN(87, GPIO3, 25), /* GPIO_SD_B1_05 */
  128. __RT1021_PIN(88, GPIO3, 26), /* GPIO_SD_B1_06 */
  129. __RT1021_PIN(89, GPIO3, 27), /* GPIO_SD_B1_07 */
  130. __RT1021_PIN(90, GPIO3, 28), /* GPIO_SD_B1_08 */
  131. __RT1021_PIN(91, GPIO3, 29), /* GPIO_SD_B1_09 */
  132. __RT1021_PIN(92, GPIO3, 30), /* GPIO_SD_B1_10 */
  133. __RT1021_PIN(93, GPIO3, 31), /* GPIO_SD_B1_11 */
  134. /* GPIO5 */
  135. __RT1021_PIN(94, GPIO5, 0), /* WAKEUP */
  136. __RT1021_PIN(95, GPIO5, 1), /* PMIC_ON_REQ */
  137. __RT1021_PIN(96, GPIO5, 2) /* PMIC_STBY_REQ */
  138. };
  139. static struct rt1021_irq rt1021_irq_map[] =
  140. {
  141. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  142. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  143. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  144. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  145. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  146. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  147. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  148. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  149. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  150. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  151. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  152. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  153. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  154. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  155. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  156. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  157. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  158. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  159. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  160. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  161. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  162. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  163. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  164. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  165. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  166. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  167. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  168. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  169. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  170. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  171. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} },
  172. {PIN_IRQ_DISABLE, {PIN_IRQ_PIN_NONE, PIN_IRQ_MODE_RISING, RT_NULL, RT_NULL} }
  173. };
  174. void gpio_isr(GPIO_Type* base, rt_uint32_t gpio_pin)
  175. {
  176. if((GPIO_PortGetInterruptFlags(base) & (1 << gpio_pin)) != 0)
  177. {
  178. GPIO_PortClearInterruptFlags(base, gpio_pin);
  179. if(rt1021_irq_map[gpio_pin].irq_info.hdr != RT_NULL)
  180. {
  181. rt1021_irq_map[gpio_pin].irq_info.hdr(rt1021_irq_map[gpio_pin].irq_info.args);
  182. }
  183. }
  184. }
  185. void GPIO1_Combined_0_15_IRQHandler(void)
  186. {
  187. rt_uint8_t gpio_pin;
  188. rt_interrupt_enter();
  189. for(gpio_pin = 0; gpio_pin <= 15; gpio_pin++)
  190. {
  191. gpio_isr(GPIO1, gpio_pin);
  192. }
  193. rt_interrupt_leave();
  194. }
  195. void GPIO1_Combined_16_31_IRQHandler(void)
  196. {
  197. rt_uint8_t gpio_pin;
  198. rt_interrupt_enter();
  199. for(gpio_pin = 16; gpio_pin <= 31; gpio_pin++)
  200. {
  201. gpio_isr(GPIO1, gpio_pin);
  202. }
  203. rt_interrupt_leave();
  204. }
  205. void GPIO2_Combined_0_15_IRQHandler(void)
  206. {
  207. rt_uint8_t gpio_pin;
  208. rt_interrupt_enter();
  209. for(gpio_pin = 0; gpio_pin <= 15; gpio_pin++)
  210. {
  211. gpio_isr(GPIO2, gpio_pin);
  212. }
  213. rt_interrupt_leave();
  214. }
  215. void GPIO2_Combined_16_31_IRQHandler(void)
  216. {
  217. rt_uint8_t gpio_pin;
  218. rt_interrupt_enter();
  219. for(gpio_pin = 16; gpio_pin <= 31; gpio_pin++)
  220. {
  221. gpio_isr(GPIO2, gpio_pin);
  222. }
  223. rt_interrupt_leave();
  224. }
  225. void GPIO3_Combined_0_15_IRQHandler(void)
  226. {
  227. rt_uint8_t gpio_pin;
  228. rt_interrupt_enter();
  229. for(gpio_pin = 0; gpio_pin <= 15; gpio_pin++)
  230. {
  231. gpio_isr(GPIO3, gpio_pin);
  232. }
  233. rt_interrupt_leave();
  234. }
  235. void GPIO3_Combined_16_31_IRQHandler(void)
  236. {
  237. rt_uint8_t gpio_pin;
  238. rt_interrupt_enter();
  239. for(gpio_pin = 16; gpio_pin <= 31; gpio_pin++)
  240. {
  241. gpio_isr(GPIO3, gpio_pin);
  242. }
  243. rt_interrupt_leave();
  244. }
  245. void GPIO5_Combined_0_15_IRQHandler(void)
  246. {
  247. rt_uint8_t gpio_pin;
  248. rt_interrupt_enter();
  249. for(gpio_pin = 0; gpio_pin <= 2; gpio_pin++)
  250. {
  251. gpio_isr(GPIO5, gpio_pin);
  252. }
  253. rt_interrupt_leave();
  254. }
  255. static IRQn_Type rt1021_get_irqnum(GPIO_Type *gpio, rt_uint32_t gpio_pin)
  256. {
  257. IRQn_Type irq_num = -100; /* Invalid interrupt number */
  258. if(gpio == GPIO1)
  259. {
  260. if(gpio_pin <= 15)
  261. {
  262. irq_num = GPIO1_Combined_0_15_IRQn;
  263. }
  264. else
  265. {
  266. irq_num = GPIO1_Combined_16_31_IRQn;
  267. }
  268. }
  269. else if(gpio == GPIO2)
  270. {
  271. if(gpio_pin <= 15)
  272. {
  273. irq_num = GPIO2_Combined_0_15_IRQn;
  274. }
  275. else
  276. {
  277. irq_num = GPIO2_Combined_16_31_IRQn;
  278. }
  279. }
  280. else if(gpio == GPIO3)
  281. {
  282. if(gpio_pin <= 15)
  283. {
  284. irq_num = GPIO3_Combined_0_15_IRQn;
  285. }
  286. else
  287. {
  288. irq_num = GPIO3_Combined_16_31_IRQn;
  289. }
  290. }
  291. else if(gpio == GPIO5)
  292. {
  293. if(gpio_pin <= 15)
  294. {
  295. irq_num = GPIO5_Combined_0_15_IRQn;
  296. }
  297. else
  298. {
  299. irq_num = GPIO5_Combined_16_31_IRQn;
  300. }
  301. }
  302. return irq_num;
  303. }
  304. static void rt1021_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  305. {
  306. gpio_pin_config_t gpio;
  307. rt_uint32_t config_value = 0;
  308. if((pin > __ARRAY_LEN(rt1021_pin_map)) || (pin == 0))
  309. {
  310. return;
  311. }
  312. if(rt1021_pin_map[pin].gpio != GPIO5)
  313. {
  314. CLOCK_EnableClock(kCLOCK_Iomuxc);
  315. IOMUXC_SetPinMux(0x401F8010U + pin*4, 0x5U, 0, 0, 0, 1);
  316. }
  317. else
  318. {
  319. CLOCK_EnableClock(kCLOCK_IomuxcSnvs);
  320. IOMUXC_SetPinMux(0x400A8000U + (pin-94)*4, 0x5U, 0, 0, 0, 1);
  321. }
  322. gpio.outputLogic = 0;
  323. gpio.interruptMode = kGPIO_NoIntmode;
  324. switch(mode)
  325. {
  326. case PIN_MODE_OUTPUT:
  327. {
  328. config_value = 0x1030U;
  329. gpio.direction = kGPIO_DigitalOutput;
  330. }
  331. break;
  332. case PIN_MODE_INPUT:
  333. {
  334. config_value = 0x1030U;
  335. gpio.direction = kGPIO_DigitalInput;
  336. }
  337. break;
  338. case PIN_MODE_INPUT_PULLDOWN:
  339. {
  340. config_value = 0x1030U;
  341. gpio.direction = kGPIO_DigitalInput;
  342. }
  343. break;
  344. case PIN_MODE_INPUT_PULLUP:
  345. {
  346. config_value = 0x5030U;
  347. gpio.direction = kGPIO_DigitalInput;
  348. }
  349. break;
  350. case PIN_MODE_OUTPUT_OD:
  351. {
  352. config_value = 0x1830U;
  353. gpio.direction = kGPIO_DigitalOutput;
  354. }
  355. break;
  356. }
  357. if(rt1021_pin_map[pin].gpio != GPIO5)
  358. {
  359. IOMUXC_SetPinConfig(0, 0, 0, 0, 0x401F8200U + pin*4, config_value);
  360. }
  361. else
  362. {
  363. IOMUXC_SetPinConfig(0, 0, 0, 0, 0x400A8018U + (pin-94)*4, config_value);
  364. }
  365. GPIO_PinInit(rt1021_pin_map[pin].gpio, rt1021_pin_map[pin].gpio_pin, &gpio);
  366. }
  367. static int rt1021_pin_read(rt_device_t dev, rt_base_t pin)
  368. {
  369. return GPIO_PinReadPadStatus(rt1021_pin_map[pin].gpio, rt1021_pin_map[pin].gpio_pin);
  370. }
  371. static void rt1021_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  372. {
  373. GPIO_PinWrite(rt1021_pin_map[pin].gpio, rt1021_pin_map[pin].gpio_pin, value);
  374. }
  375. static rt_err_t rt1021_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  376. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  377. {
  378. struct rt1021_pin* pin_map = RT_NULL;
  379. struct rt1021_irq* irq_map = RT_NULL;
  380. pin_map = &rt1021_pin_map[pin];
  381. irq_map = &rt1021_irq_map[rt1021_pin_map[pin].gpio_pin];
  382. if(pin_map == RT_NULL || irq_map == RT_NULL)
  383. {
  384. return RT_ENOSYS;
  385. }
  386. if(irq_map->enable == PIN_IRQ_ENABLE)
  387. {
  388. return RT_EBUSY;
  389. }
  390. irq_map->irq_info.pin = pin;
  391. irq_map->irq_info.hdr = hdr;
  392. irq_map->irq_info.mode = mode;
  393. irq_map->irq_info.args = args;
  394. return RT_EOK;
  395. }
  396. static rt_err_t rt1021_pin_detach_irq(struct rt_device *device, rt_int32_t pin)
  397. {
  398. struct rt1021_pin* pin_map = RT_NULL;
  399. struct rt1021_irq* irq_map = RT_NULL;
  400. pin_map = &rt1021_pin_map[pin];
  401. irq_map = &rt1021_irq_map[rt1021_pin_map[pin].gpio_pin];
  402. if(pin_map == RT_NULL || irq_map == RT_NULL)
  403. {
  404. return RT_ENOSYS;
  405. }
  406. if(irq_map->enable == PIN_IRQ_DISABLE)
  407. {
  408. return RT_EOK;
  409. }
  410. irq_map->irq_info.pin = PIN_IRQ_PIN_NONE;
  411. irq_map->irq_info.hdr = RT_NULL;
  412. irq_map->irq_info.mode = PIN_IRQ_MODE_RISING;
  413. irq_map->irq_info.args = RT_NULL;
  414. return RT_EOK;
  415. }
  416. static rt_err_t rt1021_pin_irq_enable(struct rt_device *device, rt_base_t pin, rt_uint32_t enabled)
  417. {
  418. gpio_pin_config_t gpio;
  419. IRQn_Type irq_num;
  420. rt_uint32_t config_value = 0x1b0a0;
  421. struct rt1021_pin* pin_map = RT_NULL;
  422. struct rt1021_irq* irq_map = RT_NULL;
  423. pin_map = &rt1021_pin_map[pin];
  424. irq_map = &rt1021_irq_map[rt1021_pin_map[pin].gpio_pin];
  425. if(pin_map == RT_NULL || irq_map == RT_NULL)
  426. {
  427. return RT_ENOSYS;
  428. }
  429. if(enabled == PIN_IRQ_ENABLE)
  430. {
  431. if(irq_map->enable == PIN_IRQ_ENABLE)
  432. {
  433. return RT_EBUSY;
  434. }
  435. if(irq_map->irq_info.pin != pin)
  436. {
  437. return RT_EIO;
  438. }
  439. irq_map->enable = PIN_IRQ_ENABLE;
  440. if(rt1021_pin_map[pin].gpio != GPIO5)
  441. {
  442. CLOCK_EnableClock(kCLOCK_Iomuxc);
  443. IOMUXC_SetPinMux(0x401F8010U + pin*4, 0x5U, 0, 0, 0, 0);
  444. }
  445. else
  446. {
  447. CLOCK_EnableClock(kCLOCK_IomuxcSnvs);
  448. IOMUXC_SetPinMux(0x400A8000U + (pin-94)*4, 0x5U, 0, 0, 0, 0);
  449. }
  450. gpio.direction = kGPIO_DigitalInput;
  451. gpio.outputLogic = 0;
  452. switch(irq_map->irq_info.mode)
  453. {
  454. case PIN_IRQ_MODE_RISING:
  455. {
  456. gpio.interruptMode = kGPIO_IntRisingEdge;
  457. }
  458. break;
  459. case PIN_IRQ_MODE_FALLING:
  460. {
  461. gpio.interruptMode = kGPIO_IntFallingEdge;
  462. }
  463. break;
  464. case PIN_IRQ_MODE_RISING_FALLING:
  465. {
  466. gpio.interruptMode = kGPIO_IntRisingOrFallingEdge;
  467. }
  468. break;
  469. case PIN_IRQ_MODE_HIGH_LEVEL:
  470. {
  471. gpio.interruptMode = kGPIO_IntHighLevel;
  472. }
  473. break;
  474. case PIN_IRQ_MODE_LOW_LEVEL:
  475. {
  476. gpio.interruptMode = kGPIO_IntLowLevel;
  477. }
  478. break;
  479. }
  480. if(rt1021_pin_map[pin].gpio != GPIO5)
  481. {
  482. IOMUXC_SetPinConfig(0, 0, 0, 0, 0x401F8200U + pin*4, config_value);
  483. }
  484. else
  485. {
  486. IOMUXC_SetPinConfig(0, 0, 0, 0, 0x400A8018U + (pin-94)*4, config_value);
  487. }
  488. irq_num = rt1021_get_irqnum(rt1021_pin_map[pin].gpio, rt1021_pin_map[pin].gpio_pin);
  489. NVIC_SetPriority(irq_num, NVIC_EncodePriority(NVIC_GetPriorityGrouping(), 5, 0));
  490. EnableIRQ(irq_num);
  491. GPIO_PinInit(rt1021_pin_map[pin].gpio, rt1021_pin_map[pin].gpio_pin, &gpio);
  492. GPIO_PortEnableInterrupts(rt1021_pin_map[pin].gpio, 1U << rt1021_pin_map[pin].gpio_pin);
  493. }
  494. else if(enabled == PIN_IRQ_DISABLE)
  495. {
  496. if(irq_map->enable == PIN_IRQ_DISABLE)
  497. {
  498. return RT_EOK;
  499. }
  500. irq_map->enable = PIN_IRQ_DISABLE;
  501. irq_num = rt1021_get_irqnum(rt1021_pin_map[pin].gpio, rt1021_pin_map[pin].gpio_pin);
  502. NVIC_DisableIRQ(irq_num);
  503. }
  504. else
  505. {
  506. return RT_EINVAL;
  507. }
  508. return RT_EOK;
  509. }
  510. int rt_hw_pin_init(void)
  511. {
  512. int ret = RT_EOK;
  513. rt1021_pin_ops.pin_mode = rt1021_pin_mode;
  514. rt1021_pin_ops.pin_read = rt1021_pin_read;
  515. rt1021_pin_ops.pin_write = rt1021_pin_write;
  516. rt1021_pin_ops.pin_attach_irq = rt1021_pin_attach_irq;
  517. rt1021_pin_ops.pin_detach_irq = rt1021_pin_detach_irq;
  518. rt1021_pin_ops.pin_irq_enable = rt1021_pin_irq_enable;
  519. ret = rt_device_pin_register("pin", &rt1021_pin_ops, RT_NULL);
  520. return ret;
  521. }
  522. INIT_BOARD_EXPORT(rt_hw_pin_init);
  523. #endif /*RT_USING_PIN */