board.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2009-01-05 Bernard first implementation
  9. * 2019-03-11 JiCheng Change clock setting for RT1020
  10. */
  11. #include <stdint.h>
  12. #include <rthw.h>
  13. #include <rtthread.h>
  14. #include "board.h"
  15. #include "drv_uart.h"
  16. #if defined(RT_USING_SDRAM) && defined(RT_USING_MEMHEAP_AS_HEAP)
  17. static struct rt_memheap system_heap;
  18. #endif
  19. const clock_enet_pll_config_t enetPllConfig =
  20. {
  21. .enableClkOutput500M = true,
  22. };
  23. /* SYS PLL configuration for RUN mode */
  24. const clock_sys_pll_config_t sysPllConfig = { .loopDivider = 1U };
  25. /* USB1 PLL configuration for RUN mode */
  26. const clock_usb_pll_config_t usb1PllConfig = { .loopDivider = 0U };
  27. static void BOARD_BootClockGate(void)
  28. {
  29. // /* Disable all unused peripheral clock */
  30. // CCM->CCGR0 = 0x00C0000FU;
  31. // CCM->CCGR1 = 0x30000000U;
  32. // CCM->CCGR2 = 0x003F0030U;
  33. // CCM->CCGR3 = 0xF0000330U;
  34. // CCM->CCGR4 = 0x0000FF3CU;
  35. // CCM->CCGR5 = 0xF000330FU;
  36. // CCM->CCGR6 = 0x00FC0300U;
  37. }
  38. static void BOARD_BootClockRUN(void)
  39. {
  40. /* Boot ROM did initialize the XTAL, here we only sets external XTAL OSC freq */
  41. CLOCK_SetXtalFreq(24000000U);
  42. CLOCK_SetRtcXtalFreq(32768U);
  43. CLOCK_SetMux(kCLOCK_PeriphClk2Mux, 0x1); /* Set PERIPH_CLK2 MUX to OSC */
  44. CLOCK_SetMux(kCLOCK_PeriphMux, 0x1); /* Set PERIPH_CLK MUX to PERIPH_CLK2 */
  45. /* Setting the VDD_SOC to 1.25V. It is necessary to config AHB to max 500Mhz */
  46. DCDC->REG3 = (DCDC->REG3 & (~DCDC_REG3_TRG_MASK)) | DCDC_REG3_TRG(0x12);
  47. #if defined (CPU_MIMXRT1021DAF5A) || defined (CPU_MIMXRT1021DAG5A)
  48. CLOCK_InitEnetPll(&enetPllConfig); /* Configure ENET PLL to 500M for AHBCLK */
  49. #elif defined (CPU_MIMXRT1021CAF4A) || defined (CPU_MIMXRT1021CAG4A)
  50. CLOCK_InitSysPll(&sysPllConfig); /* Configure SYS PLL */
  51. CLOCK_InitSysPfd(kCLOCK_Pfd3, 24);/* PLL2_PFD3 = 396MHz for AHB CLOOK ROOT */
  52. #endif
  53. #ifndef SKIP_USB_PLL_INIT
  54. CLOCK_InitUsb1Pll(&usb1PllConfig); /* Configure USB1 PLL to 480M */
  55. #endif
  56. #if defined (CPU_MIMXRT1021DAF5A) || defined (CPU_MIMXRT1021DAG5A)
  57. CLOCK_SetDiv(kCLOCK_ArmDiv, 0x0); /* Set ARM PODF to 0, divide by 2 */
  58. CLOCK_SetDiv(kCLOCK_AhbDiv, 0x0); /* Set AHB PODF to 0, divide by 1 */
  59. CLOCK_SetDiv(kCLOCK_IpgDiv, 0x3); /* Set IPG PODF to 3, divede by 4 */
  60. CLOCK_SetMux(kCLOCK_PrePeriphMux, 0x3); /* Set PRE_PERIPH_CLK to PLL6, 500M */
  61. CLOCK_SetMux(kCLOCK_PeriphMux, 0x0); /* Set PERIPH_CLK MUX to PRE_PERIPH_CLK */
  62. #elif defined (CPU_MIMXRT1021CAF4A) || defined (CPU_MIMXRT1021CAG4A)
  63. CLOCK_SetDiv(kCLOCK_ArmDiv, 0x0); /* Set ARM PODF to 0, divide by 1 */
  64. CLOCK_SetDiv(kCLOCK_AhbDiv, 0x0); /* Set AHB PODF to 0, divide by 1 */
  65. CLOCK_SetDiv(kCLOCK_IpgDiv, 0x2); /* Set IPG PODF to 2, divede by 3 */
  66. CLOCK_SetMux(kCLOCK_PrePeriphMux, 0x2); /* Set PRE_PERIPH_CLK to PLL2_PFD3, 396MHz */
  67. CLOCK_SetMux(kCLOCK_PeriphMux, 0x0); /* Set PERIPH_CLK MUX to PRE_PERIPH_CLK */
  68. #endif
  69. /* Disable unused clock */
  70. BOARD_BootClockGate();
  71. /* Power down all unused PLL */
  72. CLOCK_DeinitAudioPll();
  73. /* iomuxc clock (iomuxc_clk_enable): 0x03u */
  74. CLOCK_EnableClock(kCLOCK_Iomuxc);
  75. /* Update core clock */
  76. SystemCoreClockUpdate();
  77. }
  78. /* MPU configuration. */
  79. static void BOARD_ConfigMPU(void)
  80. {
  81. /* Disable I cache and D cache */
  82. SCB_DisableICache();
  83. SCB_DisableDCache();
  84. /* Disable MPU */
  85. ARM_MPU_Disable();
  86. /* Region 0 setting */
  87. MPU->RBAR = ARM_MPU_RBAR(0, 0xC0000000U);
  88. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 2, 0, 0, 0, 0, ARM_MPU_REGION_SIZE_512MB);
  89. /* Region 1 setting */
  90. MPU->RBAR = ARM_MPU_RBAR(1, 0x80000000U);
  91. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 2, 0, 0, 0, 0, ARM_MPU_REGION_SIZE_1GB);
  92. /* Region 2 setting */
  93. // spi flash: normal type, cacheable, no bufferable, no shareable
  94. MPU->RBAR = ARM_MPU_RBAR(2, 0x60000000U);
  95. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 0, 0, 1, 0, 0, ARM_MPU_REGION_SIZE_512MB);
  96. /* Region 3 setting */
  97. MPU->RBAR = ARM_MPU_RBAR(3, 0x00000000U);
  98. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 2, 0, 0, 0, 0, ARM_MPU_REGION_SIZE_1GB);
  99. /* Region 4 setting */
  100. MPU->RBAR = ARM_MPU_RBAR(4, 0x00000000U);
  101. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 0, 0, 1, 1, 0, ARM_MPU_REGION_SIZE_128KB);
  102. /* Region 5 setting */
  103. MPU->RBAR = ARM_MPU_RBAR(5, 0x20000000U);
  104. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 0, 0, 1, 1, 0, ARM_MPU_REGION_SIZE_128KB);
  105. /* Region 6 setting */
  106. MPU->RBAR = ARM_MPU_RBAR(6, 0x20200000U);
  107. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 0, 0, 1, 1, 0, ARM_MPU_REGION_SIZE_256KB);
  108. #if defined(SDRAM_MPU_INIT)
  109. /* Region 7 setting */
  110. MPU->RBAR = ARM_MPU_RBAR(7, 0x80000000U);
  111. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 0, 0, 1, 1, 0, ARM_MPU_REGION_SIZE_32MB);
  112. /* Region 8 setting */
  113. MPU->RBAR = ARM_MPU_RBAR(8, 0x81E00000U);
  114. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 1, 1, 0, 0, 0, ARM_MPU_REGION_SIZE_2MB);
  115. #endif
  116. /* Enable MPU */
  117. ARM_MPU_Enable(MPU_CTRL_PRIVDEFENA_Msk);
  118. /* Enable I cache and D cache */
  119. SCB_EnableDCache();
  120. SCB_EnableICache();
  121. }
  122. /**
  123. * This is the timer interrupt service routine.
  124. *
  125. */
  126. void SysTick_Handler(void)
  127. {
  128. /* enter interrupt */
  129. rt_interrupt_enter();
  130. rt_tick_increase();
  131. /* leave interrupt */
  132. rt_interrupt_leave();
  133. }
  134. void SystemInitHook(void)
  135. {
  136. BOARD_ConfigMPU();
  137. #if defined(RT_USING_SDRAM)
  138. extern int imxrt_sdram_init(void);
  139. imxrt_sdram_init();
  140. #endif
  141. }
  142. /**
  143. * This function will initial rt1021 board.
  144. */
  145. void rt_hw_board_init()
  146. {
  147. BOARD_BootClockRUN();
  148. SysTick_Config(SystemCoreClock / RT_TICK_PER_SECOND);
  149. #ifdef RT_USING_COMPONENTS_INIT
  150. rt_components_board_init();
  151. #endif
  152. #ifdef RT_USING_CONSOLE
  153. rt_console_set_device(RT_CONSOLE_DEVICE_NAME);
  154. #endif
  155. #ifdef RT_USING_HEAP
  156. #if defined(RT_USING_SDRAM) && defined(RT_USING_MEMHEAP_AS_HEAP)
  157. rt_kprintf("sdram heap, begin: 0x%p, end: 0x%p\n", SDRAM_BEGIN, SDRAM_END);
  158. rt_system_heap_init((void *)SDRAM_BEGIN, (void *)SDRAM_END);
  159. rt_kprintf("sram heap, begin: 0x%p, end: 0x%p\n", HEAP_BEGIN, HEAP_END);
  160. rt_memheap_init(&system_heap, "sram", (void *)HEAP_BEGIN, HEAP_SIZE);
  161. #else
  162. rt_kprintf("sram heap, begin: 0x%p, end: 0x%p\n", HEAP_BEGIN, HEAP_END);
  163. rt_system_heap_init((void *)HEAP_BEGIN, (void *)HEAP_END);
  164. #endif
  165. #endif
  166. }
  167. /*@}*/