board.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2009-01-05 Bernard first implementation
  9. */
  10. #include <stdint.h>
  11. #include <rthw.h>
  12. #include <rtthread.h>
  13. #include "board.h"
  14. #include "drv_uart.h"
  15. #if defined(RT_USING_SDRAM) && defined(RT_USING_MEMHEAP_AS_HEAP)
  16. static struct rt_memheap system_heap;
  17. #endif
  18. /* ARM PLL configuration for RUN mode */
  19. const clock_arm_pll_config_t armPllConfig = { .loopDivider = 100U };
  20. /* SYS PLL configuration for RUN mode */
  21. const clock_sys_pll_config_t sysPllConfig = { .loopDivider = 1U };
  22. /* USB1 PLL configuration for RUN mode */
  23. const clock_usb_pll_config_t usb1PllConfig = { .loopDivider = 0U };
  24. static void BOARD_BootClockGate(void)
  25. {
  26. // /* Disable all unused peripheral clock */
  27. // CCM->CCGR0 = 0x00C0000FU;
  28. // CCM->CCGR1 = 0x30000000U;
  29. // CCM->CCGR2 = 0x003F0030U;
  30. // CCM->CCGR3 = 0xF0000330U;
  31. // CCM->CCGR4 = 0x0000FF3CU;
  32. // CCM->CCGR5 = 0xF000330FU;
  33. // CCM->CCGR6 = 0x00FC0300U;
  34. }
  35. static void BOARD_BootClockRUN(void)
  36. {
  37. /* Boot ROM did initialize the XTAL, here we only sets external XTAL OSC freq */
  38. CLOCK_SetXtalFreq(24000000U);
  39. CLOCK_SetRtcXtalFreq(32768U);
  40. CLOCK_SetMux(kCLOCK_PeriphClk2Mux, 0x1); /* Set PERIPH_CLK2 MUX to OSC */
  41. CLOCK_SetMux(kCLOCK_PeriphMux, 0x1); /* Set PERIPH_CLK MUX to PERIPH_CLK2 */
  42. /* Setting the VDD_SOC to 1.5V. It is necessary to config AHB to 600Mhz */
  43. DCDC->REG3 = (DCDC->REG3 & (~DCDC_REG3_TRG_MASK)) | DCDC_REG3_TRG(0x12);
  44. CLOCK_InitArmPll(&armPllConfig); /* Configure ARM PLL to 1200M */
  45. #ifndef SKIP_SYSCLK_INIT
  46. CLOCK_InitSysPll(&sysPllConfig); /* Configure SYS PLL to 528M */
  47. #endif
  48. #ifndef SKIP_USB_PLL_INIT
  49. CLOCK_InitUsb1Pll(&usb1PllConfig); /* Configure USB1 PLL to 480M */
  50. #endif
  51. CLOCK_SetDiv(kCLOCK_ArmDiv, 0x1); /* Set ARM PODF to 0, divide by 2 */
  52. CLOCK_SetDiv(kCLOCK_AhbDiv, 0x0); /* Set AHB PODF to 0, divide by 1 */
  53. CLOCK_SetDiv(kCLOCK_IpgDiv, 0x3); /* Set IPG PODF to 3, divede by 4 */
  54. CLOCK_SetMux(kCLOCK_PrePeriphMux, 0x3); /* Set PRE_PERIPH_CLK to PLL1, 1200M */
  55. CLOCK_SetMux(kCLOCK_PeriphMux, 0x0); /* Set PERIPH_CLK MUX to PRE_PERIPH_CLK */
  56. /* Disable unused clock */
  57. BOARD_BootClockGate();
  58. /* Power down all unused PLL */
  59. CLOCK_DeinitAudioPll();
  60. CLOCK_DeinitVideoPll();
  61. CLOCK_DeinitEnetPll();
  62. CLOCK_DeinitUsb2Pll();
  63. /* iomuxc clock (iomuxc_clk_enable): 0x03u */
  64. CLOCK_EnableClock(kCLOCK_Iomuxc);
  65. /* Update core clock */
  66. SystemCoreClockUpdate();
  67. }
  68. /* MPU configuration. */
  69. static void BOARD_ConfigMPU(void)
  70. {
  71. /* Disable I cache and D cache */
  72. SCB_DisableICache();
  73. SCB_DisableDCache();
  74. /* Disable MPU */
  75. ARM_MPU_Disable();
  76. /* Region 0 setting */
  77. MPU->RBAR = ARM_MPU_RBAR(0, 0xC0000000U);
  78. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 2, 0, 0, 0, 0, ARM_MPU_REGION_SIZE_512MB);
  79. /* Region 1 setting */
  80. MPU->RBAR = ARM_MPU_RBAR(1, 0x80000000U);
  81. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 2, 0, 0, 0, 0, ARM_MPU_REGION_SIZE_1GB);
  82. /* Region 2 setting */
  83. // spi flash: normal type, cacheable, no bufferable, no shareable
  84. MPU->RBAR = ARM_MPU_RBAR(2, 0x60000000U);
  85. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 0, 0, 1, 0, 0, ARM_MPU_REGION_SIZE_512MB);
  86. /* Region 3 setting */
  87. MPU->RBAR = ARM_MPU_RBAR(3, 0x00000000U);
  88. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 2, 0, 0, 0, 0, ARM_MPU_REGION_SIZE_1GB);
  89. /* Region 4 setting */
  90. MPU->RBAR = ARM_MPU_RBAR(4, 0x00000000U);
  91. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 0, 0, 1, 1, 0, ARM_MPU_REGION_SIZE_128KB);
  92. /* Region 5 setting */
  93. MPU->RBAR = ARM_MPU_RBAR(5, 0x20000000U);
  94. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 0, 0, 1, 1, 0, ARM_MPU_REGION_SIZE_128KB);
  95. /* Region 6 setting */
  96. MPU->RBAR = ARM_MPU_RBAR(6, 0x20200000U);
  97. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 0, 0, 1, 1, 0, ARM_MPU_REGION_SIZE_256KB);
  98. #if defined(SDRAM_MPU_INIT)
  99. /* Region 7 setting */
  100. MPU->RBAR = ARM_MPU_RBAR(7, 0x80000000U);
  101. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 0, 0, 1, 1, 0, ARM_MPU_REGION_SIZE_32MB);
  102. /* Region 8 setting */
  103. MPU->RBAR = ARM_MPU_RBAR(8, 0x81E00000U);
  104. MPU->RASR = ARM_MPU_RASR(0, ARM_MPU_AP_FULL, 1, 1, 0, 0, 0, ARM_MPU_REGION_SIZE_2MB);
  105. #endif
  106. /* Enable MPU */
  107. ARM_MPU_Enable(MPU_CTRL_PRIVDEFENA_Msk);
  108. /* Enable I cache and D cache */
  109. SCB_EnableDCache();
  110. SCB_EnableICache();
  111. }
  112. /**
  113. * This is the timer interrupt service routine.
  114. *
  115. */
  116. void SysTick_Handler(void)
  117. {
  118. /* enter interrupt */
  119. rt_interrupt_enter();
  120. rt_tick_increase();
  121. /* leave interrupt */
  122. rt_interrupt_leave();
  123. }
  124. void SystemInitHook(void)
  125. {
  126. BOARD_ConfigMPU();
  127. #if defined(RT_USING_SDRAM)
  128. extern int imxrt_sdram_init(void);
  129. imxrt_sdram_init();
  130. #endif
  131. }
  132. /**
  133. * This function will initial rt1050 board.
  134. */
  135. void rt_hw_board_init()
  136. {
  137. BOARD_BootClockRUN();
  138. SysTick_Config(SystemCoreClock / RT_TICK_PER_SECOND);
  139. #ifdef RT_USING_COMPONENTS_INIT
  140. rt_components_board_init();
  141. #endif
  142. #ifdef RT_USING_CONSOLE
  143. rt_console_set_device(RT_CONSOLE_DEVICE_NAME);
  144. #endif
  145. #ifdef RT_USING_HEAP
  146. #if defined(RT_USING_SDRAM) && defined(RT_USING_MEMHEAP_AS_HEAP)
  147. rt_kprintf("sdram heap, begin: 0x%p, end: 0x%p\n", SDRAM_BEGIN, SDRAM_END);
  148. rt_system_heap_init((void *)SDRAM_BEGIN, (void *)SDRAM_END);
  149. rt_kprintf("sram heap, begin: 0x%p, end: 0x%p\n", HEAP_BEGIN, HEAP_END);
  150. rt_memheap_init(&system_heap, "sram", (void *)HEAP_BEGIN, HEAP_SIZE);
  151. #else
  152. rt_kprintf("sram heap, begin: 0x%p, end: 0x%p\n", HEAP_BEGIN, HEAP_END);
  153. rt_system_heap_init((void *)HEAP_BEGIN, (void *)HEAP_END);
  154. #endif
  155. #endif
  156. }
  157. /*@}*/