drv_gpio.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 balanceTWK first version
  9. * 2019-04-23 WillianChan Fix GPIO serial number disorder
  10. * 2020-06-16 thread-liu add STM32MP1
  11. * 2020-09-01 thread-liu add GPIOZ
  12. * 2020-09-18 geniusgogo optimization design pin-index algorithm
  13. */
  14. #include <board.h>
  15. #include "drv_gpio.h"
  16. #ifdef BSP_USING_GPIO
  17. #define PIN_NUM(port, no) (((((port)&0xFu) << 4) | ((no)&0xFu)))
  18. #define PIN_PORT(pin) ((uint8_t)(((pin) >> 4) & 0xFu))
  19. #define PIN_NO(pin) ((uint8_t)((pin)&0xFu))
  20. #if defined(SOC_SERIES_STM32MP1)
  21. #if defined(GPIOZ)
  22. #define gpioz_port_base (175) /* PIN_STPORT_MAX * 16 - 16 */
  23. #define PIN_STPORT(pin) ((pin > gpioz_port_base) ? ((GPIO_TypeDef *)(GPIOZ_BASE)) : ((GPIO_TypeDef *)(GPIOA_BASE + (0x1000u * PIN_PORT(pin)))))
  24. #else
  25. #define PIN_STPORT(pin) ((GPIO_TypeDef *)(GPIOA_BASE + (0x1000u * PIN_PORT(pin))))
  26. #endif /* GPIOZ */
  27. #else
  28. #define PIN_STPORT(pin) ((GPIO_TypeDef *)(GPIOA_BASE + (0x400u * PIN_PORT(pin))))
  29. #endif /* SOC_SERIES_STM32MP1 */
  30. #define PIN_STPIN(pin) ((uint16_t)(1u << PIN_NO(pin)))
  31. #if defined(GPIOZ)
  32. #define __STM32_PORT_MAX 12u
  33. #elif defined(GPIOK)
  34. #define __STM32_PORT_MAX 11u
  35. #elif defined(GPIOJ)
  36. #define __STM32_PORT_MAX 10u
  37. #elif defined(GPIOI)
  38. #define __STM32_PORT_MAX 9u
  39. #elif defined(GPIOH)
  40. #define __STM32_PORT_MAX 8u
  41. #elif defined(GPIOG)
  42. #define __STM32_PORT_MAX 7u
  43. #elif defined(GPIOF)
  44. #define __STM32_PORT_MAX 6u
  45. #elif defined(GPIOE)
  46. #define __STM32_PORT_MAX 5u
  47. #elif defined(GPIOD)
  48. #define __STM32_PORT_MAX 4u
  49. #elif defined(GPIOC)
  50. #define __STM32_PORT_MAX 3u
  51. #elif defined(GPIOB)
  52. #define __STM32_PORT_MAX 2u
  53. #elif defined(GPIOA)
  54. #define __STM32_PORT_MAX 1u
  55. #else
  56. #define __STM32_PORT_MAX 0u
  57. #error Unsupported STM32 GPIO peripheral.
  58. #endif
  59. #define PIN_STPORT_MAX __STM32_PORT_MAX
  60. static const struct pin_irq_map pin_irq_map[] =
  61. {
  62. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32L0) || defined(SOC_SERIES_STM32G0)
  63. {GPIO_PIN_0, EXTI0_1_IRQn},
  64. {GPIO_PIN_1, EXTI0_1_IRQn},
  65. {GPIO_PIN_2, EXTI2_3_IRQn},
  66. {GPIO_PIN_3, EXTI2_3_IRQn},
  67. {GPIO_PIN_4, EXTI4_15_IRQn},
  68. {GPIO_PIN_5, EXTI4_15_IRQn},
  69. {GPIO_PIN_6, EXTI4_15_IRQn},
  70. {GPIO_PIN_7, EXTI4_15_IRQn},
  71. {GPIO_PIN_8, EXTI4_15_IRQn},
  72. {GPIO_PIN_9, EXTI4_15_IRQn},
  73. {GPIO_PIN_10, EXTI4_15_IRQn},
  74. {GPIO_PIN_11, EXTI4_15_IRQn},
  75. {GPIO_PIN_12, EXTI4_15_IRQn},
  76. {GPIO_PIN_13, EXTI4_15_IRQn},
  77. {GPIO_PIN_14, EXTI4_15_IRQn},
  78. {GPIO_PIN_15, EXTI4_15_IRQn},
  79. #elif defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32L5) || defined(SOC_SERIES_STM32U5) || defined(SOC_SERIES_STM32H5)
  80. {GPIO_PIN_0, EXTI0_IRQn},
  81. {GPIO_PIN_1, EXTI1_IRQn},
  82. {GPIO_PIN_2, EXTI2_IRQn},
  83. {GPIO_PIN_3, EXTI3_IRQn},
  84. {GPIO_PIN_4, EXTI4_IRQn},
  85. {GPIO_PIN_5, EXTI5_IRQn},
  86. {GPIO_PIN_6, EXTI6_IRQn},
  87. {GPIO_PIN_7, EXTI7_IRQn},
  88. {GPIO_PIN_8, EXTI8_IRQn},
  89. {GPIO_PIN_9, EXTI9_IRQn},
  90. {GPIO_PIN_10, EXTI10_IRQn},
  91. {GPIO_PIN_11, EXTI11_IRQn},
  92. {GPIO_PIN_12, EXTI12_IRQn},
  93. {GPIO_PIN_13, EXTI13_IRQn},
  94. {GPIO_PIN_14, EXTI14_IRQn},
  95. {GPIO_PIN_15, EXTI15_IRQn},
  96. #elif defined(SOC_SERIES_STM32F3)
  97. {GPIO_PIN_0, EXTI0_IRQn},
  98. {GPIO_PIN_1, EXTI1_IRQn},
  99. {GPIO_PIN_2, EXTI2_TSC_IRQn},
  100. {GPIO_PIN_3, EXTI3_IRQn},
  101. {GPIO_PIN_4, EXTI4_IRQn},
  102. {GPIO_PIN_5, EXTI9_5_IRQn},
  103. {GPIO_PIN_6, EXTI9_5_IRQn},
  104. {GPIO_PIN_7, EXTI9_5_IRQn},
  105. {GPIO_PIN_8, EXTI9_5_IRQn},
  106. {GPIO_PIN_9, EXTI9_5_IRQn},
  107. {GPIO_PIN_10, EXTI15_10_IRQn},
  108. {GPIO_PIN_11, EXTI15_10_IRQn},
  109. {GPIO_PIN_12, EXTI15_10_IRQn},
  110. {GPIO_PIN_13, EXTI15_10_IRQn},
  111. {GPIO_PIN_14, EXTI15_10_IRQn},
  112. {GPIO_PIN_15, EXTI15_10_IRQn},
  113. #else
  114. {GPIO_PIN_0, EXTI0_IRQn},
  115. {GPIO_PIN_1, EXTI1_IRQn},
  116. {GPIO_PIN_2, EXTI2_IRQn},
  117. {GPIO_PIN_3, EXTI3_IRQn},
  118. {GPIO_PIN_4, EXTI4_IRQn},
  119. {GPIO_PIN_5, EXTI9_5_IRQn},
  120. {GPIO_PIN_6, EXTI9_5_IRQn},
  121. {GPIO_PIN_7, EXTI9_5_IRQn},
  122. {GPIO_PIN_8, EXTI9_5_IRQn},
  123. {GPIO_PIN_9, EXTI9_5_IRQn},
  124. {GPIO_PIN_10, EXTI15_10_IRQn},
  125. {GPIO_PIN_11, EXTI15_10_IRQn},
  126. {GPIO_PIN_12, EXTI15_10_IRQn},
  127. {GPIO_PIN_13, EXTI15_10_IRQn},
  128. {GPIO_PIN_14, EXTI15_10_IRQn},
  129. {GPIO_PIN_15, EXTI15_10_IRQn},
  130. #endif
  131. };
  132. static struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  133. {
  134. {-1, 0, RT_NULL, RT_NULL},
  135. {-1, 0, RT_NULL, RT_NULL},
  136. {-1, 0, RT_NULL, RT_NULL},
  137. {-1, 0, RT_NULL, RT_NULL},
  138. {-1, 0, RT_NULL, RT_NULL},
  139. {-1, 0, RT_NULL, RT_NULL},
  140. {-1, 0, RT_NULL, RT_NULL},
  141. {-1, 0, RT_NULL, RT_NULL},
  142. {-1, 0, RT_NULL, RT_NULL},
  143. {-1, 0, RT_NULL, RT_NULL},
  144. {-1, 0, RT_NULL, RT_NULL},
  145. {-1, 0, RT_NULL, RT_NULL},
  146. {-1, 0, RT_NULL, RT_NULL},
  147. {-1, 0, RT_NULL, RT_NULL},
  148. {-1, 0, RT_NULL, RT_NULL},
  149. {-1, 0, RT_NULL, RT_NULL},
  150. };
  151. static uint32_t pin_irq_enable_mask = 0;
  152. #define ITEM_NUM(items) (sizeof(items) / sizeof((items)[0]))
  153. /* e.g. PE.7 */
  154. static rt_base_t stm32_pin_get(const char *name)
  155. {
  156. rt_base_t pin = 0;
  157. int hw_port_num, hw_pin_num = 0;
  158. int i, name_len;
  159. name_len = rt_strlen(name);
  160. if ((name_len < 4) || (name_len >= 6))
  161. {
  162. goto out;
  163. }
  164. if ((name[0] != 'P') || (name[2] != '.'))
  165. {
  166. goto out;
  167. }
  168. if ((name[1] >= 'A') && (name[1] <= 'Z'))
  169. {
  170. hw_port_num = (int)(name[1] - 'A');
  171. }
  172. else
  173. {
  174. goto out;
  175. }
  176. for (i = 3; i < name_len; i++)
  177. {
  178. hw_pin_num *= 10;
  179. hw_pin_num += name[i] - '0';
  180. }
  181. pin = PIN_NUM(hw_port_num, hw_pin_num);
  182. return pin;
  183. out:
  184. rt_kprintf("Px.y x:A~Z y:0-15, e.g. PA.0\n");
  185. return -RT_EINVAL;
  186. }
  187. static void stm32_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  188. {
  189. GPIO_TypeDef *gpio_port;
  190. uint16_t gpio_pin;
  191. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  192. {
  193. gpio_port = PIN_STPORT(pin);
  194. gpio_pin = PIN_STPIN(pin);
  195. HAL_GPIO_WritePin(gpio_port, gpio_pin, (GPIO_PinState)value);
  196. }
  197. }
  198. static rt_ssize_t stm32_pin_read(rt_device_t dev, rt_base_t pin)
  199. {
  200. GPIO_TypeDef *gpio_port;
  201. uint16_t gpio_pin;
  202. GPIO_PinState state = GPIO_PIN_RESET;
  203. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  204. {
  205. gpio_port = PIN_STPORT(pin);
  206. gpio_pin = PIN_STPIN(pin);
  207. state = HAL_GPIO_ReadPin(gpio_port, gpio_pin);
  208. }
  209. else
  210. {
  211. return -RT_EINVAL;
  212. }
  213. return (state == GPIO_PIN_RESET) ? PIN_LOW : PIN_HIGH;
  214. }
  215. static void stm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  216. {
  217. GPIO_InitTypeDef GPIO_InitStruct;
  218. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  219. {
  220. return;
  221. }
  222. /* Configure GPIO_InitStructure */
  223. GPIO_InitStruct.Pin = PIN_STPIN(pin);
  224. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  225. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  226. if (mode == PIN_MODE_OUTPUT)
  227. {
  228. /* output setting */
  229. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  230. GPIO_InitStruct.Pull = GPIO_NOPULL;
  231. }
  232. else if (mode == PIN_MODE_INPUT)
  233. {
  234. /* input setting: not pull. */
  235. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  236. GPIO_InitStruct.Pull = GPIO_NOPULL;
  237. }
  238. else if (mode == PIN_MODE_INPUT_PULLUP)
  239. {
  240. /* input setting: pull up. */
  241. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  242. GPIO_InitStruct.Pull = GPIO_PULLUP;
  243. }
  244. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  245. {
  246. /* input setting: pull down. */
  247. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  248. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  249. }
  250. else if (mode == PIN_MODE_OUTPUT_OD)
  251. {
  252. /* output setting: od. */
  253. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_OD;
  254. GPIO_InitStruct.Pull = GPIO_NOPULL;
  255. }
  256. HAL_GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  257. }
  258. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  259. {
  260. rt_int32_t i;
  261. for (i = 0; i < 32; i++)
  262. {
  263. if (((rt_uint32_t)0x01 << i) == bit)
  264. {
  265. return i;
  266. }
  267. }
  268. return -1;
  269. }
  270. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  271. {
  272. rt_int32_t mapindex = bit2bitno(pinbit);
  273. if (mapindex < 0 || mapindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  274. {
  275. return RT_NULL;
  276. }
  277. return &pin_irq_map[mapindex];
  278. };
  279. static rt_err_t stm32_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  280. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  281. {
  282. rt_base_t level;
  283. rt_int32_t irqindex = -1;
  284. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  285. {
  286. return -RT_ENOSYS;
  287. }
  288. irqindex = bit2bitno(PIN_STPIN(pin));
  289. if (irqindex < 0 || irqindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  290. {
  291. return -RT_ENOSYS;
  292. }
  293. level = rt_hw_interrupt_disable();
  294. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  295. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  296. pin_irq_hdr_tab[irqindex].mode == mode &&
  297. pin_irq_hdr_tab[irqindex].args == args)
  298. {
  299. rt_hw_interrupt_enable(level);
  300. return RT_EOK;
  301. }
  302. if (pin_irq_hdr_tab[irqindex].pin != -1)
  303. {
  304. rt_hw_interrupt_enable(level);
  305. return -RT_EBUSY;
  306. }
  307. pin_irq_hdr_tab[irqindex].pin = pin;
  308. pin_irq_hdr_tab[irqindex].hdr = hdr;
  309. pin_irq_hdr_tab[irqindex].mode = mode;
  310. pin_irq_hdr_tab[irqindex].args = args;
  311. rt_hw_interrupt_enable(level);
  312. return RT_EOK;
  313. }
  314. static rt_err_t stm32_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
  315. {
  316. rt_base_t level;
  317. rt_int32_t irqindex = -1;
  318. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  319. {
  320. return -RT_ENOSYS;
  321. }
  322. irqindex = bit2bitno(PIN_STPIN(pin));
  323. if (irqindex < 0 || irqindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  324. {
  325. return -RT_ENOSYS;
  326. }
  327. level = rt_hw_interrupt_disable();
  328. if (pin_irq_hdr_tab[irqindex].pin == -1)
  329. {
  330. rt_hw_interrupt_enable(level);
  331. return RT_EOK;
  332. }
  333. pin_irq_hdr_tab[irqindex].pin = -1;
  334. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  335. pin_irq_hdr_tab[irqindex].mode = 0;
  336. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  337. rt_hw_interrupt_enable(level);
  338. return RT_EOK;
  339. }
  340. static rt_err_t stm32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  341. rt_uint8_t enabled)
  342. {
  343. const struct pin_irq_map *irqmap;
  344. rt_base_t level;
  345. rt_int32_t irqindex = -1;
  346. GPIO_InitTypeDef GPIO_InitStruct;
  347. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  348. {
  349. return -RT_ENOSYS;
  350. }
  351. if (enabled == PIN_IRQ_ENABLE)
  352. {
  353. irqindex = bit2bitno(PIN_STPIN(pin));
  354. if (irqindex < 0 || irqindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  355. {
  356. return -RT_ENOSYS;
  357. }
  358. level = rt_hw_interrupt_disable();
  359. if (pin_irq_hdr_tab[irqindex].pin == -1)
  360. {
  361. rt_hw_interrupt_enable(level);
  362. return -RT_ENOSYS;
  363. }
  364. irqmap = &pin_irq_map[irqindex];
  365. /* Configure GPIO_InitStructure */
  366. GPIO_InitStruct.Pin = PIN_STPIN(pin);
  367. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  368. switch (pin_irq_hdr_tab[irqindex].mode)
  369. {
  370. case PIN_IRQ_MODE_RISING:
  371. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  372. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING;
  373. break;
  374. case PIN_IRQ_MODE_FALLING:
  375. GPIO_InitStruct.Pull = GPIO_PULLUP;
  376. GPIO_InitStruct.Mode = GPIO_MODE_IT_FALLING;
  377. break;
  378. case PIN_IRQ_MODE_RISING_FALLING:
  379. GPIO_InitStruct.Pull = GPIO_NOPULL;
  380. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING_FALLING;
  381. break;
  382. }
  383. HAL_GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  384. HAL_NVIC_SetPriority(irqmap->irqno, 5, 0);
  385. HAL_NVIC_EnableIRQ(irqmap->irqno);
  386. pin_irq_enable_mask |= irqmap->pinbit;
  387. rt_hw_interrupt_enable(level);
  388. }
  389. else if (enabled == PIN_IRQ_DISABLE)
  390. {
  391. irqmap = get_pin_irq_map(PIN_STPIN(pin));
  392. if (irqmap == RT_NULL)
  393. {
  394. return -RT_ENOSYS;
  395. }
  396. level = rt_hw_interrupt_disable();
  397. HAL_GPIO_DeInit(PIN_STPORT(pin), PIN_STPIN(pin));
  398. pin_irq_enable_mask &= ~irqmap->pinbit;
  399. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0)
  400. if ((irqmap->pinbit >= GPIO_PIN_0) && (irqmap->pinbit <= GPIO_PIN_1))
  401. {
  402. if (!(pin_irq_enable_mask & (GPIO_PIN_0 | GPIO_PIN_1)))
  403. {
  404. HAL_NVIC_DisableIRQ(irqmap->irqno);
  405. }
  406. }
  407. else if ((irqmap->pinbit >= GPIO_PIN_2) && (irqmap->pinbit <= GPIO_PIN_3))
  408. {
  409. if (!(pin_irq_enable_mask & (GPIO_PIN_2 | GPIO_PIN_3)))
  410. {
  411. HAL_NVIC_DisableIRQ(irqmap->irqno);
  412. }
  413. }
  414. else if ((irqmap->pinbit >= GPIO_PIN_4) && (irqmap->pinbit <= GPIO_PIN_15))
  415. {
  416. if (!(pin_irq_enable_mask & (GPIO_PIN_4 | GPIO_PIN_5 | GPIO_PIN_6 | GPIO_PIN_7 | GPIO_PIN_8 | GPIO_PIN_9 |
  417. GPIO_PIN_10 | GPIO_PIN_11 | GPIO_PIN_12 | GPIO_PIN_13 | GPIO_PIN_14 | GPIO_PIN_15)))
  418. {
  419. HAL_NVIC_DisableIRQ(irqmap->irqno);
  420. }
  421. }
  422. else
  423. {
  424. HAL_NVIC_DisableIRQ(irqmap->irqno);
  425. }
  426. #else
  427. if ((irqmap->pinbit >= GPIO_PIN_5) && (irqmap->pinbit <= GPIO_PIN_9))
  428. {
  429. if (!(pin_irq_enable_mask & (GPIO_PIN_5 | GPIO_PIN_6 | GPIO_PIN_7 | GPIO_PIN_8 | GPIO_PIN_9)))
  430. {
  431. HAL_NVIC_DisableIRQ(irqmap->irqno);
  432. }
  433. }
  434. else if ((irqmap->pinbit >= GPIO_PIN_10) && (irqmap->pinbit <= GPIO_PIN_15))
  435. {
  436. if (!(pin_irq_enable_mask & (GPIO_PIN_10 | GPIO_PIN_11 | GPIO_PIN_12 | GPIO_PIN_13 | GPIO_PIN_14 | GPIO_PIN_15)))
  437. {
  438. HAL_NVIC_DisableIRQ(irqmap->irqno);
  439. }
  440. }
  441. else
  442. {
  443. HAL_NVIC_DisableIRQ(irqmap->irqno);
  444. }
  445. #endif
  446. rt_hw_interrupt_enable(level);
  447. }
  448. else
  449. {
  450. return -RT_ENOSYS;
  451. }
  452. return RT_EOK;
  453. }
  454. static const struct rt_pin_ops _stm32_pin_ops =
  455. {
  456. stm32_pin_mode,
  457. stm32_pin_write,
  458. stm32_pin_read,
  459. stm32_pin_attach_irq,
  460. stm32_pin_dettach_irq,
  461. stm32_pin_irq_enable,
  462. stm32_pin_get,
  463. };
  464. rt_inline void pin_irq_hdr(int irqno)
  465. {
  466. if (pin_irq_hdr_tab[irqno].hdr)
  467. {
  468. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  469. }
  470. }
  471. #if defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32U5)
  472. void HAL_GPIO_EXTI_Rising_Callback(uint16_t GPIO_Pin)
  473. {
  474. pin_irq_hdr(bit2bitno(GPIO_Pin));
  475. }
  476. void HAL_GPIO_EXTI_Falling_Callback(uint16_t GPIO_Pin)
  477. {
  478. pin_irq_hdr(bit2bitno(GPIO_Pin));
  479. }
  480. #else
  481. void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin)
  482. {
  483. pin_irq_hdr(bit2bitno(GPIO_Pin));
  484. }
  485. #endif
  486. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32L0)
  487. void EXTI0_1_IRQHandler(void)
  488. {
  489. rt_interrupt_enter();
  490. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  491. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  492. rt_interrupt_leave();
  493. }
  494. void EXTI2_3_IRQHandler(void)
  495. {
  496. rt_interrupt_enter();
  497. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  498. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  499. rt_interrupt_leave();
  500. }
  501. void EXTI4_15_IRQHandler(void)
  502. {
  503. rt_interrupt_enter();
  504. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  505. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  506. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  507. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  508. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  509. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  510. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  511. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  512. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  513. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  514. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  515. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  516. rt_interrupt_leave();
  517. }
  518. #elif defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32U5)
  519. void EXTI0_IRQHandler(void)
  520. {
  521. rt_interrupt_enter();
  522. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  523. rt_interrupt_leave();
  524. }
  525. void EXTI1_IRQHandler(void)
  526. {
  527. rt_interrupt_enter();
  528. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  529. rt_interrupt_leave();
  530. }
  531. void EXTI2_IRQHandler(void)
  532. {
  533. rt_interrupt_enter();
  534. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  535. rt_interrupt_leave();
  536. }
  537. void EXTI3_IRQHandler(void)
  538. {
  539. rt_interrupt_enter();
  540. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  541. rt_interrupt_leave();
  542. }
  543. void EXTI4_IRQHandler(void)
  544. {
  545. rt_interrupt_enter();
  546. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  547. rt_interrupt_leave();
  548. }
  549. void EXTI5_IRQHandler(void)
  550. {
  551. rt_interrupt_enter();
  552. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  553. rt_interrupt_leave();
  554. }
  555. void EXTI6_IRQHandler(void)
  556. {
  557. rt_interrupt_enter();
  558. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  559. rt_interrupt_leave();
  560. }
  561. void EXTI7_IRQHandler(void)
  562. {
  563. rt_interrupt_enter();
  564. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  565. rt_interrupt_leave();
  566. }
  567. void EXTI8_IRQHandler(void)
  568. {
  569. rt_interrupt_enter();
  570. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  571. rt_interrupt_leave();
  572. }
  573. void EXTI9_IRQHandler(void)
  574. {
  575. rt_interrupt_enter();
  576. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  577. rt_interrupt_leave();
  578. }
  579. void EXTI10_IRQHandler(void)
  580. {
  581. rt_interrupt_enter();
  582. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  583. rt_interrupt_leave();
  584. }
  585. void EXTI11_IRQHandler(void)
  586. {
  587. rt_interrupt_enter();
  588. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  589. rt_interrupt_leave();
  590. }
  591. void EXTI12_IRQHandler(void)
  592. {
  593. rt_interrupt_enter();
  594. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  595. rt_interrupt_leave();
  596. }
  597. void EXTI13_IRQHandler(void)
  598. {
  599. rt_interrupt_enter();
  600. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  601. rt_interrupt_leave();
  602. }
  603. void EXTI14_IRQHandler(void)
  604. {
  605. rt_interrupt_enter();
  606. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  607. rt_interrupt_leave();
  608. }
  609. void EXTI15_IRQHandler(void)
  610. {
  611. rt_interrupt_enter();
  612. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  613. rt_interrupt_leave();
  614. }
  615. #else
  616. void EXTI0_IRQHandler(void)
  617. {
  618. rt_interrupt_enter();
  619. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  620. rt_interrupt_leave();
  621. }
  622. void EXTI1_IRQHandler(void)
  623. {
  624. rt_interrupt_enter();
  625. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  626. rt_interrupt_leave();
  627. }
  628. void EXTI2_IRQHandler(void)
  629. {
  630. rt_interrupt_enter();
  631. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  632. rt_interrupt_leave();
  633. }
  634. void EXTI3_IRQHandler(void)
  635. {
  636. rt_interrupt_enter();
  637. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  638. rt_interrupt_leave();
  639. }
  640. void EXTI4_IRQHandler(void)
  641. {
  642. rt_interrupt_enter();
  643. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  644. rt_interrupt_leave();
  645. }
  646. void EXTI9_5_IRQHandler(void)
  647. {
  648. rt_interrupt_enter();
  649. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  650. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  651. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  652. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  653. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  654. rt_interrupt_leave();
  655. }
  656. void EXTI15_10_IRQHandler(void)
  657. {
  658. rt_interrupt_enter();
  659. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  660. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  661. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  662. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  663. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  664. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  665. rt_interrupt_leave();
  666. }
  667. #endif
  668. int rt_hw_pin_init(void)
  669. {
  670. #if defined(__HAL_RCC_GPIOA_CLK_ENABLE)
  671. __HAL_RCC_GPIOA_CLK_ENABLE();
  672. #endif
  673. #if defined(__HAL_RCC_GPIOB_CLK_ENABLE)
  674. __HAL_RCC_GPIOB_CLK_ENABLE();
  675. #endif
  676. #if defined(__HAL_RCC_GPIOC_CLK_ENABLE)
  677. __HAL_RCC_GPIOC_CLK_ENABLE();
  678. #endif
  679. #if defined(__HAL_RCC_GPIOD_CLK_ENABLE)
  680. __HAL_RCC_GPIOD_CLK_ENABLE();
  681. #endif
  682. #if defined(__HAL_RCC_GPIOE_CLK_ENABLE)
  683. __HAL_RCC_GPIOE_CLK_ENABLE();
  684. #endif
  685. #if defined(__HAL_RCC_GPIOF_CLK_ENABLE)
  686. __HAL_RCC_GPIOF_CLK_ENABLE();
  687. #endif
  688. #if defined(__HAL_RCC_GPIOG_CLK_ENABLE)
  689. #ifdef SOC_SERIES_STM32L4
  690. HAL_PWREx_EnableVddIO2();
  691. #endif
  692. __HAL_RCC_GPIOG_CLK_ENABLE();
  693. #endif
  694. #if defined(__HAL_RCC_GPIOH_CLK_ENABLE)
  695. __HAL_RCC_GPIOH_CLK_ENABLE();
  696. #endif
  697. #if defined(__HAL_RCC_GPIOI_CLK_ENABLE)
  698. __HAL_RCC_GPIOI_CLK_ENABLE();
  699. #endif
  700. #if defined(__HAL_RCC_GPIOJ_CLK_ENABLE)
  701. __HAL_RCC_GPIOJ_CLK_ENABLE();
  702. #endif
  703. #if defined(__HAL_RCC_GPIOK_CLK_ENABLE)
  704. __HAL_RCC_GPIOK_CLK_ENABLE();
  705. #endif
  706. return rt_device_pin_register("pin", &_stm32_pin_ops, RT_NULL);
  707. }
  708. #endif /* BSP_USING_GPIO */