drv_gpio.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-10-02 spaceman first version
  9. */
  10. #include <rtthread.h>
  11. #include <rtdevice.h>
  12. #include <board.h>
  13. #include <rthw.h>
  14. #include <drv_gpio.h>
  15. #ifdef RT_USING_PIN
  16. #define TKM32_PIN(index, rcc, gpio, gpio_index) { index, RCC_##rcc##Periph_GPIO##gpio, GPIO##gpio, GPIO_Pin_##gpio_index, \
  17. ((rt_base_t)__TKM32_PORT(gpio)-(rt_base_t)GPIOA_BASE)/(0x0400UL), gpio_index}
  18. #define TKM32_PIN_DEFAULT {-1, 0, 0, 0, 0, 0}
  19. /* TKM32 GPIO driver */
  20. struct pin_index
  21. {
  22. int index;
  23. uint32_t rcc;
  24. GPIO_TypeDef *gpio;
  25. uint32_t pin;
  26. uint8_t port_source;
  27. uint8_t pin_source;
  28. };
  29. static const struct pin_index tkm32_pin_map[] =
  30. {
  31. TKM32_PIN_DEFAULT,
  32. TKM32_PIN(0, AHB, A, 0),
  33. TKM32_PIN(1, AHB, A, 1),
  34. TKM32_PIN(2, AHB, A, 2),
  35. TKM32_PIN(3, AHB, A, 3),
  36. TKM32_PIN(4, AHB, A, 4),
  37. TKM32_PIN(5, AHB, A, 5),
  38. TKM32_PIN(6, AHB, A, 6),
  39. TKM32_PIN(7, AHB, A, 7),
  40. TKM32_PIN(8, AHB, A, 8),
  41. TKM32_PIN(9, AHB, A, 9),
  42. TKM32_PIN(10, AHB, A, 10),
  43. TKM32_PIN(11, AHB, A, 11),
  44. TKM32_PIN(12, AHB, A, 12),
  45. TKM32_PIN(13, AHB, A, 13),
  46. TKM32_PIN(14, AHB, A, 14),
  47. TKM32_PIN(15, AHB, A, 15),
  48. TKM32_PIN(16, AHB, B, 0),
  49. TKM32_PIN(17, AHB, B, 1),
  50. TKM32_PIN(18, AHB, B, 2),
  51. TKM32_PIN(19, AHB, B, 3),
  52. TKM32_PIN(20, AHB, B, 4),
  53. TKM32_PIN(21, AHB, B, 5),
  54. TKM32_PIN(22, AHB, B, 6),
  55. TKM32_PIN(23, AHB, B, 7),
  56. TKM32_PIN(24, AHB, B, 8),
  57. TKM32_PIN(25, AHB, B, 9),
  58. TKM32_PIN(26, AHB, B, 10),
  59. TKM32_PIN(27, AHB, B, 11),
  60. TKM32_PIN(28, AHB, B, 12),
  61. TKM32_PIN(29, AHB, B, 13),
  62. TKM32_PIN(30, AHB, B, 14),
  63. TKM32_PIN(31, AHB, B, 15),
  64. TKM32_PIN(32, AHB, C, 0),
  65. TKM32_PIN(33, AHB, C, 1),
  66. TKM32_PIN(34, AHB, C, 2),
  67. TKM32_PIN(35, AHB, C, 3),
  68. TKM32_PIN(36, AHB, C, 4),
  69. TKM32_PIN(37, AHB, C, 5),
  70. TKM32_PIN(38, AHB, C, 6),
  71. TKM32_PIN(39, AHB, C, 7),
  72. TKM32_PIN(40, AHB, C, 8),
  73. TKM32_PIN(41, AHB, C, 9),
  74. TKM32_PIN(42, AHB, C, 10),
  75. TKM32_PIN(43, AHB, C, 11),
  76. TKM32_PIN(44, AHB, C, 12),
  77. TKM32_PIN(45, AHB, C, 13),
  78. TKM32_PIN(46, AHB, C, 14),
  79. TKM32_PIN(47, AHB, C, 15),
  80. TKM32_PIN(48, AHB, D, 0),
  81. TKM32_PIN(49, AHB, D, 1),
  82. TKM32_PIN(50, AHB, D, 2),
  83. TKM32_PIN(51, AHB, D, 3),
  84. TKM32_PIN(52, AHB, D, 4),
  85. TKM32_PIN(53, AHB, D, 5),
  86. TKM32_PIN(54, AHB, D, 6),
  87. TKM32_PIN(55, AHB, D, 7),
  88. TKM32_PIN(56, AHB, D, 8),
  89. TKM32_PIN(57, AHB, D, 9),
  90. TKM32_PIN(58, AHB, D, 10),
  91. TKM32_PIN(59, AHB, D, 11),
  92. TKM32_PIN(60, AHB, D, 12),
  93. TKM32_PIN(61, AHB, D, 13),
  94. TKM32_PIN(62, AHB, D, 14),
  95. TKM32_PIN(63, AHB, D, 15),
  96. TKM32_PIN(64, AHB, E, 0),
  97. TKM32_PIN(65, AHB, E, 1),
  98. TKM32_PIN(66, AHB, E, 2),
  99. TKM32_PIN(67, AHB, E, 3),
  100. TKM32_PIN(68, AHB, E, 4),
  101. TKM32_PIN(69, AHB, E, 5),
  102. TKM32_PIN(70, AHB, E, 6),
  103. TKM32_PIN(71, AHB, E, 7),
  104. TKM32_PIN(72, AHB, E, 8),
  105. TKM32_PIN(73, AHB, E, 9),
  106. TKM32_PIN(74, AHB, E, 10),
  107. TKM32_PIN(75, AHB, E, 11),
  108. TKM32_PIN(76, AHB, E, 12),
  109. TKM32_PIN(77, AHB, E, 13),
  110. TKM32_PIN(78, AHB, E, 14),
  111. TKM32_PIN(79, AHB, E, 15),
  112. TKM32_PIN(80, AHB, E, 16),
  113. TKM32_PIN(81, AHB, E, 17),
  114. TKM32_PIN(82, AHB, E, 18),
  115. TKM32_PIN(83, AHB, E, 19),
  116. TKM32_PIN(84, AHB, E, 20),
  117. TKM32_PIN(85, AHB, E, 21),
  118. TKM32_PIN(86, AHB, E, 22),
  119. TKM32_PIN(87, AHB, E, 23),
  120. };
  121. struct pin_irq_map
  122. {
  123. rt_uint16_t pinbit;
  124. rt_uint32_t irqbit;
  125. enum IRQn irqno;
  126. };
  127. const struct pin_irq_map tkm32_pin_irq_map[] =
  128. {
  129. {GPIO_Pin_0, EXTI_Line0, EXTI0_IRQn },
  130. {GPIO_Pin_1, EXTI_Line1, EXTI1_IRQn },
  131. {GPIO_Pin_2, EXTI_Line2, EXTI2_IRQn },
  132. {GPIO_Pin_3, EXTI_Line3, EXTI3_IRQn },
  133. {GPIO_Pin_4, EXTI_Line4, EXTI4_IRQn },
  134. {GPIO_Pin_5, EXTI_Line5, EXTI9_5_IRQn },
  135. {GPIO_Pin_6, EXTI_Line6, EXTI9_5_IRQn },
  136. {GPIO_Pin_7, EXTI_Line7, EXTI9_5_IRQn },
  137. {GPIO_Pin_8, EXTI_Line8, EXTI9_5_IRQn },
  138. {GPIO_Pin_9, EXTI_Line9, EXTI9_5_IRQn },
  139. {GPIO_Pin_10, EXTI_Line10, EXTI15_10_IRQn},
  140. {GPIO_Pin_11, EXTI_Line11, EXTI15_10_IRQn},
  141. {GPIO_Pin_12, EXTI_Line12, EXTI15_10_IRQn},
  142. {GPIO_Pin_13, EXTI_Line13, EXTI15_10_IRQn},
  143. {GPIO_Pin_14, EXTI_Line14, EXTI15_10_IRQn},
  144. {GPIO_Pin_15, EXTI_Line15, EXTI15_10_IRQn},
  145. };
  146. struct rt_pin_irq_hdr tkm32_pin_irq_hdr_tab[] =
  147. {
  148. {-1, 0, RT_NULL, RT_NULL},
  149. {-1, 0, RT_NULL, RT_NULL},
  150. {-1, 0, RT_NULL, RT_NULL},
  151. {-1, 0, RT_NULL, RT_NULL},
  152. {-1, 0, RT_NULL, RT_NULL},
  153. {-1, 0, RT_NULL, RT_NULL},
  154. {-1, 0, RT_NULL, RT_NULL},
  155. {-1, 0, RT_NULL, RT_NULL},
  156. {-1, 0, RT_NULL, RT_NULL},
  157. {-1, 0, RT_NULL, RT_NULL},
  158. {-1, 0, RT_NULL, RT_NULL},
  159. {-1, 0, RT_NULL, RT_NULL},
  160. {-1, 0, RT_NULL, RT_NULL},
  161. {-1, 0, RT_NULL, RT_NULL},
  162. {-1, 0, RT_NULL, RT_NULL},
  163. {-1, 0, RT_NULL, RT_NULL},
  164. };
  165. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  166. const struct pin_index *get_pin(uint8_t pin)
  167. {
  168. const struct pin_index *index;
  169. if (pin+1 < ITEM_NUM(tkm32_pin_map))
  170. {
  171. index = &tkm32_pin_map[pin+1];
  172. if (index->gpio == 0)
  173. index = RT_NULL;
  174. }
  175. else
  176. {
  177. index = RT_NULL;
  178. }
  179. return index;
  180. };
  181. void tkm32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  182. {
  183. const struct pin_index *index;
  184. index = get_pin(pin);
  185. if (index == RT_NULL)
  186. {
  187. return;
  188. }
  189. if (value == PIN_LOW)
  190. {
  191. GPIO_ResetBits(index->gpio, index->pin);
  192. }
  193. else
  194. {
  195. GPIO_SetBits(index->gpio, index->pin);
  196. }
  197. }
  198. int tkm32_pin_read(rt_device_t dev, rt_base_t pin)
  199. {
  200. int value;
  201. const struct pin_index *index;
  202. value = PIN_LOW;
  203. index = get_pin(pin);
  204. if (index == RT_NULL)
  205. {
  206. return PIN_LOW;
  207. }
  208. if (GPIO_ReadInputDataBit(index->gpio, index->pin) == Bit_RESET)
  209. {
  210. value = PIN_LOW;
  211. }
  212. else
  213. {
  214. value = PIN_HIGH;
  215. }
  216. return value;
  217. }
  218. void tkm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  219. {
  220. const struct pin_index *index;
  221. GPIO_InitTypeDef GPIO_InitStructure;
  222. index = get_pin(pin);
  223. if (index == RT_NULL)
  224. {
  225. return;
  226. }
  227. /* GPIO Periph clock enable */
  228. RCC_AHBPeriphClockCmd(index->rcc, ENABLE);
  229. /* Configure GPIO_InitStructure */
  230. GPIO_InitStructure.GPIO_Pin = index->pin;
  231. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_50MHz;
  232. if (mode == PIN_MODE_OUTPUT)
  233. {
  234. /* output setting */
  235. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Out_PP;
  236. }
  237. else if (mode == PIN_MODE_OUTPUT_OD)
  238. {
  239. /* output setting: od. */
  240. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Out_OD;
  241. }
  242. else if (mode == PIN_MODE_INPUT)
  243. {
  244. /* input setting: not pull. */
  245. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  246. }
  247. else if (mode == PIN_MODE_INPUT_PULLUP)
  248. {
  249. /* input setting: pull up. */
  250. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPU;
  251. }
  252. else
  253. {
  254. /* input setting:default. */
  255. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPD;
  256. }
  257. GPIO_Init( index->gpio, &GPIO_InitStructure);
  258. GPIO_PinAFConfig(index->gpio, index->pin, GPIO_AF_GPIO);
  259. }
  260. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  261. {
  262. int i;
  263. for (i = 0; i < 32; i++)
  264. {
  265. if ((0x01 << i) == bit)
  266. {
  267. return i;
  268. }
  269. }
  270. return -1;
  271. }
  272. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  273. {
  274. rt_int32_t mapindex = bit2bitno(pinbit);
  275. if (mapindex < 0 || mapindex >= ITEM_NUM(tkm32_pin_irq_map))
  276. {
  277. return RT_NULL;
  278. }
  279. return &tkm32_pin_irq_map[mapindex];
  280. };
  281. rt_err_t tkm32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  282. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  283. {
  284. const struct pin_index *index;
  285. rt_base_t level;
  286. rt_int32_t irqindex = -1;
  287. index = get_pin(pin);
  288. if (index == RT_NULL)
  289. {
  290. return -RT_ENOSYS;
  291. }
  292. irqindex = bit2bitno(index->pin);
  293. if (irqindex < 0 || irqindex >= ITEM_NUM(tkm32_pin_irq_map))
  294. {
  295. return -RT_ENOSYS;
  296. }
  297. level = rt_hw_interrupt_disable();
  298. if (tkm32_pin_irq_hdr_tab[irqindex].pin == pin &&
  299. tkm32_pin_irq_hdr_tab[irqindex].hdr == hdr &&
  300. tkm32_pin_irq_hdr_tab[irqindex].mode == mode &&
  301. tkm32_pin_irq_hdr_tab[irqindex].args == args
  302. )
  303. {
  304. rt_hw_interrupt_enable(level);
  305. return RT_EOK;
  306. }
  307. if (tkm32_pin_irq_hdr_tab[irqindex].pin != -1)
  308. {
  309. rt_hw_interrupt_enable(level);
  310. return -RT_EBUSY;
  311. }
  312. tkm32_pin_irq_hdr_tab[irqindex].pin = pin;
  313. tkm32_pin_irq_hdr_tab[irqindex].hdr = hdr;
  314. tkm32_pin_irq_hdr_tab[irqindex].mode = mode;
  315. tkm32_pin_irq_hdr_tab[irqindex].args = args;
  316. rt_hw_interrupt_enable(level);
  317. return RT_EOK;
  318. }
  319. rt_err_t tkm32_pin_detach_irq(struct rt_device *device, rt_int32_t pin)
  320. {
  321. const struct pin_index *index;
  322. rt_base_t level;
  323. rt_int32_t irqindex = -1;
  324. index = get_pin(pin);
  325. if (index == RT_NULL)
  326. {
  327. return -RT_ENOSYS;
  328. }
  329. irqindex = bit2bitno(index->pin);
  330. if (irqindex < 0 || irqindex >= ITEM_NUM(tkm32_pin_irq_map))
  331. {
  332. return -RT_ENOSYS;
  333. }
  334. level = rt_hw_interrupt_disable();
  335. if (tkm32_pin_irq_hdr_tab[irqindex].pin == -1)
  336. {
  337. rt_hw_interrupt_enable(level);
  338. return RT_EOK;
  339. }
  340. tkm32_pin_irq_hdr_tab[irqindex].pin = -1;
  341. tkm32_pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  342. tkm32_pin_irq_hdr_tab[irqindex].mode = 0;
  343. tkm32_pin_irq_hdr_tab[irqindex].args = RT_NULL;
  344. rt_hw_interrupt_enable(level);
  345. return RT_EOK;
  346. }
  347. rt_err_t tkm32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  348. rt_uint32_t enabled)
  349. {
  350. const struct pin_index *index;
  351. const struct pin_irq_map *irqmap;
  352. rt_base_t level;
  353. rt_int32_t irqindex = -1;
  354. GPIO_InitTypeDef GPIO_InitStructure;
  355. NVIC_InitTypeDef NVIC_InitStructure;
  356. EXTI_InitTypeDef EXTI_InitStructure;
  357. index = get_pin(pin);
  358. if (index == RT_NULL)
  359. {
  360. return -RT_ENOSYS;
  361. }
  362. if (enabled == PIN_IRQ_ENABLE)
  363. {
  364. irqindex = bit2bitno(index->pin);
  365. if (irqindex < 0 || irqindex >= ITEM_NUM(tkm32_pin_irq_map))
  366. {
  367. return -RT_ENOSYS;
  368. }
  369. level = rt_hw_interrupt_disable();
  370. if (tkm32_pin_irq_hdr_tab[irqindex].pin == -1)
  371. {
  372. rt_hw_interrupt_enable(level);
  373. return -RT_ENOSYS;
  374. }
  375. irqmap = &tkm32_pin_irq_map[irqindex];
  376. /* GPIO Periph clock enable */
  377. RCC_AHBPeriphClockCmd(index->rcc, ENABLE);
  378. /* Configure GPIO_InitStructure */
  379. GPIO_InitStructure.GPIO_Pin = index->pin;
  380. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPU;
  381. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_50MHz;
  382. GPIO_Init(index->gpio, &GPIO_InitStructure);
  383. NVIC_InitStructure.NVIC_IRQChannel = irqmap->irqno;
  384. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 2;
  385. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 2;
  386. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  387. NVIC_Init(&NVIC_InitStructure);
  388. // GPIO_EXTILineConfig(index->port_source, index->pin_source);
  389. // EXTI_InitStructure.EXTI_Line = irqmap->irqbit;
  390. // EXTI_InitStructure.EXTI_Mode = EXTI_Mode_Interrupt;
  391. switch (tkm32_pin_irq_hdr_tab[irqindex].mode)
  392. {
  393. case PIN_IRQ_MODE_RISING:
  394. Ex_NVIC_Config(index->port_source, index->pin_source, 2);
  395. // EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising;
  396. break;
  397. case PIN_IRQ_MODE_FALLING:
  398. Ex_NVIC_Config(index->port_source, index->pin_source, 1);
  399. // EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Falling;
  400. break;
  401. case PIN_IRQ_MODE_RISING_FALLING:
  402. Ex_NVIC_Config(index->port_source, index->pin_source, 3);
  403. // EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising_Falling;
  404. break;
  405. }
  406. // EXTI_InitStructure.EXTI_LineCmd = ENABLE;
  407. // EXTI_Init(&EXTI_InitStructure);
  408. rt_hw_interrupt_enable(level);
  409. }
  410. else if (enabled == PIN_IRQ_DISABLE)
  411. {
  412. irqmap = get_pin_irq_map(index->pin);
  413. if (irqmap == RT_NULL)
  414. {
  415. return -RT_ENOSYS;
  416. }
  417. EXTI_InitStructure.EXTI_Line = irqmap->irqbit;
  418. EXTI_InitStructure.EXTI_Mode = EXTI_Mode_Interrupt;
  419. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising;
  420. EXTI_InitStructure.EXTI_LineCmd = DISABLE;
  421. EXTI_Init(&EXTI_InitStructure);
  422. }
  423. else
  424. {
  425. return -RT_ENOSYS;
  426. }
  427. return RT_EOK;
  428. }
  429. const static struct rt_pin_ops _tkm32_pin_ops =
  430. {
  431. tkm32_pin_mode,
  432. tkm32_pin_write,
  433. tkm32_pin_read,
  434. tkm32_pin_attach_irq,
  435. tkm32_pin_detach_irq,
  436. tkm32_pin_irq_enable,
  437. RT_NULL,
  438. };
  439. int rt_hw_pin_init(void)
  440. {
  441. int result;
  442. result = rt_device_pin_register("pin", &_tkm32_pin_ops, RT_NULL);
  443. return result;
  444. }
  445. INIT_BOARD_EXPORT(rt_hw_pin_init);
  446. rt_inline void pin_irq_hdr(int irqno)
  447. {
  448. EXTI_ClearITPendingBit(tkm32_pin_irq_map[irqno].irqbit);
  449. if (tkm32_pin_irq_hdr_tab[irqno].hdr)
  450. {
  451. tkm32_pin_irq_hdr_tab[irqno].hdr(tkm32_pin_irq_hdr_tab[irqno].args);
  452. }
  453. }
  454. void EXTI0_IRQHandler(void)
  455. {
  456. /* enter interrupt */
  457. rt_interrupt_enter();
  458. pin_irq_hdr(0);
  459. /* leave interrupt */
  460. rt_interrupt_leave();
  461. }
  462. void EXTI1_IRQHandler(void)
  463. {
  464. /* enter interrupt */
  465. rt_interrupt_enter();
  466. pin_irq_hdr(1);
  467. /* leave interrupt */
  468. rt_interrupt_leave();
  469. }
  470. void EXTI2_IRQHandler(void)
  471. {
  472. /* enter interrupt */
  473. rt_interrupt_enter();
  474. pin_irq_hdr(2);
  475. /* leave interrupt */
  476. rt_interrupt_leave();
  477. }
  478. void EXTI3_IRQHandler(void)
  479. {
  480. /* enter interrupt */
  481. rt_interrupt_enter();
  482. pin_irq_hdr(3);
  483. /* leave interrupt */
  484. rt_interrupt_leave();
  485. }
  486. void EXTI4_IRQHandler(void)
  487. {
  488. /* enter interrupt */
  489. rt_interrupt_enter();
  490. pin_irq_hdr(4);
  491. /* leave interrupt */
  492. rt_interrupt_leave();
  493. }
  494. void EXTI9_5_IRQHandler(void)
  495. {
  496. /* enter interrupt */
  497. rt_interrupt_enter();
  498. if (EXTI_GetITStatus(EXTI_Line5) != RESET)
  499. {
  500. pin_irq_hdr(5);
  501. }
  502. if (EXTI_GetITStatus(EXTI_Line6) != RESET)
  503. {
  504. pin_irq_hdr(6);
  505. }
  506. if (EXTI_GetITStatus(EXTI_Line7) != RESET)
  507. {
  508. pin_irq_hdr(7);
  509. }
  510. if (EXTI_GetITStatus(EXTI_Line8) != RESET)
  511. {
  512. pin_irq_hdr(8);
  513. }
  514. if (EXTI_GetITStatus(EXTI_Line9) != RESET)
  515. {
  516. pin_irq_hdr(9);
  517. }
  518. /* leave interrupt */
  519. rt_interrupt_leave();
  520. }
  521. void EXTI15_10_IRQHandler(void)
  522. {
  523. /* enter interrupt */
  524. rt_interrupt_enter();
  525. if (EXTI_GetITStatus(EXTI_Line10) != RESET)
  526. {
  527. pin_irq_hdr(10);
  528. }
  529. if (EXTI_GetITStatus(EXTI_Line11) != RESET)
  530. {
  531. pin_irq_hdr(11);
  532. }
  533. if (EXTI_GetITStatus(EXTI_Line12) != RESET)
  534. {
  535. pin_irq_hdr(12);
  536. }
  537. if (EXTI_GetITStatus(EXTI_Line13) != RESET)
  538. {
  539. pin_irq_hdr(13);
  540. }
  541. if (EXTI_GetITStatus(EXTI_Line14) != RESET)
  542. {
  543. pin_irq_hdr(14);
  544. }
  545. if (EXTI_GetITStatus(EXTI_Line15) != RESET)
  546. {
  547. pin_irq_hdr(15);
  548. }
  549. /* leave interrupt */
  550. rt_interrupt_leave();
  551. }
  552. #endif /* RT_USING_PIN */