drv_rtc.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /*
  2. * Copyright (c) 2020-2021, Bluetrum Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-01-28 greedyhao first version
  9. * 2021-03-19 iysheng modify just set time first power up
  10. * 2021-03-26 iysheng add alarm and 1s interrupt support
  11. */
  12. #include "board.h"
  13. #include <time.h>
  14. #include <sys/time.h>
  15. #ifdef BSP_USING_ONCHIP_RTC
  16. //#define DRV_DEBUG
  17. #define LOG_TAG "drv.rtc"
  18. #include <drv_log.h>
  19. static struct rt_device rtc;
  20. /************** HAL Start *******************/
  21. #define IRTC_ENTER_CRITICAL() uint32_t cpu_ie = PICCON & BIT(0); PICCONCLR = BIT(0);
  22. #define IRTC_EXIT_CRITICAL() PICCON |= cpu_ie
  23. uint8_t get_weekday(struct tm *const _tm)
  24. {
  25. uint8_t weekday;
  26. time_t secs = timegm(_tm);
  27. weekday = (secs / 86400 + 4) % 7;
  28. return weekday;
  29. }
  30. void irtc_write(uint32_t cmd)
  31. {
  32. RTCDAT = cmd;
  33. while (RTCCON & RTC_CON_TRANS_DONE);
  34. }
  35. uint8_t irtc_read(void)
  36. {
  37. RTCDAT = 0x00;
  38. while (RTCCON & RTC_CON_TRANS_DONE);
  39. return (uint8_t)RTCDAT;
  40. }
  41. void irtc_time_write(uint32_t cmd, uint32_t dat)
  42. {
  43. IRTC_ENTER_CRITICAL();
  44. RTCCON |= RTC_CON_CHIP_SELECT;
  45. irtc_write(cmd | RTC_WR);
  46. irtc_write((uint8_t)(dat >> 24));
  47. irtc_write((uint8_t)(dat >> 16));
  48. irtc_write((uint8_t)(dat >> 8));
  49. irtc_write((uint8_t)(dat >> 0));
  50. RTCCON &= ~RTC_CON_CHIP_SELECT;
  51. IRTC_EXIT_CRITICAL();
  52. }
  53. uint32_t irtc_time_read(uint32_t cmd)
  54. {
  55. uint32_t rd_val;
  56. IRTC_ENTER_CRITICAL();
  57. RTCCON |= RTC_CON_CHIP_SELECT;
  58. irtc_write(cmd | RTC_RD);
  59. *((uint8_t *)&rd_val + 3) = irtc_read();
  60. *((uint8_t *)&rd_val + 2) = irtc_read();
  61. *((uint8_t *)&rd_val + 1) = irtc_read();
  62. *((uint8_t *)&rd_val + 0) = irtc_read();
  63. RTCCON &= ~RTC_CON_CHIP_SELECT;
  64. IRTC_EXIT_CRITICAL();
  65. return rd_val;
  66. }
  67. void irtc_sfr_write(uint32_t cmd, uint8_t dat)
  68. {
  69. IRTC_ENTER_CRITICAL();
  70. RTCCON |= RTC_CON_CHIP_SELECT;
  71. irtc_write(cmd | RTC_WR);
  72. irtc_write(dat);
  73. RTCCON &= ~RTC_CON_CHIP_SELECT;
  74. IRTC_EXIT_CRITICAL();
  75. }
  76. uint8_t irtc_sfr_read(uint32_t cmd)
  77. {
  78. uint8_t rd_val;
  79. IRTC_ENTER_CRITICAL();
  80. RTCCON |= RTC_CON_CHIP_SELECT;
  81. irtc_write(cmd | RTC_RD);
  82. rd_val = irtc_read();
  83. RTCCON &= ~RTC_CON_CHIP_SELECT;
  84. IRTC_EXIT_CRITICAL();
  85. }
  86. static void _init_rtc_clock(void)
  87. {
  88. uint8_t rtccon0;
  89. uint8_t rtccon2;
  90. rtccon0 = irtc_sfr_read(RTCCON0_CMD);
  91. rtccon2 = irtc_sfr_read(RTCCON2_CMD);
  92. #ifdef RTC_USING_INTERNAL_CLK
  93. rtccon0 &= ~RTC_CON0_XOSC32K_ENABLE;
  94. rtccon0 |= RTC_CON0_INTERNAL_32K;
  95. rtccon2 | RTC_CON2_32K_SELECT;
  96. #else
  97. rtccon0 |= RTC_CON0_XOSC32K_ENABLE;
  98. rtccon0 &= ~RTC_CON0_INTERNAL_32K;
  99. rtccon2 & ~RTC_CON2_32K_SELECT;
  100. #endif
  101. irtc_sfr_write(RTCCON0_CMD, rtccon0);
  102. irtc_sfr_write(RTCCON2_CMD, rtccon2);
  103. }
  104. void hal_rtc_init(void)
  105. {
  106. time_t sec = 0;
  107. struct tm tm_new = {0};
  108. uint8_t temp;
  109. _init_rtc_clock();
  110. temp = irtc_sfr_read(RTCCON0_CMD);
  111. if (temp & RTC_CON0_PWRUP_FIRST) {
  112. temp &= ~RTC_CON0_PWRUP_FIRST;
  113. irtc_sfr_write(RTCCON0_CMD, temp); /* First power on */
  114. tm_new.tm_mday = 29;
  115. tm_new.tm_mon = 1 - 1;
  116. tm_new.tm_year = 2021 - 1900;
  117. sec = timegm(&tm_new);
  118. irtc_time_write(RTCCNT_CMD, sec);
  119. }
  120. #ifdef RT_USING_ALARM
  121. RTCCON |= RTC_CON_ALM_INTERRUPT;
  122. #ifdef RTC_USING_1S_INT
  123. RTCCON |= RTC_CON_1S_INTERRUPT;
  124. #endif
  125. #endif
  126. }
  127. /************** HAL End *******************/
  128. static rt_err_t ab32_rtc_get_secs(void *args)
  129. {
  130. *(rt_uint32_t *)args = irtc_time_read(RTCCNT_CMD);
  131. LOG_D("RTC: get rtc_time %x\n", *(rt_uint32_t *)args);
  132. return RT_EOK;
  133. }
  134. static rt_err_t ab32_rtc_set_secs(void *args)
  135. {
  136. irtc_time_write(RTCCNT_CMD, *(rt_uint32_t *)args);
  137. return RT_EOK;
  138. }
  139. static rt_err_t ab32_rtc_get_alarm(void *args)
  140. {
  141. *(rt_uint32_t *)args = irtc_time_read(RTCALM_CMD);
  142. return RT_EOK;
  143. }
  144. static rt_err_t ab32_rtc_set_alarm(void *args)
  145. {
  146. irtc_time_write(RTCALM_CMD, *(rt_uint32_t *)args);
  147. return RT_EOK;
  148. }
  149. static rt_err_t ab32_rtc_init(void)
  150. {
  151. hal_rtc_init();
  152. return RT_EOK;
  153. }
  154. static const struct rt_rtc_ops ab32_rtc_ops =
  155. {
  156. ab32_rtc_init,
  157. ab32_rtc_get_secs,
  158. ab32_rtc_set_secs,
  159. ab32_rtc_get_alarm,
  160. ab32_rtc_set_alarm,
  161. RT_NULL,
  162. RT_NULL,
  163. };
  164. static rt_rtc_dev_t ab32_rtc_dev;
  165. static int rt_hw_rtc_init(void)
  166. {
  167. rt_err_t result;
  168. ab32_rtc_dev.ops = &ab32_rtc_ops;
  169. result = rt_hw_rtc_register(&ab32_rtc_dev, "rtc", RT_DEVICE_FLAG_RDWR, RT_NULL);
  170. if (result != RT_EOK)
  171. {
  172. LOG_E("rtc register err code: %d", result);
  173. return result;
  174. }
  175. LOG_D("rtc init success");
  176. return RT_EOK;
  177. }
  178. INIT_DEVICE_EXPORT(rt_hw_rtc_init);
  179. #endif /* BSP_USING_ONCHIP_RTC */