gpio.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864
  1. /*
  2. * File : gpio.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2015, RT-Thread Development Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2015-03-24 Bright the first version
  13. * 2016-05-23 Margguo@gmail.com Add 48 pins IC define
  14. */
  15. #include <rthw.h>
  16. #include <rtdevice.h>
  17. #include <board.h>
  18. #include <gpio.h>
  19. #include <stm32f10x_exti.h>
  20. #ifdef RT_USING_PIN
  21. #define STM32F10X_PIN_NUMBERS 100 //[48, 64, 100, 144 ]
  22. #define __STM32_PIN(index, rcc, gpio, gpio_index) { 0, RCC_##rcc##Periph_GPIO##gpio, GPIO##gpio, GPIO_Pin_##gpio_index}
  23. #define __STM32_PIN_DEFAULT {-1, 0, 0, 0}
  24. /* STM32 GPIO driver */
  25. struct pin_index
  26. {
  27. int index;
  28. uint32_t rcc;
  29. GPIO_TypeDef *gpio;
  30. uint32_t pin;
  31. };
  32. static const struct pin_index pins[] =
  33. {
  34. #if (STM32F10X_PIN_NUMBERS == 48)
  35. __STM32_PIN_DEFAULT,
  36. __STM32_PIN_DEFAULT,
  37. __STM32_PIN(2, APB2, C, 13),
  38. __STM32_PIN(3, APB2, C, 14),
  39. __STM32_PIN(4, APB2, C, 15),
  40. __STM32_PIN_DEFAULT,
  41. __STM32_PIN_DEFAULT,
  42. __STM32_PIN_DEFAULT,
  43. __STM32_PIN_DEFAULT,
  44. __STM32_PIN_DEFAULT,
  45. __STM32_PIN(10, APB2, A, 0),
  46. __STM32_PIN(11, APB2, A, 1),
  47. __STM32_PIN(12, APB2, A, 2),
  48. __STM32_PIN(13, APB2, A, 3),
  49. __STM32_PIN(14, APB2, A, 4),
  50. __STM32_PIN(15, APB2, A, 5),
  51. __STM32_PIN(16, APB2, A, 6),
  52. __STM32_PIN(17, APB2, A, 7),
  53. __STM32_PIN(18, APB2, B, 0),
  54. __STM32_PIN(19, APB2, B, 1),
  55. __STM32_PIN(20, APB2, B, 2),
  56. __STM32_PIN(21, APB2, B, 10),
  57. __STM32_PIN(22, APB2, B, 11),
  58. __STM32_PIN_DEFAULT,
  59. __STM32_PIN_DEFAULT,
  60. __STM32_PIN(25, APB2, B, 12),
  61. __STM32_PIN(26, APB2, B, 13),
  62. __STM32_PIN(27, APB2, B, 14),
  63. __STM32_PIN(28, APB2, B, 15),
  64. __STM32_PIN(29, APB2, A, 8),
  65. __STM32_PIN(30, APB2, A, 9),
  66. __STM32_PIN(31, APB2, A, 10),
  67. __STM32_PIN(32, APB2, A, 11),
  68. __STM32_PIN(33, APB2, A, 12),
  69. __STM32_PIN(34, APB2, A, 13),
  70. __STM32_PIN_DEFAULT,
  71. __STM32_PIN_DEFAULT,
  72. __STM32_PIN(37, APB2, A, 14),
  73. __STM32_PIN(38, APB2, A, 15),
  74. __STM32_PIN(39, APB2, B, 3),
  75. __STM32_PIN(40, APB2, B, 4),
  76. __STM32_PIN(41, APB2, B, 5),
  77. __STM32_PIN(42, APB2, B, 6),
  78. __STM32_PIN(43, APB2, B, 7),
  79. __STM32_PIN_DEFAULT,
  80. __STM32_PIN(45, APB2, B, 8),
  81. __STM32_PIN(46, APB2, B, 9),
  82. __STM32_PIN_DEFAULT,
  83. __STM32_PIN_DEFAULT,
  84. #endif
  85. #if (STM32F10X_PIN_NUMBERS == 64)
  86. __STM32_PIN_DEFAULT,
  87. __STM32_PIN_DEFAULT,
  88. __STM32_PIN(2, APB2, C, 13),
  89. __STM32_PIN(3, APB2, C, 14),
  90. __STM32_PIN(4, APB2, C, 15),
  91. __STM32_PIN(5, APB2, D, 0),
  92. __STM32_PIN(6, APB2, D, 1),
  93. __STM32_PIN_DEFAULT,
  94. __STM32_PIN(8, APB2, C, 0),
  95. __STM32_PIN(9, APB2, C, 1),
  96. __STM32_PIN(10, APB2, C, 2),
  97. __STM32_PIN(11, APB2, C, 3),
  98. __STM32_PIN_DEFAULT,
  99. __STM32_PIN_DEFAULT,
  100. __STM32_PIN(14, APB2, A, 0),
  101. __STM32_PIN(15, APB2, A, 1),
  102. __STM32_PIN(16, APB2, A, 2),
  103. __STM32_PIN(17, APB2, A, 3),
  104. __STM32_PIN_DEFAULT,
  105. __STM32_PIN_DEFAULT,
  106. __STM32_PIN(20, APB2, A, 4),
  107. __STM32_PIN(21, APB2, A, 5),
  108. __STM32_PIN(22, APB2, A, 6),
  109. __STM32_PIN(23, APB2, A, 7),
  110. __STM32_PIN(24, APB2, C, 4),
  111. __STM32_PIN(25, APB2, C, 5),
  112. __STM32_PIN(26, APB2, B, 0),
  113. __STM32_PIN(27, APB2, B, 1),
  114. __STM32_PIN(28, APB2, B, 2),
  115. __STM32_PIN(29, APB2, B, 10),
  116. __STM32_PIN(30, APB2, B, 11),
  117. __STM32_PIN_DEFAULT,
  118. __STM32_PIN_DEFAULT,
  119. __STM32_PIN(33, APB2, B, 12),
  120. __STM32_PIN(34, APB2, B, 13),
  121. __STM32_PIN(35, APB2, B, 14),
  122. __STM32_PIN(36, APB2, B, 15),
  123. __STM32_PIN(37, APB2, C, 6),
  124. __STM32_PIN(38, APB2, C, 7),
  125. __STM32_PIN(39, APB2, C, 8),
  126. __STM32_PIN(40, APB2, C, 9),
  127. __STM32_PIN(41, APB2, A, 8),
  128. __STM32_PIN(42, APB2, A, 9),
  129. __STM32_PIN(43, APB2, A, 10),
  130. __STM32_PIN(44, APB2, A, 11),
  131. __STM32_PIN(45, APB2, A, 12),
  132. __STM32_PIN(46, APB2, A, 13),
  133. __STM32_PIN_DEFAULT,
  134. __STM32_PIN_DEFAULT,
  135. __STM32_PIN(49, APB2, A, 14),
  136. __STM32_PIN(50, APB2, A, 15),
  137. __STM32_PIN(51, APB2, C, 10),
  138. __STM32_PIN(52, APB2, C, 11),
  139. __STM32_PIN(53, APB2, C, 12),
  140. __STM32_PIN(54, APB2, D, 2),
  141. __STM32_PIN(55, APB2, B, 3),
  142. __STM32_PIN(56, APB2, B, 4),
  143. __STM32_PIN(57, APB2, B, 5),
  144. __STM32_PIN(58, APB2, B, 6),
  145. __STM32_PIN(59, APB2, B, 7),
  146. __STM32_PIN_DEFAULT,
  147. __STM32_PIN(61, APB2, B, 8),
  148. __STM32_PIN(62, APB2, B, 9),
  149. __STM32_PIN_DEFAULT,
  150. __STM32_PIN_DEFAULT,
  151. #endif
  152. #if (STM32F10X_PIN_NUMBERS == 100)
  153. __STM32_PIN_DEFAULT,
  154. __STM32_PIN(1, APB2, E, 2),
  155. __STM32_PIN(2, APB2, E, 3),
  156. __STM32_PIN(3, APB2, E, 4),
  157. __STM32_PIN(4, APB2, E, 5),
  158. __STM32_PIN(5, APB2, E, 6),
  159. __STM32_PIN_DEFAULT,
  160. __STM32_PIN(7, APB2, C, 13),
  161. __STM32_PIN(8, APB2, C, 14),
  162. __STM32_PIN(9, APB2, C, 15),
  163. __STM32_PIN_DEFAULT,
  164. __STM32_PIN_DEFAULT,
  165. __STM32_PIN_DEFAULT,
  166. __STM32_PIN_DEFAULT,
  167. __STM32_PIN_DEFAULT,
  168. __STM32_PIN(15, APB2, C, 0),
  169. __STM32_PIN(16, APB2, C, 1),
  170. __STM32_PIN(17, APB2, C, 2),
  171. __STM32_PIN(18, APB2, C, 3),
  172. __STM32_PIN_DEFAULT,
  173. __STM32_PIN_DEFAULT,
  174. __STM32_PIN_DEFAULT,
  175. __STM32_PIN_DEFAULT,
  176. __STM32_PIN(23, APB2, A, 0),
  177. __STM32_PIN(24, APB2, A, 1),
  178. __STM32_PIN(25, APB2, A, 2),
  179. __STM32_PIN(26, APB2, A, 3),
  180. __STM32_PIN_DEFAULT,
  181. __STM32_PIN_DEFAULT,
  182. __STM32_PIN(29, APB2, A, 4),
  183. __STM32_PIN(30, APB2, A, 5),
  184. __STM32_PIN(31, APB2, A, 6),
  185. __STM32_PIN(32, APB2, A, 7),
  186. __STM32_PIN(33, APB2, C, 4),
  187. __STM32_PIN(34, APB2, C, 5),
  188. __STM32_PIN(35, APB2, B, 0),
  189. __STM32_PIN(36, APB2, B, 1),
  190. __STM32_PIN(37, APB2, B, 2),
  191. __STM32_PIN(38, APB2, E, 7),
  192. __STM32_PIN(39, APB2, E, 8),
  193. __STM32_PIN(40, APB2, E, 9),
  194. __STM32_PIN(41, APB2, E, 10),
  195. __STM32_PIN(42, APB2, E, 11),
  196. __STM32_PIN(43, APB2, E, 12),
  197. __STM32_PIN(44, APB2, E, 13),
  198. __STM32_PIN(45, APB2, E, 14),
  199. __STM32_PIN(46, APB2, E, 15),
  200. __STM32_PIN(47, APB2, B, 10),
  201. __STM32_PIN(48, APB2, B, 11),
  202. __STM32_PIN_DEFAULT,
  203. __STM32_PIN_DEFAULT,
  204. __STM32_PIN(51, APB2, B, 12),
  205. __STM32_PIN(52, APB2, B, 13),
  206. __STM32_PIN(53, APB2, B, 14),
  207. __STM32_PIN(54, APB2, B, 15),
  208. __STM32_PIN(55, APB2, D, 8),
  209. __STM32_PIN(56, APB2, D, 9),
  210. __STM32_PIN(57, APB2, D, 10),
  211. __STM32_PIN(58, APB2, D, 11),
  212. __STM32_PIN(59, APB2, D, 12),
  213. __STM32_PIN(60, APB2, D, 13),
  214. __STM32_PIN(61, APB2, D, 14),
  215. __STM32_PIN(62, APB2, D, 15),
  216. __STM32_PIN(63, APB2, C, 6),
  217. __STM32_PIN(64, APB2, C, 7),
  218. __STM32_PIN(65, APB2, C, 8),
  219. __STM32_PIN(66, APB2, C, 9),
  220. __STM32_PIN(67, APB2, A, 8),
  221. __STM32_PIN(68, APB2, A, 9),
  222. __STM32_PIN(69, APB2, A, 10),
  223. __STM32_PIN(70, APB2, A, 11),
  224. __STM32_PIN(71, APB2, A, 12),
  225. __STM32_PIN(72, APB2, A, 13),
  226. __STM32_PIN_DEFAULT,
  227. __STM32_PIN_DEFAULT,
  228. __STM32_PIN_DEFAULT,
  229. __STM32_PIN(76, APB2, A, 14),
  230. __STM32_PIN(77, APB2, A, 15),
  231. __STM32_PIN(78, APB2, C, 10),
  232. __STM32_PIN(79, APB2, C, 11),
  233. __STM32_PIN(80, APB2, C, 12),
  234. __STM32_PIN(81, APB2, D, 0),
  235. __STM32_PIN(82, APB2, D, 1),
  236. __STM32_PIN(83, APB2, D, 2),
  237. __STM32_PIN(84, APB2, D, 3),
  238. __STM32_PIN(85, APB2, D, 4),
  239. __STM32_PIN(86, APB2, D, 5),
  240. __STM32_PIN(87, APB2, D, 6),
  241. __STM32_PIN(88, APB2, D, 7),
  242. __STM32_PIN(89, APB2, B, 3),
  243. __STM32_PIN(90, APB2, B, 4),
  244. __STM32_PIN(91, APB2, B, 5),
  245. __STM32_PIN(92, APB2, B, 6),
  246. __STM32_PIN(93, APB2, B, 7),
  247. __STM32_PIN_DEFAULT,
  248. __STM32_PIN(95, APB2, B, 8),
  249. __STM32_PIN(96, APB2, B, 9),
  250. __STM32_PIN(97, APB2, E, 0),
  251. __STM32_PIN(98, APB2, E, 1),
  252. __STM32_PIN_DEFAULT,
  253. __STM32_PIN_DEFAULT,
  254. #endif
  255. #if (STM32F10X_PIN_NUMBERS == 144)
  256. __STM32_PIN_DEFAULT,
  257. __STM32_PIN(1, APB2, E, 2),
  258. __STM32_PIN(2, APB2, E, 3),
  259. __STM32_PIN(3, APB2, E, 4),
  260. __STM32_PIN(4, APB2, E, 5),
  261. __STM32_PIN(5, APB2, E, 6),
  262. __STM32_PIN_DEFAULT,
  263. __STM32_PIN(7, APB2, C, 13),
  264. __STM32_PIN(8, APB2, C, 14),
  265. __STM32_PIN(9, APB2, C, 15),
  266. __STM32_PIN(10, APB2, F, 0),
  267. __STM32_PIN(11, APB2, F, 1),
  268. __STM32_PIN(12, APB2, F, 2),
  269. __STM32_PIN(13, APB2, F, 3),
  270. __STM32_PIN(14, APB2, F, 4),
  271. __STM32_PIN(15, APB2, F, 5),
  272. __STM32_PIN_DEFAULT,
  273. __STM32_PIN_DEFAULT,
  274. __STM32_PIN(18, APB2, F, 6),
  275. __STM32_PIN(19, APB2, F, 7),
  276. __STM32_PIN(20, APB2, F, 8),
  277. __STM32_PIN(21, APB2, F, 9),
  278. __STM32_PIN(22, APB2, F, 10),
  279. __STM32_PIN_DEFAULT,
  280. __STM32_PIN_DEFAULT,
  281. __STM32_PIN_DEFAULT,
  282. __STM32_PIN(26, APB2, C, 0),
  283. __STM32_PIN(27, APB2, C, 1),
  284. __STM32_PIN(28, APB2, C, 2),
  285. __STM32_PIN(29, APB2, C, 3),
  286. __STM32_PIN_DEFAULT,
  287. __STM32_PIN_DEFAULT,
  288. __STM32_PIN_DEFAULT,
  289. __STM32_PIN_DEFAULT,
  290. __STM32_PIN(34, APB2, A, 0),
  291. __STM32_PIN(35, APB2, A, 1),
  292. __STM32_PIN(36, APB2, A, 2),
  293. __STM32_PIN(37, APB2, A, 3),
  294. __STM32_PIN_DEFAULT,
  295. __STM32_PIN_DEFAULT,
  296. __STM32_PIN(40, APB2, A, 4),
  297. __STM32_PIN(41, APB2, A, 5),
  298. __STM32_PIN(42, APB2, A, 6),
  299. __STM32_PIN(43, APB2, A, 7),
  300. __STM32_PIN(44, APB2, C, 4),
  301. __STM32_PIN(45, APB2, C, 5),
  302. __STM32_PIN(46, APB2, B, 0),
  303. __STM32_PIN(47, APB2, B, 1),
  304. __STM32_PIN(48, APB2, B, 2),
  305. __STM32_PIN(49, APB2, F, 11),
  306. __STM32_PIN(50, APB2, F, 12),
  307. __STM32_PIN_DEFAULT,
  308. __STM32_PIN_DEFAULT,
  309. __STM32_PIN(53, APB2, F, 13),
  310. __STM32_PIN(54, APB2, F, 14),
  311. __STM32_PIN(55, APB2, F, 15),
  312. __STM32_PIN(56, APB2, G, 0),
  313. __STM32_PIN(57, APB2, G, 1),
  314. __STM32_PIN(58, APB2, E, 7),
  315. __STM32_PIN(59, APB2, E, 8),
  316. __STM32_PIN(60, APB2, E, 9),
  317. __STM32_PIN_DEFAULT,
  318. __STM32_PIN_DEFAULT,
  319. __STM32_PIN(63, APB2, E, 10),
  320. __STM32_PIN(64, APB2, E, 11),
  321. __STM32_PIN(65, APB2, E, 12),
  322. __STM32_PIN(66, APB2, E, 13),
  323. __STM32_PIN(67, APB2, E, 14),
  324. __STM32_PIN(68, APB2, E, 15),
  325. __STM32_PIN(69, APB2, B, 10),
  326. __STM32_PIN(70, APB2, B, 11),
  327. __STM32_PIN_DEFAULT,
  328. __STM32_PIN_DEFAULT,
  329. __STM32_PIN(73, APB2, B, 12),
  330. __STM32_PIN(74, APB2, B, 13),
  331. __STM32_PIN(75, APB2, B, 14),
  332. __STM32_PIN(76, APB2, B, 15),
  333. __STM32_PIN(77, APB2, D, 8),
  334. __STM32_PIN(78, APB2, D, 9),
  335. __STM32_PIN(79, APB2, D, 10),
  336. __STM32_PIN(80, APB2, D, 11),
  337. __STM32_PIN(81, APB2, D, 12),
  338. __STM32_PIN(82, APB2, D, 13),
  339. __STM32_PIN_DEFAULT,
  340. __STM32_PIN_DEFAULT,
  341. __STM32_PIN(85, APB2, D, 14),
  342. __STM32_PIN(86, APB2, D, 15),
  343. __STM32_PIN(87, APB2, G, 2),
  344. __STM32_PIN(88, APB2, G, 3),
  345. __STM32_PIN(89, APB2, G, 4),
  346. __STM32_PIN(90, APB2, G, 5),
  347. __STM32_PIN(91, APB2, G, 6),
  348. __STM32_PIN(92, APB2, G, 7),
  349. __STM32_PIN(93, APB2, G, 8),
  350. __STM32_PIN_DEFAULT,
  351. __STM32_PIN_DEFAULT,
  352. __STM32_PIN(96, APB2, C, 6),
  353. __STM32_PIN(97, APB2, C, 7),
  354. __STM32_PIN(98, APB2, C, 8),
  355. __STM32_PIN(99, APB2, C, 9),
  356. __STM32_PIN(100, APB2, A, 8),
  357. __STM32_PIN(101, APB2, A, 9),
  358. __STM32_PIN(102, APB2, A, 10),
  359. __STM32_PIN(103, APB2, A, 11),
  360. __STM32_PIN(104, APB2, A, 12),
  361. __STM32_PIN(105, APB2, A, 13),
  362. __STM32_PIN_DEFAULT,
  363. __STM32_PIN_DEFAULT,
  364. __STM32_PIN_DEFAULT,
  365. __STM32_PIN(109, APB2, A, 14),
  366. __STM32_PIN(110, APB2, A, 15),
  367. __STM32_PIN(111, APB2, C, 10),
  368. __STM32_PIN(112, APB2, C, 11),
  369. __STM32_PIN(113, APB2, C, 12),
  370. __STM32_PIN(114, APB2, D, 0),
  371. __STM32_PIN(115, APB2, D, 1),
  372. __STM32_PIN(116, APB2, D, 2),
  373. __STM32_PIN(117, APB2, D, 3),
  374. __STM32_PIN(118, APB2, D, 4),
  375. __STM32_PIN(119, APB2, D, 5),
  376. __STM32_PIN_DEFAULT,
  377. __STM32_PIN_DEFAULT,
  378. __STM32_PIN(122, APB2, D, 6),
  379. __STM32_PIN(123, APB2, D, 7),
  380. __STM32_PIN(124, APB2, G, 9),
  381. __STM32_PIN(125, APB2, G, 10),
  382. __STM32_PIN(126, APB2, G, 11),
  383. __STM32_PIN(127, APB2, G, 12),
  384. __STM32_PIN(128, APB2, G, 13),
  385. __STM32_PIN(129, APB2, G, 14),
  386. __STM32_PIN_DEFAULT,
  387. __STM32_PIN_DEFAULT,
  388. __STM32_PIN(132, APB2, G, 15),
  389. __STM32_PIN(133, APB2, B, 3),
  390. __STM32_PIN(134, APB2, B, 4),
  391. __STM32_PIN(135, APB2, B, 5),
  392. __STM32_PIN(136, APB2, B, 6),
  393. __STM32_PIN(137, APB2, B, 7),
  394. __STM32_PIN_DEFAULT,
  395. __STM32_PIN(139, APB2, B, 8),
  396. __STM32_PIN(140, APB2, B, 9),
  397. __STM32_PIN(141, APB2, E, 0),
  398. __STM32_PIN(142, APB2, E, 1),
  399. __STM32_PIN_DEFAULT,
  400. __STM32_PIN_DEFAULT,
  401. #endif
  402. };
  403. struct pin_irq_map
  404. {
  405. rt_uint16_t pinbit;
  406. rt_uint32_t irqbit;
  407. enum IRQn irqno;
  408. };
  409. static const struct pin_irq_map pin_irq_map[] =
  410. {
  411. {GPIO_Pin_0, EXTI_Line0, EXTI0_IRQn },
  412. {GPIO_Pin_1, EXTI_Line1, EXTI1_IRQn },
  413. {GPIO_Pin_2, EXTI_Line2, EXTI2_IRQn },
  414. {GPIO_Pin_3, EXTI_Line3, EXTI3_IRQn },
  415. {GPIO_Pin_4, EXTI_Line4, EXTI4_IRQn },
  416. {GPIO_Pin_5, EXTI_Line5, EXTI9_5_IRQn },
  417. {GPIO_Pin_6, EXTI_Line6, EXTI9_5_IRQn },
  418. {GPIO_Pin_7, EXTI_Line7, EXTI9_5_IRQn },
  419. {GPIO_Pin_8, EXTI_Line8, EXTI9_5_IRQn },
  420. {GPIO_Pin_9, EXTI_Line9, EXTI9_5_IRQn },
  421. {GPIO_Pin_10, EXTI_Line10, EXTI15_10_IRQn},
  422. {GPIO_Pin_11, EXTI_Line11, EXTI15_10_IRQn},
  423. {GPIO_Pin_12, EXTI_Line12, EXTI15_10_IRQn},
  424. {GPIO_Pin_13, EXTI_Line13, EXTI15_10_IRQn},
  425. {GPIO_Pin_14, EXTI_Line14, EXTI15_10_IRQn},
  426. {GPIO_Pin_15, EXTI_Line15, EXTI15_10_IRQn},
  427. };
  428. struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  429. {
  430. {-1, 0, RT_NULL, RT_NULL},
  431. {-1, 0, RT_NULL, RT_NULL},
  432. {-1, 0, RT_NULL, RT_NULL},
  433. {-1, 0, RT_NULL, RT_NULL},
  434. {-1, 0, RT_NULL, RT_NULL},
  435. {-1, 0, RT_NULL, RT_NULL},
  436. {-1, 0, RT_NULL, RT_NULL},
  437. {-1, 0, RT_NULL, RT_NULL},
  438. {-1, 0, RT_NULL, RT_NULL},
  439. {-1, 0, RT_NULL, RT_NULL},
  440. {-1, 0, RT_NULL, RT_NULL},
  441. {-1, 0, RT_NULL, RT_NULL},
  442. {-1, 0, RT_NULL, RT_NULL},
  443. {-1, 0, RT_NULL, RT_NULL},
  444. {-1, 0, RT_NULL, RT_NULL},
  445. {-1, 0, RT_NULL, RT_NULL},
  446. };
  447. #define ITEM_NUM(items) sizeof(items)/sizeof(items[0])
  448. const struct pin_index *get_pin(uint8_t pin)
  449. {
  450. const struct pin_index *index;
  451. if (pin < ITEM_NUM(pins))
  452. {
  453. index = &pins[pin];
  454. if (index->index == -1)
  455. index = RT_NULL;
  456. }
  457. else
  458. {
  459. index = RT_NULL;
  460. }
  461. return index;
  462. };
  463. void stm32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  464. {
  465. const struct pin_index *index;
  466. index = get_pin(pin);
  467. if (index == RT_NULL)
  468. {
  469. return;
  470. }
  471. if (value == PIN_LOW)
  472. {
  473. GPIO_ResetBits(index->gpio, index->pin);
  474. }
  475. else
  476. {
  477. GPIO_SetBits(index->gpio, index->pin);
  478. }
  479. }
  480. int stm32_pin_read(rt_device_t dev, rt_base_t pin)
  481. {
  482. int value;
  483. const struct pin_index *index;
  484. value = PIN_LOW;
  485. index = get_pin(pin);
  486. if (index == RT_NULL)
  487. {
  488. return value;
  489. }
  490. if (GPIO_ReadInputDataBit(index->gpio, index->pin) == Bit_RESET)
  491. {
  492. value = PIN_LOW;
  493. }
  494. else
  495. {
  496. value = PIN_HIGH;
  497. }
  498. return value;
  499. }
  500. void stm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  501. {
  502. const struct pin_index *index;
  503. GPIO_InitTypeDef GPIO_InitStructure;
  504. index = get_pin(pin);
  505. if (index == RT_NULL)
  506. {
  507. return;
  508. }
  509. /* GPIO Periph clock enable */
  510. RCC_APB2PeriphClockCmd(index->rcc, ENABLE);
  511. /* Configure GPIO_InitStructure */
  512. GPIO_InitStructure.GPIO_Pin = index->pin;
  513. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Out_PP;
  514. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_50MHz;
  515. if (mode == PIN_MODE_OUTPUT)
  516. {
  517. /* output setting */
  518. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Out_PP;
  519. }
  520. else if (mode == PIN_MODE_INPUT)
  521. {
  522. /* input setting: not pull. */
  523. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  524. }
  525. else if (mode == PIN_MODE_INPUT_PULLUP)
  526. {
  527. /* input setting: pull up. */
  528. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPU;
  529. }
  530. else
  531. {
  532. /* input setting:default. */
  533. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPD;
  534. }
  535. GPIO_Init(index->gpio, &GPIO_InitStructure);
  536. }
  537. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  538. {
  539. int i;
  540. for(i = 0; i < 32; i++)
  541. {
  542. if((0x01 << i) == bit)
  543. {
  544. return i;
  545. }
  546. }
  547. return -1;
  548. }
  549. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  550. {
  551. rt_int32_t mapindex = bit2bitno(pinbit);
  552. if(mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  553. {
  554. return RT_NULL;
  555. }
  556. return &pin_irq_map[mapindex];
  557. };
  558. rt_err_t stm32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  559. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  560. {
  561. const struct pin_index *index;
  562. rt_base_t level;
  563. rt_int32_t irqindex = -1;
  564. index = get_pin(pin);
  565. if (index == RT_NULL)
  566. {
  567. return RT_ENOSYS;
  568. }
  569. irqindex = bit2bitno(index->pin);
  570. if(irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  571. {
  572. return RT_ENOSYS;
  573. }
  574. level = rt_hw_interrupt_disable();
  575. if(pin_irq_hdr_tab[irqindex].pin == pin &&
  576. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  577. pin_irq_hdr_tab[irqindex].mode == mode &&
  578. pin_irq_hdr_tab[irqindex].args == args
  579. )
  580. {
  581. rt_hw_interrupt_enable(level);
  582. return RT_EOK;
  583. }
  584. if(pin_irq_hdr_tab[irqindex].pin != -1)
  585. {
  586. rt_hw_interrupt_enable(level);
  587. return RT_EBUSY;
  588. }
  589. pin_irq_hdr_tab[irqindex].pin = pin;
  590. pin_irq_hdr_tab[irqindex].hdr = hdr;
  591. pin_irq_hdr_tab[irqindex].mode = mode;
  592. pin_irq_hdr_tab[irqindex].args = args;
  593. rt_hw_interrupt_enable(level);
  594. return RT_EOK;
  595. }
  596. rt_err_t stm32_pin_dettach_irq(struct rt_device *device, rt_int32_t pin)
  597. {
  598. const struct pin_index *index;
  599. rt_base_t level;
  600. rt_int32_t irqindex = -1;
  601. index = get_pin(pin);
  602. if (index == RT_NULL)
  603. {
  604. return RT_ENOSYS;
  605. }
  606. irqindex = bit2bitno(index->pin);
  607. if(irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  608. {
  609. return RT_ENOSYS;
  610. }
  611. level = rt_hw_interrupt_disable();
  612. if(pin_irq_hdr_tab[irqindex].pin == -1)
  613. {
  614. rt_hw_interrupt_enable(level);
  615. return RT_EOK;
  616. }
  617. pin_irq_hdr_tab[irqindex].pin = -1;
  618. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  619. pin_irq_hdr_tab[irqindex].mode = 0;
  620. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  621. rt_hw_interrupt_enable(level);
  622. return RT_EOK;
  623. }
  624. rt_err_t stm32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  625. rt_uint32_t enabled)
  626. {
  627. const struct pin_index *index;
  628. const struct pin_irq_map *irqmap;
  629. rt_base_t level;
  630. rt_int32_t irqindex = -1;
  631. GPIO_InitTypeDef GPIO_InitStructure;
  632. NVIC_InitTypeDef NVIC_InitStructure;
  633. EXTI_InitTypeDef EXTI_InitStructure;
  634. index = get_pin(pin);
  635. if (index == RT_NULL)
  636. {
  637. return RT_ENOSYS;
  638. }
  639. if(enabled == PIN_IRQ_ENABLE)
  640. {
  641. irqindex = bit2bitno(index->pin);
  642. if(irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  643. {
  644. return RT_ENOSYS;
  645. }
  646. level = rt_hw_interrupt_disable();
  647. if(pin_irq_hdr_tab[irqindex].pin == -1)
  648. {
  649. rt_hw_interrupt_enable(level);
  650. return RT_ENOSYS;
  651. }
  652. irqmap = &pin_irq_map[irqindex];
  653. /* GPIO Periph clock enable */
  654. RCC_APB2PeriphClockCmd(index->rcc, ENABLE);
  655. /* Configure GPIO_InitStructure */
  656. GPIO_InitStructure.GPIO_Pin = index->pin;
  657. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPU;
  658. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_50MHz;
  659. GPIO_Init(index->gpio, &GPIO_InitStructure);
  660. NVIC_InitStructure.NVIC_IRQChannel= irqmap->irqno;
  661. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority= 2;
  662. NVIC_InitStructure.NVIC_IRQChannelSubPriority= 2;
  663. NVIC_InitStructure.NVIC_IRQChannelCmd=ENABLE;
  664. NVIC_Init(&NVIC_InitStructure);
  665. EXTI_InitStructure.EXTI_Line = irqmap->irqbit;
  666. EXTI_InitStructure.EXTI_Mode = EXTI_Mode_Interrupt;
  667. switch(pin_irq_hdr_tab[irqindex].mode)
  668. {
  669. case PIN_IRQ_MODE_RISING:
  670. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising;
  671. break;
  672. case PIN_IRQ_MODE_FALLING:
  673. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Falling;
  674. break;
  675. case PIN_IRQ_MODE_RISING_FALLING:
  676. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising_Falling;
  677. break;
  678. }
  679. EXTI_InitStructure.EXTI_LineCmd = ENABLE;
  680. EXTI_Init(&EXTI_InitStructure);
  681. rt_hw_interrupt_enable(level);
  682. }
  683. else if(enabled == PIN_IRQ_DISABLE)
  684. {
  685. irqmap = get_pin_irq_map(index->pin);
  686. if(irqmap == RT_NULL)
  687. {
  688. return RT_ENOSYS;
  689. }
  690. EXTI_InitStructure.EXTI_Line = irqmap->irqbit;
  691. EXTI_InitStructure.EXTI_Mode = EXTI_Mode_Interrupt;
  692. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising;
  693. EXTI_InitStructure.EXTI_LineCmd = DISABLE;
  694. EXTI_Init(&EXTI_InitStructure);
  695. }
  696. else
  697. {
  698. return RT_ENOSYS;
  699. }
  700. return RT_EOK;
  701. }
  702. const static struct rt_pin_ops _stm32_pin_ops =
  703. {
  704. stm32_pin_mode,
  705. stm32_pin_write,
  706. stm32_pin_read,
  707. stm32_pin_attach_irq,
  708. stm32_pin_dettach_irq,
  709. stm32_pin_irq_enable,
  710. };
  711. int stm32_hw_pin_init(void)
  712. {
  713. int result;
  714. result = rt_device_pin_register("pin", &_stm32_pin_ops, RT_NULL);
  715. return result;
  716. }
  717. INIT_BOARD_EXPORT(stm32_hw_pin_init);
  718. rt_inline void pin_irq_hdr(int irqno)
  719. {
  720. EXTI_ClearITPendingBit(pin_irq_map[irqno].irqno);
  721. if(pin_irq_hdr_tab[irqno].hdr)
  722. {
  723. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  724. }
  725. }
  726. void EXTI0_IRQHandler(void)
  727. {
  728. /* enter interrupt */
  729. rt_interrupt_enter();
  730. pin_irq_hdr(0);
  731. /* leave interrupt */
  732. rt_interrupt_leave();
  733. }
  734. void EXTI1_IRQHandler(void)
  735. {
  736. /* enter interrupt */
  737. rt_interrupt_enter();
  738. pin_irq_hdr(1);
  739. /* leave interrupt */
  740. rt_interrupt_leave();
  741. }
  742. void EXTI2_IRQHandler(void)
  743. {
  744. /* enter interrupt */
  745. rt_interrupt_enter();
  746. pin_irq_hdr(2);
  747. /* leave interrupt */
  748. rt_interrupt_leave();
  749. }
  750. void EXTI3_IRQHandler(void)
  751. {
  752. /* enter interrupt */
  753. rt_interrupt_enter();
  754. pin_irq_hdr(3);
  755. /* leave interrupt */
  756. rt_interrupt_leave();
  757. }
  758. void EXTI4_IRQHandler(void)
  759. {
  760. /* enter interrupt */
  761. rt_interrupt_enter();
  762. pin_irq_hdr(4);
  763. /* leave interrupt */
  764. rt_interrupt_leave();
  765. }
  766. void EXTI9_5_IRQHandler(void)
  767. {
  768. /* enter interrupt */
  769. rt_interrupt_enter();
  770. if(EXTI_GetITStatus(EXTI_Line5) != RESET)
  771. {
  772. pin_irq_hdr(5);
  773. }
  774. if(EXTI_GetITStatus(EXTI_Line6) != RESET)
  775. {
  776. pin_irq_hdr(6);
  777. }
  778. if(EXTI_GetITStatus(EXTI_Line7) != RESET)
  779. {
  780. pin_irq_hdr(7);
  781. }
  782. if(EXTI_GetITStatus(EXTI_Line8) != RESET)
  783. {
  784. pin_irq_hdr(8);
  785. }
  786. if(EXTI_GetITStatus(EXTI_Line9) != RESET)
  787. {
  788. pin_irq_hdr(9);
  789. }
  790. /* leave interrupt */
  791. rt_interrupt_leave();
  792. }
  793. void EXTI15_10_IRQHandler(void)
  794. {
  795. /* enter interrupt */
  796. rt_interrupt_enter();
  797. if(EXTI_GetITStatus(EXTI_Line10) != RESET)
  798. {
  799. pin_irq_hdr(10);
  800. }
  801. if(EXTI_GetITStatus(EXTI_Line11) != RESET)
  802. {
  803. pin_irq_hdr(11);
  804. }
  805. if(EXTI_GetITStatus(EXTI_Line12) != RESET)
  806. {
  807. pin_irq_hdr(12);
  808. }
  809. if(EXTI_GetITStatus(EXTI_Line13) != RESET)
  810. {
  811. pin_irq_hdr(13);
  812. }
  813. if(EXTI_GetITStatus(EXTI_Line14) != RESET)
  814. {
  815. pin_irq_hdr(14);
  816. }
  817. if(EXTI_GetITStatus(EXTI_Line15) != RESET)
  818. {
  819. pin_irq_hdr(15);
  820. }
  821. /* leave interrupt */
  822. rt_interrupt_leave();
  823. }
  824. #endif