drv_gpio.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388
  1. /*
  2. * Copyright (c) 2006-2024 RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-07-1 Rbb666 first version
  9. */
  10. #include "drv_gpio.h"
  11. #ifdef RT_USING_PIN
  12. #define PIN_GET(pin) ((uint8_t)(((uint8_t)pin) & 0x07U))
  13. #define PORT_GET(pin) ((uint8_t)(((uint8_t)pin) >> 3U))
  14. #if defined(SOC_XMC7200D_E272K8384AA)
  15. #define __IFX_PORT_MAX 35u
  16. #else
  17. #define __IFX_PORT_MAX 14u
  18. #endif
  19. #define PIN_IFXPORT_MAX __IFX_PORT_MAX
  20. static cyhal_gpio_callback_data_t irq_cb_data[PIN_IFXPORT_MAX];
  21. static struct pin_irq_map pin_irq_map[] =
  22. {
  23. {CYHAL_PORT_0, ioss_interrupts_gpio_0_IRQn},
  24. #if !defined(SOC_CY8C6245LQI_S3D72) && !defined(SOC_CY8C6244LQI_S4D92)
  25. {CYHAL_PORT_1, ioss_interrupts_gpio_1_IRQn},
  26. #endif
  27. {CYHAL_PORT_2, ioss_interrupts_gpio_2_IRQn},
  28. {CYHAL_PORT_3, ioss_interrupts_gpio_3_IRQn},
  29. #if !defined(SOC_CY8C6245LQI_S3D72) && !defined(SOC_CY8C6244LQI_S4D92)
  30. {CYHAL_PORT_4, ioss_interrupts_gpio_4_IRQn},
  31. #endif
  32. {CYHAL_PORT_5, ioss_interrupts_gpio_5_IRQn},
  33. {CYHAL_PORT_6, ioss_interrupts_gpio_6_IRQn},
  34. {CYHAL_PORT_7, ioss_interrupts_gpio_7_IRQn},
  35. {CYHAL_PORT_8, ioss_interrupts_gpio_8_IRQn},
  36. {CYHAL_PORT_9, ioss_interrupts_gpio_9_IRQn},
  37. {CYHAL_PORT_10, ioss_interrupts_gpio_10_IRQn},
  38. {CYHAL_PORT_11, ioss_interrupts_gpio_11_IRQn},
  39. {CYHAL_PORT_12, ioss_interrupts_gpio_12_IRQn},
  40. #if !defined(SOC_CY8C6245LQI_S3D72) && !defined(SOC_CY8C6244LQI_S4D92)
  41. {CYHAL_PORT_13, ioss_interrupts_gpio_13_IRQn},
  42. #endif
  43. {CYHAL_PORT_14, ioss_interrupts_gpio_14_IRQn},
  44. #if defined(SOC_XMC7200D_E272K8384AA)
  45. {CYHAL_PORT_15, ioss_interrupts_gpio_15_IRQn},
  46. {CYHAL_PORT_16, ioss_interrupts_gpio_16_IRQn},
  47. {CYHAL_PORT_17, ioss_interrupts_gpio_17_IRQn},
  48. {CYHAL_PORT_18, ioss_interrupts_gpio_18_IRQn},
  49. {CYHAL_PORT_19, ioss_interrupts_gpio_19_IRQn},
  50. {CYHAL_PORT_20, ioss_interrupts_gpio_20_IRQn},
  51. {CYHAL_PORT_21, ioss_interrupts_gpio_21_IRQn},
  52. {CYHAL_PORT_22, ioss_interrupts_gpio_23_IRQn},
  53. {CYHAL_PORT_24, ioss_interrupts_gpio_24_IRQn},
  54. {CYHAL_PORT_25, ioss_interrupts_gpio_25_IRQn},
  55. {CYHAL_PORT_26, ioss_interrupts_gpio_26_IRQn},
  56. {CYHAL_PORT_27, ioss_interrupts_gpio_27_IRQn},
  57. {CYHAL_PORT_28, ioss_interrupts_gpio_28_IRQn},
  58. {CYHAL_PORT_29, ioss_interrupts_gpio_29_IRQn},
  59. {CYHAL_PORT_30, ioss_interrupts_gpio_30_IRQn},
  60. {CYHAL_PORT_31, ioss_interrupts_gpio_31_IRQn},
  61. {CYHAL_PORT_32, ioss_interrupts_gpio_32_IRQn},
  62. {CYHAL_PORT_33, ioss_interrupts_gpio_33_IRQn},
  63. {CYHAL_PORT_34, ioss_interrupts_gpio_34_IRQn},
  64. #endif
  65. };
  66. static struct rt_pin_irq_hdr pin_irq_handler_tab[] =
  67. {
  68. {-1, 0, RT_NULL, RT_NULL},
  69. {-1, 0, RT_NULL, RT_NULL},
  70. {-1, 0, RT_NULL, RT_NULL},
  71. {-1, 0, RT_NULL, RT_NULL},
  72. {-1, 0, RT_NULL, RT_NULL},
  73. {-1, 0, RT_NULL, RT_NULL},
  74. {-1, 0, RT_NULL, RT_NULL},
  75. {-1, 0, RT_NULL, RT_NULL},
  76. {-1, 0, RT_NULL, RT_NULL},
  77. {-1, 0, RT_NULL, RT_NULL},
  78. {-1, 0, RT_NULL, RT_NULL},
  79. {-1, 0, RT_NULL, RT_NULL},
  80. {-1, 0, RT_NULL, RT_NULL},
  81. {-1, 0, RT_NULL, RT_NULL},
  82. {-1, 0, RT_NULL, RT_NULL},
  83. {-1, 0, RT_NULL, RT_NULL},
  84. #if defined(SOC_XMC7200D_E272K8384AA)
  85. {-1, 0, RT_NULL, RT_NULL},
  86. {-1, 0, RT_NULL, RT_NULL},
  87. {-1, 0, RT_NULL, RT_NULL},
  88. {-1, 0, RT_NULL, RT_NULL},
  89. {-1, 0, RT_NULL, RT_NULL},
  90. {-1, 0, RT_NULL, RT_NULL},
  91. {-1, 0, RT_NULL, RT_NULL},
  92. {-1, 0, RT_NULL, RT_NULL},
  93. {-1, 0, RT_NULL, RT_NULL},
  94. {-1, 0, RT_NULL, RT_NULL},
  95. {-1, 0, RT_NULL, RT_NULL},
  96. {-1, 0, RT_NULL, RT_NULL},
  97. {-1, 0, RT_NULL, RT_NULL},
  98. {-1, 0, RT_NULL, RT_NULL},
  99. {-1, 0, RT_NULL, RT_NULL},
  100. {-1, 0, RT_NULL, RT_NULL},
  101. {-1, 0, RT_NULL, RT_NULL},
  102. {-1, 0, RT_NULL, RT_NULL},
  103. {-1, 0, RT_NULL, RT_NULL},
  104. #endif
  105. };
  106. rt_inline void pin_irq_handler(int irqno)
  107. {
  108. Cy_GPIO_ClearInterrupt(CYHAL_GET_PORTADDR(irqno), CYHAL_GET_PIN(irqno));
  109. if (pin_irq_handler_tab[irqno].hdr)
  110. {
  111. pin_irq_handler_tab[irqno].hdr(pin_irq_handler_tab[irqno].args);
  112. }
  113. }
  114. void gpio_exint_handler(uint16_t GPIO_Port)
  115. {
  116. pin_irq_handler(GPIO_Port);
  117. }
  118. /* interrupt callback definition*/
  119. static void irq_callback(void *callback_arg, cyhal_gpio_event_t event)
  120. {
  121. /* To avoid compiler warnings */
  122. (void) callback_arg;
  123. (void) event;
  124. /* enter interrupt */
  125. rt_interrupt_enter();
  126. gpio_exint_handler(*(rt_uint16_t *)callback_arg);
  127. /* leave interrupt */
  128. rt_interrupt_leave();
  129. }
  130. static void ifx_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  131. {
  132. rt_uint16_t gpio_pin;
  133. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  134. {
  135. gpio_pin = pin;
  136. }
  137. else
  138. {
  139. return;
  140. }
  141. switch (mode)
  142. {
  143. case PIN_MODE_OUTPUT:
  144. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_OUTPUT, CYHAL_GPIO_DRIVE_STRONG, true);
  145. break;
  146. case PIN_MODE_INPUT:
  147. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_INPUT, CYHAL_GPIO_DRIVE_NONE, false);
  148. break;
  149. case PIN_MODE_INPUT_PULLUP:
  150. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_BIDIRECTIONAL, CYHAL_GPIO_DRIVE_PULLUP, true);
  151. break;
  152. case PIN_MODE_INPUT_PULLDOWN:
  153. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_BIDIRECTIONAL, CYHAL_GPIO_DRIVE_PULLDOWN, false);
  154. break;
  155. case PIN_MODE_OUTPUT_OD:
  156. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_BIDIRECTIONAL, CYHAL_GPIO_DRIVE_PULLUP, true);
  157. break;
  158. }
  159. }
  160. static void ifx_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  161. {
  162. rt_uint16_t gpio_pin;
  163. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  164. {
  165. gpio_pin = pin;
  166. }
  167. else
  168. {
  169. return;
  170. }
  171. cyhal_gpio_write(gpio_pin, value);
  172. }
  173. static rt_ssize_t ifx_pin_read(struct rt_device *device, rt_base_t pin)
  174. {
  175. rt_uint16_t gpio_pin;
  176. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  177. {
  178. gpio_pin = pin;
  179. }
  180. else
  181. {
  182. return -RT_EINVAL;
  183. }
  184. return cyhal_gpio_read(gpio_pin);
  185. }
  186. static rt_err_t ifx_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  187. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  188. {
  189. rt_uint16_t gpio_port;
  190. rt_uint16_t gpio_pin;
  191. rt_base_t level;
  192. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  193. {
  194. gpio_port = PORT_GET(pin);
  195. gpio_pin = pin;
  196. }
  197. else
  198. {
  199. return -RT_ERROR;
  200. }
  201. level = rt_hw_interrupt_disable();
  202. if (pin_irq_handler_tab[gpio_port].pin == pin &&
  203. pin_irq_handler_tab[gpio_port].hdr == hdr &&
  204. pin_irq_handler_tab[gpio_port].mode == mode &&
  205. pin_irq_handler_tab[gpio_port].args == args)
  206. {
  207. rt_hw_interrupt_enable(level);
  208. return RT_EOK;
  209. }
  210. if (pin_irq_handler_tab[gpio_port].pin != -1)
  211. {
  212. rt_hw_interrupt_enable(level);
  213. return -RT_EBUSY;
  214. }
  215. pin_irq_handler_tab[gpio_port].pin = pin;
  216. pin_irq_handler_tab[gpio_port].hdr = hdr;
  217. pin_irq_handler_tab[gpio_port].mode = mode;
  218. pin_irq_handler_tab[gpio_port].args = args;
  219. rt_hw_interrupt_enable(level);
  220. return RT_EOK;
  221. }
  222. static rt_err_t ifx_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
  223. {
  224. rt_uint16_t gpio_port;
  225. rt_uint16_t gpio_pin;
  226. rt_base_t level;
  227. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  228. {
  229. gpio_port = PORT_GET(pin);
  230. gpio_pin = pin;
  231. }
  232. else
  233. {
  234. return -RT_ERROR;
  235. }
  236. level = rt_hw_interrupt_disable();
  237. if (pin_irq_handler_tab[gpio_port].pin == -1)
  238. {
  239. rt_hw_interrupt_enable(level);
  240. return RT_EOK;
  241. }
  242. pin_irq_handler_tab[gpio_port].pin = -1;
  243. pin_irq_handler_tab[gpio_port].hdr = RT_NULL;
  244. pin_irq_handler_tab[gpio_port].mode = 0;
  245. pin_irq_handler_tab[gpio_port].args = RT_NULL;
  246. rt_hw_interrupt_enable(level);
  247. return RT_EOK;
  248. }
  249. static rt_err_t ifx_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  250. rt_uint8_t enabled)
  251. {
  252. rt_uint16_t gpio_port;
  253. rt_uint16_t gpio_pin;
  254. rt_base_t level;
  255. rt_uint8_t pin_irq_mode;
  256. const struct pin_irq_map *irqmap;
  257. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  258. {
  259. gpio_port = PORT_GET(pin);
  260. gpio_pin = pin;
  261. }
  262. else
  263. {
  264. return -RT_ERROR;
  265. }
  266. if (enabled == PIN_IRQ_ENABLE)
  267. {
  268. level = rt_hw_interrupt_disable();
  269. if (pin_irq_handler_tab[gpio_port].pin == -1)
  270. {
  271. rt_hw_interrupt_enable(level);
  272. return -RT_EINVAL;
  273. }
  274. irqmap = &pin_irq_map[gpio_port];
  275. #if !defined(COMPONENT_CAT1C)
  276. IRQn_Type irqn = (IRQn_Type)(irqmap->irqno + PORT_GET(irqmap->port));
  277. irq_cb_data[irqn].callback = irq_callback;
  278. irq_cb_data[irqn].callback_arg = (rt_uint16_t *)&pin_irq_map[gpio_port].port;
  279. cyhal_gpio_register_callback(gpio_pin, &irq_cb_data[irqn]);
  280. #endif
  281. Cy_GPIO_ClearInterrupt(CYHAL_GET_PORTADDR(gpio_pin), CYHAL_GET_PIN(gpio_pin));
  282. switch (pin_irq_handler_tab[gpio_port].mode)
  283. {
  284. case PIN_IRQ_MODE_RISING:
  285. pin_irq_mode = CYHAL_GPIO_IRQ_RISE;
  286. break;
  287. case PIN_IRQ_MODE_FALLING:
  288. pin_irq_mode = CYHAL_GPIO_IRQ_FALL;
  289. break;
  290. case PIN_IRQ_MODE_RISING_FALLING:
  291. pin_irq_mode = CYHAL_GPIO_IRQ_BOTH;
  292. break;
  293. default:
  294. break;
  295. }
  296. cyhal_gpio_enable_event(gpio_pin, pin_irq_mode, GPIO_INTERRUPT_PRIORITY, RT_TRUE);
  297. rt_hw_interrupt_enable(level);
  298. }
  299. else if (enabled == PIN_IRQ_DISABLE)
  300. {
  301. level = rt_hw_interrupt_disable();
  302. Cy_GPIO_Port_Deinit(CYHAL_GET_PORTADDR(gpio_pin));
  303. #if !defined(COMPONENT_CAT1C)
  304. IRQn_Type irqn = (IRQn_Type)(irqmap->irqno + PORT_GET(irqmap->port));
  305. _cyhal_irq_disable(irqn);
  306. #endif
  307. rt_hw_interrupt_enable(level);
  308. }
  309. else
  310. {
  311. return -RT_EINVAL;
  312. }
  313. return RT_EOK;
  314. }
  315. const static struct rt_pin_ops _ifx_pin_ops =
  316. {
  317. ifx_pin_mode,
  318. ifx_pin_write,
  319. ifx_pin_read,
  320. ifx_pin_attach_irq,
  321. ifx_pin_dettach_irq,
  322. ifx_pin_irq_enable,
  323. RT_NULL,
  324. };
  325. int rt_hw_pin_init(void)
  326. {
  327. return rt_device_pin_register("pin", &_ifx_pin_ops, RT_NULL);
  328. }
  329. #endif /* RT_USING_PIN */