drv_usart.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-05-16 shelton first version
  9. * 2022-11-10 shelton support uart dma
  10. * 2023-01-31 shelton add support f421/f425
  11. * 2023-04-08 shelton add support f423
  12. * 2023-10-18 shelton add support f402/f405
  13. * 2024-04-12 shelton add support a403a and a423
  14. * 2024-08-30 shelton add support m412 and m416
  15. */
  16. #include "drv_common.h"
  17. #include "drv_usart.h"
  18. #include "drv_config.h"
  19. #ifdef RT_USING_SERIAL
  20. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && \
  21. !defined(BSP_USING_UART3) && !defined(BSP_USING_UART4) && \
  22. !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && \
  23. !defined(BSP_USING_UART7) && !defined(BSP_USING_UART8)
  24. #error "Please define at least one BSP_USING_UARTx"
  25. #endif
  26. enum {
  27. #ifdef BSP_USING_UART1
  28. UART1_INDEX,
  29. #endif
  30. #ifdef BSP_USING_UART2
  31. UART2_INDEX,
  32. #endif
  33. #ifdef BSP_USING_UART3
  34. UART3_INDEX,
  35. #endif
  36. #ifdef BSP_USING_UART4
  37. UART4_INDEX,
  38. #endif
  39. #ifdef BSP_USING_UART5
  40. UART5_INDEX,
  41. #endif
  42. #ifdef BSP_USING_UART6
  43. UART6_INDEX,
  44. #endif
  45. #ifdef BSP_USING_UART7
  46. UART7_INDEX,
  47. #endif
  48. #ifdef BSP_USING_UART8
  49. UART8_INDEX,
  50. #endif
  51. };
  52. static struct at32_uart uart_config[] = {
  53. #ifdef BSP_USING_UART1
  54. UART1_CONFIG,
  55. #endif
  56. #ifdef BSP_USING_UART2
  57. UART2_CONFIG,
  58. #endif
  59. #ifdef BSP_USING_UART3
  60. UART3_CONFIG,
  61. #endif
  62. #ifdef BSP_USING_UART4
  63. UART4_CONFIG,
  64. #endif
  65. #ifdef BSP_USING_UART5
  66. UART5_CONFIG,
  67. #endif
  68. #ifdef BSP_USING_UART6
  69. UART6_CONFIG,
  70. #endif
  71. #ifdef BSP_USING_UART7
  72. UART7_CONFIG,
  73. #endif
  74. #ifdef BSP_USING_UART8
  75. UART8_CONFIG,
  76. #endif
  77. };
  78. #ifdef RT_SERIAL_USING_DMA
  79. static void at32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  80. #endif
  81. static rt_err_t at32_configure(struct rt_serial_device *serial,
  82. struct serial_configure *cfg) {
  83. usart_data_bit_num_type data_bit;
  84. usart_stop_bit_num_type stop_bit;
  85. usart_parity_selection_type parity_mode;
  86. usart_hardware_flow_control_type flow_control;
  87. RT_ASSERT(serial != RT_NULL);
  88. RT_ASSERT(cfg != RT_NULL);
  89. struct at32_uart *instance = rt_container_of(serial, struct at32_uart, serial);
  90. RT_ASSERT(instance != RT_NULL);
  91. at32_msp_usart_init((void *)instance->uart_x);
  92. usart_receiver_enable(instance->uart_x, TRUE);
  93. usart_transmitter_enable(instance->uart_x, TRUE);
  94. switch (cfg->data_bits) {
  95. case DATA_BITS_8:
  96. data_bit = USART_DATA_8BITS;
  97. break;
  98. case DATA_BITS_9:
  99. data_bit = USART_DATA_9BITS;
  100. break;
  101. default:
  102. data_bit = USART_DATA_8BITS;
  103. break;
  104. }
  105. switch (cfg->stop_bits) {
  106. case STOP_BITS_1:
  107. stop_bit = USART_STOP_1_BIT;
  108. break;
  109. case STOP_BITS_2:
  110. stop_bit = USART_STOP_2_BIT;
  111. break;
  112. default:
  113. stop_bit = USART_STOP_1_BIT;
  114. break;
  115. }
  116. switch (cfg->parity) {
  117. case PARITY_NONE:
  118. parity_mode = USART_PARITY_NONE;
  119. break;
  120. case PARITY_ODD:
  121. parity_mode = USART_PARITY_ODD;
  122. break;
  123. case PARITY_EVEN:
  124. parity_mode = USART_PARITY_EVEN;
  125. break;
  126. default:
  127. parity_mode = USART_PARITY_NONE;
  128. break;
  129. }
  130. switch (cfg->flowcontrol) {
  131. case RT_SERIAL_FLOWCONTROL_NONE:
  132. flow_control = USART_HARDWARE_FLOW_NONE;
  133. break;
  134. case RT_SERIAL_FLOWCONTROL_CTSRTS:
  135. flow_control = USART_HARDWARE_FLOW_RTS_CTS;
  136. break;
  137. default:
  138. flow_control = USART_HARDWARE_FLOW_NONE;
  139. break;
  140. }
  141. #ifdef RT_SERIAL_USING_DMA
  142. if (!(serial->parent.open_flag & RT_DEVICE_OFLAG_OPEN)) {
  143. instance->last_index = 0;
  144. }
  145. #endif
  146. usart_hardware_flow_control_set(instance->uart_x, flow_control);
  147. usart_parity_selection_config(instance->uart_x, parity_mode);
  148. usart_init(instance->uart_x, cfg->baud_rate, data_bit, stop_bit);
  149. usart_enable(instance->uart_x, TRUE);
  150. return RT_EOK;
  151. }
  152. static rt_err_t at32_control(struct rt_serial_device *serial, int cmd, void *arg) {
  153. struct at32_uart *instance;
  154. #ifdef RT_SERIAL_USING_DMA
  155. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  156. #endif
  157. RT_ASSERT(serial != RT_NULL);
  158. instance = rt_container_of(serial, struct at32_uart, serial);
  159. RT_ASSERT(instance != RT_NULL);
  160. switch (cmd) {
  161. case RT_DEVICE_CTRL_CLR_INT:
  162. nvic_irq_disable(instance->irqn);
  163. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, FALSE);
  164. #ifdef RT_SERIAL_USING_DMA
  165. /* disable DMA */
  166. if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX)
  167. {
  168. nvic_irq_disable(instance->dma_rx->dma_irqn);
  169. dma_reset(instance->dma_rx->dma_channel);
  170. }
  171. else if(ctrl_arg == RT_DEVICE_FLAG_DMA_TX)
  172. {
  173. nvic_irq_disable(instance->dma_tx->dma_irqn);
  174. dma_reset(instance->dma_tx->dma_channel);
  175. }
  176. #endif
  177. break;
  178. case RT_DEVICE_CTRL_SET_INT:
  179. nvic_irq_enable(instance->irqn, 1, 0);
  180. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, TRUE);
  181. break;
  182. #ifdef RT_SERIAL_USING_DMA
  183. case RT_DEVICE_CTRL_CONFIG:
  184. at32_dma_config(serial, ctrl_arg);
  185. break;
  186. #endif
  187. }
  188. return RT_EOK;
  189. }
  190. static int at32_putc(struct rt_serial_device *serial, char ch) {
  191. struct at32_uart *instance;
  192. RT_ASSERT(serial != RT_NULL);
  193. instance = rt_container_of(serial, struct at32_uart, serial);
  194. RT_ASSERT(instance != RT_NULL);
  195. usart_data_transmit(instance->uart_x, (uint8_t)ch);
  196. while (usart_flag_get(instance->uart_x, USART_TDC_FLAG) == RESET);
  197. return 1;
  198. }
  199. static int at32_getc(struct rt_serial_device *serial) {
  200. int ch;
  201. struct at32_uart *instance;
  202. RT_ASSERT(serial != RT_NULL);
  203. instance = rt_container_of(serial, struct at32_uart, serial);
  204. RT_ASSERT(instance != RT_NULL);
  205. ch = -1;
  206. if (usart_flag_get(instance->uart_x, USART_RDBF_FLAG) != RESET) {
  207. ch = usart_data_receive(instance->uart_x) & 0xff;
  208. }
  209. return ch;
  210. }
  211. #ifdef RT_SERIAL_USING_DMA
  212. static void _uart_dma_receive(struct at32_uart *instance, rt_uint8_t *buffer, rt_uint32_t size)
  213. {
  214. dma_channel_type* dma_channel = instance->dma_rx->dma_channel;
  215. dma_channel->dtcnt = size;
  216. dma_channel->paddr = (rt_uint32_t)&(instance->uart_x->dt);
  217. dma_channel->maddr = (rt_uint32_t)buffer;
  218. /* enable usart interrupt */
  219. usart_interrupt_enable(instance->uart_x, USART_PERR_INT, TRUE);
  220. usart_interrupt_enable(instance->uart_x, USART_IDLE_INT, TRUE);
  221. /* enable transmit complete interrupt */
  222. dma_interrupt_enable(dma_channel, DMA_FDT_INT, TRUE);
  223. /* enable dma receive */
  224. usart_dma_receiver_enable(instance->uart_x, TRUE);
  225. /* enable dma channel */
  226. dma_channel_enable(dma_channel, TRUE);
  227. }
  228. static void _uart_dma_transmit(struct at32_uart *instance, rt_uint8_t *buffer, rt_uint32_t size)
  229. {
  230. /* wait before transfer complete */
  231. while(instance->dma_tx->dma_done == RT_FALSE);
  232. dma_channel_type *dma_channel = instance->dma_tx->dma_channel;
  233. dma_channel->dtcnt = size;
  234. dma_channel->paddr = (rt_uint32_t)&(instance->uart_x->dt);
  235. dma_channel->maddr = (rt_uint32_t)buffer;
  236. /* enable transmit complete interrupt */
  237. dma_interrupt_enable(dma_channel, DMA_FDT_INT, TRUE);
  238. /* enable dma transmit */
  239. usart_dma_transmitter_enable(instance->uart_x, TRUE);
  240. /* mark dma flag */
  241. instance->dma_tx->dma_done = RT_FALSE;
  242. /* enable dma channel */
  243. dma_channel_enable(dma_channel, TRUE);
  244. }
  245. static void at32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  246. {
  247. dma_init_type dma_init_struct;
  248. dma_channel_type *dma_channel = NULL;
  249. struct rt_serial_rx_fifo *rx_fifo;
  250. struct at32_uart *instance;
  251. struct dma_config *dma_config;
  252. RT_ASSERT(serial != RT_NULL);
  253. instance = rt_container_of(serial, struct at32_uart, serial);
  254. RT_ASSERT(instance != RT_NULL);
  255. RT_ASSERT(flag == RT_DEVICE_FLAG_DMA_TX || flag == RT_DEVICE_FLAG_DMA_RX);
  256. if (RT_DEVICE_FLAG_DMA_RX == flag)
  257. {
  258. dma_channel = instance->dma_rx->dma_channel;
  259. dma_config = instance->dma_rx;
  260. }
  261. else /* RT_DEVICE_FLAG_DMA_TX == flag */
  262. {
  263. dma_channel = instance->dma_tx->dma_channel;
  264. dma_config = instance->dma_tx;
  265. }
  266. crm_periph_clock_enable(dma_config->dma_clock, TRUE);
  267. dma_default_para_init(&dma_init_struct);
  268. dma_init_struct.peripheral_inc_enable = FALSE;
  269. dma_init_struct.memory_inc_enable = TRUE;
  270. dma_init_struct.peripheral_data_width = DMA_PERIPHERAL_DATA_WIDTH_BYTE;
  271. dma_init_struct.memory_data_width = DMA_MEMORY_DATA_WIDTH_BYTE;
  272. dma_init_struct.priority = DMA_PRIORITY_MEDIUM;
  273. if (RT_DEVICE_FLAG_DMA_RX == flag)
  274. {
  275. dma_init_struct.direction = DMA_DIR_PERIPHERAL_TO_MEMORY;
  276. dma_init_struct.loop_mode_enable = TRUE;
  277. }
  278. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  279. {
  280. dma_init_struct.direction = DMA_DIR_MEMORY_TO_PERIPHERAL;
  281. dma_init_struct.loop_mode_enable = FALSE;
  282. }
  283. dma_reset(dma_channel);
  284. dma_init(dma_channel, &dma_init_struct);
  285. #if defined (SOC_SERIES_AT32F425)
  286. dma_flexible_config(dma_config->dma_x, dma_config->flex_channel, \
  287. (dma_flexible_request_type)dma_config->request_id);
  288. #endif
  289. #if defined (SOC_SERIES_AT32F435) || defined (SOC_SERIES_AT32F437) || \
  290. defined (SOC_SERIES_AT32F423) || defined (SOC_SERIES_AT32F402) || \
  291. defined (SOC_SERIES_AT32F405) || defined (SOC_SERIES_AT32A423) || \
  292. defined (SOC_SERIES_AT32M412) || defined (SOC_SERIES_AT32M416)
  293. dmamux_enable(dma_config->dma_x, TRUE);
  294. dmamux_init(dma_config->dmamux_channel, (dmamux_requst_id_sel_type)dma_config->request_id);
  295. #endif
  296. /* enable interrupt */
  297. if (flag == RT_DEVICE_FLAG_DMA_RX)
  298. {
  299. rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  300. /* start dma transfer */
  301. _uart_dma_receive(instance, rx_fifo->buffer, serial->config.bufsz);
  302. }
  303. /* dma irq should set in dma tx mode */
  304. nvic_irq_enable(dma_config->dma_irqn, 0, 0);
  305. nvic_irq_enable(instance->irqn, 1, 0);
  306. }
  307. static rt_ssize_t at32_dma_transmit(struct rt_serial_device *serial, rt_uint8_t *buf, rt_size_t size, int direction)
  308. {
  309. struct at32_uart *instance;
  310. RT_ASSERT(serial != RT_NULL);
  311. instance = rt_container_of(serial, struct at32_uart, serial);
  312. RT_ASSERT(instance != RT_NULL);
  313. RT_ASSERT(buf != RT_NULL);
  314. if (size == 0)
  315. {
  316. return 0;
  317. }
  318. if (RT_SERIAL_DMA_TX == direction)
  319. {
  320. _uart_dma_transmit(instance, buf, size);
  321. }
  322. return size;
  323. }
  324. #endif
  325. static const struct rt_uart_ops at32_uart_ops = {
  326. at32_configure,
  327. at32_control,
  328. at32_putc,
  329. at32_getc,
  330. #ifdef RT_SERIAL_USING_DMA
  331. at32_dma_transmit,
  332. #endif
  333. };
  334. #ifdef RT_SERIAL_USING_DMA
  335. void dma_rx_isr(struct rt_serial_device *serial)
  336. {
  337. volatile rt_uint32_t reg_sts = 0, index = 0;
  338. rt_size_t recv_total_index, recv_len;
  339. rt_base_t level;
  340. struct at32_uart *instance;
  341. RT_ASSERT(serial != RT_NULL);
  342. instance = rt_container_of(serial, struct at32_uart, serial);
  343. RT_ASSERT(instance != RT_NULL);
  344. reg_sts = instance->dma_rx->dma_x->sts;
  345. index = instance->dma_rx->channel_index;
  346. if (((reg_sts & (DMA_FDT_FLAG << (4 * (index - 1)))) != RESET) ||
  347. ((reg_sts & (DMA_HDT_FLAG << (4 * (index - 1)))) != RESET))
  348. {
  349. /* clear dma flag */
  350. instance->dma_rx->dma_x->clr |= (rt_uint32_t)(DMA_FDT_FLAG << (4 * (index - 1))) | (DMA_HDT_FLAG << (4 * (index - 1)));
  351. level = rt_hw_interrupt_disable();
  352. recv_total_index = serial->config.bufsz - dma_data_number_get(instance->dma_rx->dma_channel);
  353. if (recv_total_index == 0)
  354. {
  355. recv_len = serial->config.bufsz - instance->last_index;
  356. }
  357. else
  358. {
  359. recv_len = recv_total_index - instance->last_index;
  360. }
  361. instance->last_index = recv_total_index;
  362. rt_hw_interrupt_enable(level);
  363. if (recv_len)
  364. {
  365. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  366. }
  367. }
  368. }
  369. void dma_tx_isr(struct rt_serial_device *serial)
  370. {
  371. volatile rt_uint32_t reg_sts = 0, index = 0;
  372. rt_size_t trans_total_index;
  373. rt_base_t level;
  374. struct at32_uart *instance;
  375. RT_ASSERT(serial != RT_NULL);
  376. instance = rt_container_of(serial, struct at32_uart, serial);
  377. RT_ASSERT(instance != RT_NULL);
  378. reg_sts = instance->dma_tx->dma_x->sts;
  379. index = instance->dma_tx->channel_index;
  380. if ((reg_sts & (DMA_FDT_FLAG << (4 * (index - 1)))) != RESET)
  381. {
  382. /* mark dma flag */
  383. instance->dma_tx->dma_done = RT_TRUE;
  384. /* clear dma flag */
  385. instance->dma_tx->dma_x->clr |= (rt_uint32_t)(DMA_FDT_FLAG << (4 * (index - 1)));
  386. /* disable dma tx channel */
  387. dma_channel_enable(instance->dma_tx->dma_channel, FALSE);
  388. level = rt_hw_interrupt_disable();
  389. trans_total_index = dma_data_number_get(instance->dma_tx->dma_channel);
  390. rt_hw_interrupt_enable(level);
  391. if (trans_total_index == 0)
  392. {
  393. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DMADONE);
  394. }
  395. }
  396. }
  397. #endif
  398. static void usart_isr(struct rt_serial_device *serial) {
  399. struct at32_uart *instance;
  400. #ifdef RT_SERIAL_USING_DMA
  401. rt_size_t recv_total_index, recv_len;
  402. rt_base_t level;
  403. #endif
  404. RT_ASSERT(serial != RT_NULL);
  405. instance = rt_container_of(serial, struct at32_uart, serial);
  406. RT_ASSERT(instance != RT_NULL);
  407. if (usart_flag_get(instance->uart_x, USART_RDBF_FLAG) != RESET) {
  408. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  409. }
  410. #ifdef RT_SERIAL_USING_DMA
  411. else if (usart_flag_get(instance->uart_x, USART_IDLEF_FLAG) != RESET)
  412. {
  413. /* clear idle flag */
  414. usart_data_receive(instance->uart_x);
  415. level = rt_hw_interrupt_disable();
  416. recv_total_index = serial->config.bufsz - dma_data_number_get(instance->dma_rx->dma_channel);
  417. recv_len = recv_total_index - instance->last_index;
  418. instance->last_index = recv_total_index;
  419. rt_hw_interrupt_enable(level);
  420. if (recv_len)
  421. {
  422. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  423. }
  424. }
  425. #endif
  426. else
  427. {
  428. if (usart_flag_get(instance->uart_x, USART_CTSCF_FLAG) != RESET) {
  429. usart_flag_clear(instance->uart_x, USART_CTSCF_FLAG);
  430. }
  431. if (usart_flag_get(instance->uart_x, USART_BFF_FLAG) != RESET) {
  432. usart_flag_clear(instance->uart_x, USART_BFF_FLAG);
  433. }
  434. }
  435. }
  436. #ifdef BSP_USING_UART1
  437. void UART1_IRQHandler(void) {
  438. rt_interrupt_enter();
  439. usart_isr(&uart_config[UART1_INDEX].serial);
  440. rt_interrupt_leave();
  441. }
  442. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  443. void UART1_RX_DMA_IRQHandler(void)
  444. {
  445. /* enter interrupt */
  446. rt_interrupt_enter();
  447. dma_rx_isr(&uart_config[UART1_INDEX].serial);
  448. /* leave interrupt */
  449. rt_interrupt_leave();
  450. }
  451. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  452. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  453. void UART1_TX_DMA_IRQHandler(void)
  454. {
  455. /* enter interrupt */
  456. rt_interrupt_enter();
  457. dma_tx_isr(&uart_config[UART1_INDEX].serial);
  458. /* leave interrupt */
  459. rt_interrupt_leave();
  460. }
  461. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  462. #endif
  463. #ifdef BSP_USING_UART2
  464. void UART2_IRQHandler(void) {
  465. rt_interrupt_enter();
  466. usart_isr(&uart_config[UART2_INDEX].serial);
  467. rt_interrupt_leave();
  468. }
  469. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  470. void UART2_RX_DMA_IRQHandler(void)
  471. {
  472. /* enter interrupt */
  473. rt_interrupt_enter();
  474. dma_rx_isr(&uart_config[UART2_INDEX].serial);
  475. /* leave interrupt */
  476. rt_interrupt_leave();
  477. }
  478. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  479. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  480. void UART2_TX_DMA_IRQHandler(void)
  481. {
  482. /* enter interrupt */
  483. rt_interrupt_enter();
  484. dma_tx_isr(&uart_config[UART2_INDEX].serial);
  485. /* leave interrupt */
  486. rt_interrupt_leave();
  487. }
  488. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  489. #endif
  490. #ifdef BSP_USING_UART3
  491. void UART3_IRQHandler(void) {
  492. rt_interrupt_enter();
  493. usart_isr(&uart_config[UART3_INDEX].serial);
  494. rt_interrupt_leave();
  495. }
  496. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  497. void UART3_RX_DMA_IRQHandler(void)
  498. {
  499. /* enter interrupt */
  500. rt_interrupt_enter();
  501. dma_rx_isr(&uart_config[UART3_INDEX].serial);
  502. /* leave interrupt */
  503. rt_interrupt_leave();
  504. }
  505. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA) */
  506. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  507. void UART3_TX_DMA_IRQHandler(void)
  508. {
  509. /* enter interrupt */
  510. rt_interrupt_enter();
  511. dma_tx_isr(&uart_config[UART3_INDEX].serial);
  512. /* leave interrupt */
  513. rt_interrupt_leave();
  514. }
  515. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA) */
  516. #endif
  517. #ifdef BSP_USING_UART4
  518. void UART4_IRQHandler(void) {
  519. rt_interrupt_enter();
  520. usart_isr(&uart_config[UART4_INDEX].serial);
  521. rt_interrupt_leave();
  522. }
  523. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  524. void UART4_RX_DMA_IRQHandler(void)
  525. {
  526. /* enter interrupt */
  527. rt_interrupt_enter();
  528. dma_rx_isr(&uart_config[UART4_INDEX].serial);
  529. /* leave interrupt */
  530. rt_interrupt_leave();
  531. }
  532. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA) */
  533. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  534. void UART4_TX_DMA_IRQHandler(void)
  535. {
  536. /* enter interrupt */
  537. rt_interrupt_enter();
  538. dma_tx_isr(&uart_config[UART4_INDEX].serial);
  539. /* leave interrupt */
  540. rt_interrupt_leave();
  541. }
  542. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART14_TX_USING_DMA) */
  543. #endif
  544. #ifdef BSP_USING_UART5
  545. void UART5_IRQHandler(void) {
  546. rt_interrupt_enter();
  547. usart_isr(&uart_config[UART5_INDEX].serial);
  548. rt_interrupt_leave();
  549. }
  550. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  551. void UART5_RX_DMA_IRQHandler(void)
  552. {
  553. /* enter interrupt */
  554. rt_interrupt_enter();
  555. dma_rx_isr(&uart_config[UART5_INDEX].serial);
  556. /* leave interrupt */
  557. rt_interrupt_leave();
  558. }
  559. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  560. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  561. void UART5_TX_DMA_IRQHandler(void)
  562. {
  563. /* enter interrupt */
  564. rt_interrupt_enter();
  565. dma_tx_isr(&uart_config[UART5_INDEX].serial);
  566. /* leave interrupt */
  567. rt_interrupt_leave();
  568. }
  569. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  570. #endif
  571. #ifdef BSP_USING_UART6
  572. void UART6_IRQHandler(void) {
  573. rt_interrupt_enter();
  574. usart_isr(&uart_config[UART6_INDEX].serial);
  575. rt_interrupt_leave();
  576. }
  577. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  578. void UART6_RX_DMA_IRQHandler(void)
  579. {
  580. /* enter interrupt */
  581. rt_interrupt_enter();
  582. dma_rx_isr(&uart_config[UART6_INDEX].serial);
  583. /* leave interrupt */
  584. rt_interrupt_leave();
  585. }
  586. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  587. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  588. void UART6_TX_DMA_IRQHandler(void)
  589. {
  590. /* enter interrupt */
  591. rt_interrupt_enter();
  592. dma_tx_isr(&uart_config[UART6_INDEX].serial);
  593. /* leave interrupt */
  594. rt_interrupt_leave();
  595. }
  596. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  597. #endif
  598. #ifdef BSP_USING_UART7
  599. void UART7_IRQHandler(void) {
  600. rt_interrupt_enter();
  601. usart_isr(&uart_config[UART7_INDEX].serial);
  602. rt_interrupt_leave();
  603. }
  604. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA)
  605. void UART7_RX_DMA_IRQHandler(void)
  606. {
  607. /* enter interrupt */
  608. rt_interrupt_enter();
  609. dma_rx_isr(&uart_config[UART7_INDEX].serial);
  610. /* leave interrupt */
  611. rt_interrupt_leave();
  612. }
  613. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA) */
  614. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA)
  615. void UART7_TX_DMA_IRQHandler(void)
  616. {
  617. /* enter interrupt */
  618. rt_interrupt_enter();
  619. dma_tx_isr(&uart_config[UART7_INDEX].serial);
  620. /* leave interrupt */
  621. rt_interrupt_leave();
  622. }
  623. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA) */
  624. #endif
  625. #ifdef BSP_USING_UART8
  626. void UART8_IRQHandler(void) {
  627. rt_interrupt_enter();
  628. usart_isr(&uart_config[UART8_INDEX].serial);
  629. rt_interrupt_leave();
  630. }
  631. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA)
  632. void UART8_RX_DMA_IRQHandler(void)
  633. {
  634. /* enter interrupt */
  635. rt_interrupt_enter();
  636. dma_rx_isr(&uart_config[UART8_INDEX].serial);
  637. /* leave interrupt */
  638. rt_interrupt_leave();
  639. }
  640. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA) */
  641. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA)
  642. void UART8_TX_DMA_IRQHandler(void)
  643. {
  644. /* enter interrupt */
  645. rt_interrupt_enter();
  646. dma_tx_isr(&uart_config[UART8_INDEX].serial);
  647. /* leave interrupt */
  648. rt_interrupt_leave();
  649. }
  650. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA) */
  651. #endif
  652. #if defined (SOC_SERIES_AT32F421)
  653. void UART1_TX_RX_DMA_IRQHandler(void)
  654. {
  655. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  656. UART1_TX_DMA_IRQHandler();
  657. #endif
  658. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  659. UART1_RX_DMA_IRQHandler();
  660. #endif
  661. }
  662. void UART2_TX_RX_DMA_IRQHandler(void)
  663. {
  664. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  665. UART2_TX_DMA_IRQHandler();
  666. #endif
  667. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  668. UART2_RX_DMA_IRQHandler();
  669. #endif
  670. }
  671. #endif
  672. #if defined (SOC_SERIES_AT32F425)
  673. #if defined(BSP_USING_UART3) || defined(BSP_USING_UART4)
  674. void USART4_3_IRQHandler(void)
  675. {
  676. #if defined(BSP_USING_UART3)
  677. UART3_IRQHandler();
  678. #endif
  679. #if defined(BSP_USING_UART4)
  680. UART4_IRQHandler();
  681. #endif
  682. }
  683. #endif
  684. void UART1_TX_RX_DMA_IRQHandler(void)
  685. {
  686. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  687. UART1_TX_DMA_IRQHandler();
  688. #endif
  689. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  690. UART1_RX_DMA_IRQHandler();
  691. #endif
  692. }
  693. void UART3_2_TX_RX_DMA_IRQHandler(void)
  694. {
  695. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  696. UART2_TX_DMA_IRQHandler();
  697. #endif
  698. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  699. UART2_RX_DMA_IRQHandler();
  700. #endif
  701. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  702. UART3_TX_DMA_IRQHandler();
  703. #endif
  704. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  705. UART3_RX_DMA_IRQHandler();
  706. #endif
  707. }
  708. #endif
  709. #if defined (RT_SERIAL_USING_DMA)
  710. static void _dma_base_channel_check(struct at32_uart *instance)
  711. {
  712. dma_channel_type *rx_channel = instance->dma_rx->dma_channel;
  713. dma_channel_type *tx_channel = instance->dma_tx->dma_channel;
  714. instance->dma_rx->dma_done = RT_TRUE;
  715. instance->dma_rx->dma_x = (dma_type *)((rt_uint32_t)rx_channel & ~0xFF);
  716. instance->dma_rx->channel_index = ((((rt_uint32_t)rx_channel & 0xFF) - 8) / 0x14) + 1;
  717. instance->dma_tx->dma_done = RT_TRUE;
  718. instance->dma_tx->dma_x = (dma_type *)((rt_uint32_t)tx_channel & ~0xFF);
  719. instance->dma_tx->channel_index = ((((rt_uint32_t)tx_channel & 0xFF) - 8) / 0x14) + 1;
  720. }
  721. #endif
  722. static void at32_uart_get_dma_config(void)
  723. {
  724. #ifdef BSP_USING_UART1
  725. uart_config[UART1_INDEX].uart_dma_flag = 0;
  726. #ifdef BSP_UART1_RX_USING_DMA
  727. uart_config[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  728. static struct dma_config uart1_dma_rx = UART1_RX_DMA_CONFIG;
  729. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  730. #endif
  731. #ifdef BSP_UART1_TX_USING_DMA
  732. uart_config[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  733. static struct dma_config uart1_dma_tx = UART1_TX_DMA_CONFIG;
  734. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  735. #endif
  736. #endif
  737. #ifdef BSP_USING_UART2
  738. uart_config[UART2_INDEX].uart_dma_flag = 0;
  739. #ifdef BSP_UART2_RX_USING_DMA
  740. uart_config[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  741. static struct dma_config uart2_dma_rx = UART2_RX_DMA_CONFIG;
  742. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  743. #endif
  744. #ifdef BSP_UART2_TX_USING_DMA
  745. uart_config[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  746. static struct dma_config uart2_dma_tx = UART2_TX_DMA_CONFIG;
  747. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  748. #endif
  749. #endif
  750. #ifdef BSP_USING_UART3
  751. uart_config[UART3_INDEX].uart_dma_flag = 0;
  752. #ifdef BSP_UART3_RX_USING_DMA
  753. uart_config[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  754. static struct dma_config uart3_dma_rx = UART3_RX_DMA_CONFIG;
  755. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  756. #endif
  757. #ifdef BSP_UART3_TX_USING_DMA
  758. uart_config[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  759. static struct dma_config uart3_dma_tx = UART3_TX_DMA_CONFIG;
  760. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  761. #endif
  762. #endif
  763. #ifdef BSP_USING_UART4
  764. uart_config[UART4_INDEX].uart_dma_flag = 0;
  765. #ifdef BSP_UART4_RX_USING_DMA
  766. uart_config[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  767. static struct dma_config uart4_dma_rx = UART4_RX_DMA_CONFIG;
  768. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  769. #endif
  770. #ifdef BSP_UART4_TX_USING_DMA
  771. uart_config[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  772. static struct dma_config uart4_dma_tx = UART4_TX_DMA_CONFIG;
  773. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  774. #endif
  775. #endif
  776. #ifdef BSP_USING_UART5
  777. uart_config[UART5_INDEX].uart_dma_flag = 0;
  778. #ifdef BSP_UART5_RX_USING_DMA
  779. uart_config[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  780. static struct dma_config uart5_dma_rx = UART5_RX_DMA_CONFIG;
  781. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  782. #endif
  783. #ifdef BSP_UART5_TX_USING_DMA
  784. uart_config[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  785. static struct dma_config uart5_dma_tx = UART5_TX_DMA_CONFIG;
  786. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  787. #endif
  788. #endif
  789. #ifdef BSP_USING_UART6
  790. uart_config[UART6_INDEX].uart_dma_flag = 0;
  791. #ifdef BSP_UART6_RX_USING_DMA
  792. uart_config[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  793. static struct dma_config uart6_dma_rx = UART6_RX_DMA_CONFIG;
  794. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  795. #endif
  796. #ifdef BSP_UART6_TX_USING_DMA
  797. uart_config[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  798. static struct dma_config uart6_dma_tx = UART6_TX_DMA_CONFIG;
  799. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  800. #endif
  801. #endif
  802. #ifdef BSP_USING_UART7
  803. uart_config[UART7_INDEX].uart_dma_flag = 0;
  804. #ifdef BSP_UART7_RX_USING_DMA
  805. uart_config[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  806. static struct dma_config uart7_dma_rx = UART7_RX_DMA_CONFIG;
  807. uart_config[UART7_INDEX].dma_rx = &uart7_dma_rx;
  808. #endif
  809. #ifdef BSP_UART7_TX_USING_DMA
  810. uart_config[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  811. static struct dma_config uart7_dma_tx = UART7_TX_DMA_CONFIG;
  812. uart_config[UART7_INDEX].dma_tx = &uart7_dma_tx;
  813. #endif
  814. #endif
  815. #ifdef BSP_USING_UART8
  816. uart_config[UART8_INDEX].uart_dma_flag = 0;
  817. #ifdef BSP_UART8_RX_USING_DMA
  818. uart_config[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  819. static struct dma_config uart8_dma_rx = UART8_RX_DMA_CONFIG;
  820. uart_config[UART8_INDEX].dma_rx = &uart8_dma_rx;
  821. #endif
  822. #ifdef BSP_UART8_TX_USING_DMA
  823. uart_config[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  824. static struct dma_config uart8_dma_tx = UART8_TX_DMA_CONFIG;
  825. uart_config[UART8_INDEX].dma_tx = &uart8_dma_tx;
  826. #endif
  827. #endif
  828. }
  829. int rt_hw_usart_init(void) {
  830. rt_size_t obj_num;
  831. int index;
  832. obj_num = sizeof(uart_config) / sizeof(struct at32_uart);
  833. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  834. rt_err_t result = 0;
  835. at32_uart_get_dma_config();
  836. for (index = 0; index < obj_num; index++) {
  837. uart_config[index].serial.ops = &at32_uart_ops;
  838. uart_config[index].serial.config = config;
  839. #if defined (RT_SERIAL_USING_DMA)
  840. /* search dma base and channel index */
  841. _dma_base_channel_check(&uart_config[index]);
  842. #endif
  843. /* register uart device */
  844. result = rt_hw_serial_register(&uart_config[index].serial,
  845. uart_config[index].name,
  846. RT_DEVICE_FLAG_RDWR |
  847. RT_DEVICE_FLAG_INT_RX |
  848. uart_config[index].uart_dma_flag ,
  849. &uart_config[index]);
  850. RT_ASSERT(result == RT_EOK);
  851. }
  852. return result;
  853. }
  854. #endif /* BSP_USING_SERIAL */