drv_gpio.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831
  1. /*
  2. * Copyright (c) 2006-2025, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 balanceTWK first version
  9. * 2019-04-23 WillianChan Fix GPIO serial number disorder
  10. * 2020-06-16 thread-liu add STM32MP1
  11. * 2020-09-01 thread-liu add GPIOZ
  12. * 2020-09-18 geniusgogo optimization design pin-index algorithm
  13. */
  14. #include <board.h>
  15. #include "drv_gpio.h"
  16. #ifdef BSP_USING_GPIO
  17. #define PIN_NUM(port, no) (((((port)&0xFu) << 4) | ((no)&0xFu)))
  18. #define PIN_PORT(pin) ((uint8_t)(((pin) >> 4) & 0xFu))
  19. #define PIN_NO(pin) ((uint8_t)((pin)&0xFu))
  20. #if defined(SOC_SERIES_STM32MP1)
  21. #if defined(GPIOZ)
  22. #define gpioz_port_base (175) /* PIN_STPORT_MAX * 16 - 16 */
  23. #define PIN_STPORT(pin) ((pin > gpioz_port_base) ? ((GPIO_TypeDef *)(GPIOZ_BASE)) : ((GPIO_TypeDef *)(GPIOA_BASE + (0x1000u * PIN_PORT(pin)))))
  24. #else
  25. #define PIN_STPORT(pin) ((GPIO_TypeDef *)(GPIOA_BASE + (0x1000u * PIN_PORT(pin))))
  26. #endif /* GPIOZ */
  27. #else
  28. #define PIN_STPORT(pin) ((GPIO_TypeDef *)(GPIOA_BASE + (0x400u * PIN_PORT(pin))))
  29. #endif /* SOC_SERIES_STM32MP1 */
  30. #define PIN_STPIN(pin) ((uint16_t)(1u << PIN_NO(pin)))
  31. #if defined(GPIOZ)
  32. #define __STM32_PORT_MAX 16u
  33. #elif defined(GPIOP)
  34. #define __STM32_PORT_MAX 15u
  35. #elif defined(GPIOO)
  36. #define __STM32_PORT_MAX 14u
  37. #elif defined(GPION)
  38. #define __STM32_PORT_MAX 13u
  39. #elif defined(GPIOM)
  40. #define __STM32_PORT_MAX 12u
  41. #elif defined(GPIOK)
  42. #define __STM32_PORT_MAX 11u
  43. #elif defined(GPIOJ)
  44. #define __STM32_PORT_MAX 10u
  45. #elif defined(GPIOI)
  46. #define __STM32_PORT_MAX 9u
  47. #elif defined(GPIOH)
  48. #define __STM32_PORT_MAX 8u
  49. #elif defined(GPIOG)
  50. #define __STM32_PORT_MAX 7u
  51. #elif defined(GPIOF)
  52. #define __STM32_PORT_MAX 6u
  53. #elif defined(GPIOE)
  54. #define __STM32_PORT_MAX 5u
  55. #elif defined(GPIOD)
  56. #define __STM32_PORT_MAX 4u
  57. #elif defined(GPIOC)
  58. #define __STM32_PORT_MAX 3u
  59. #elif defined(GPIOB)
  60. #define __STM32_PORT_MAX 2u
  61. #elif defined(GPIOA)
  62. #define __STM32_PORT_MAX 1u
  63. #else
  64. #define __STM32_PORT_MAX 0u
  65. #error Unsupported STM32 GPIO peripheral.
  66. #endif
  67. #define PIN_STPORT_MAX __STM32_PORT_MAX
  68. static const struct pin_irq_map pin_irq_map[] =
  69. {
  70. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32L0) || defined(SOC_SERIES_STM32G0)
  71. {GPIO_PIN_0, EXTI0_1_IRQn},
  72. {GPIO_PIN_1, EXTI0_1_IRQn},
  73. {GPIO_PIN_2, EXTI2_3_IRQn},
  74. {GPIO_PIN_3, EXTI2_3_IRQn},
  75. {GPIO_PIN_4, EXTI4_15_IRQn},
  76. {GPIO_PIN_5, EXTI4_15_IRQn},
  77. {GPIO_PIN_6, EXTI4_15_IRQn},
  78. {GPIO_PIN_7, EXTI4_15_IRQn},
  79. {GPIO_PIN_8, EXTI4_15_IRQn},
  80. {GPIO_PIN_9, EXTI4_15_IRQn},
  81. {GPIO_PIN_10, EXTI4_15_IRQn},
  82. {GPIO_PIN_11, EXTI4_15_IRQn},
  83. {GPIO_PIN_12, EXTI4_15_IRQn},
  84. {GPIO_PIN_13, EXTI4_15_IRQn},
  85. {GPIO_PIN_14, EXTI4_15_IRQn},
  86. {GPIO_PIN_15, EXTI4_15_IRQn},
  87. #elif defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32L5) || defined(SOC_SERIES_STM32U5) \
  88. || defined(SOC_SERIES_STM32H5) || defined(SOC_SERIES_STM32H7RS)
  89. {GPIO_PIN_0, EXTI0_IRQn},
  90. {GPIO_PIN_1, EXTI1_IRQn},
  91. {GPIO_PIN_2, EXTI2_IRQn},
  92. {GPIO_PIN_3, EXTI3_IRQn},
  93. {GPIO_PIN_4, EXTI4_IRQn},
  94. {GPIO_PIN_5, EXTI5_IRQn},
  95. {GPIO_PIN_6, EXTI6_IRQn},
  96. {GPIO_PIN_7, EXTI7_IRQn},
  97. {GPIO_PIN_8, EXTI8_IRQn},
  98. {GPIO_PIN_9, EXTI9_IRQn},
  99. {GPIO_PIN_10, EXTI10_IRQn},
  100. {GPIO_PIN_11, EXTI11_IRQn},
  101. {GPIO_PIN_12, EXTI12_IRQn},
  102. {GPIO_PIN_13, EXTI13_IRQn},
  103. {GPIO_PIN_14, EXTI14_IRQn},
  104. {GPIO_PIN_15, EXTI15_IRQn},
  105. #elif defined(SOC_SERIES_STM32F3)
  106. {GPIO_PIN_0, EXTI0_IRQn},
  107. {GPIO_PIN_1, EXTI1_IRQn},
  108. {GPIO_PIN_2, EXTI2_TSC_IRQn},
  109. {GPIO_PIN_3, EXTI3_IRQn},
  110. {GPIO_PIN_4, EXTI4_IRQn},
  111. {GPIO_PIN_5, EXTI9_5_IRQn},
  112. {GPIO_PIN_6, EXTI9_5_IRQn},
  113. {GPIO_PIN_7, EXTI9_5_IRQn},
  114. {GPIO_PIN_8, EXTI9_5_IRQn},
  115. {GPIO_PIN_9, EXTI9_5_IRQn},
  116. {GPIO_PIN_10, EXTI15_10_IRQn},
  117. {GPIO_PIN_11, EXTI15_10_IRQn},
  118. {GPIO_PIN_12, EXTI15_10_IRQn},
  119. {GPIO_PIN_13, EXTI15_10_IRQn},
  120. {GPIO_PIN_14, EXTI15_10_IRQn},
  121. {GPIO_PIN_15, EXTI15_10_IRQn},
  122. #else
  123. {GPIO_PIN_0, EXTI0_IRQn},
  124. {GPIO_PIN_1, EXTI1_IRQn},
  125. {GPIO_PIN_2, EXTI2_IRQn},
  126. {GPIO_PIN_3, EXTI3_IRQn},
  127. {GPIO_PIN_4, EXTI4_IRQn},
  128. {GPIO_PIN_5, EXTI9_5_IRQn},
  129. {GPIO_PIN_6, EXTI9_5_IRQn},
  130. {GPIO_PIN_7, EXTI9_5_IRQn},
  131. {GPIO_PIN_8, EXTI9_5_IRQn},
  132. {GPIO_PIN_9, EXTI9_5_IRQn},
  133. {GPIO_PIN_10, EXTI15_10_IRQn},
  134. {GPIO_PIN_11, EXTI15_10_IRQn},
  135. {GPIO_PIN_12, EXTI15_10_IRQn},
  136. {GPIO_PIN_13, EXTI15_10_IRQn},
  137. {GPIO_PIN_14, EXTI15_10_IRQn},
  138. {GPIO_PIN_15, EXTI15_10_IRQn},
  139. #endif
  140. };
  141. static struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  142. {
  143. {-1, 0, RT_NULL, RT_NULL},
  144. {-1, 0, RT_NULL, RT_NULL},
  145. {-1, 0, RT_NULL, RT_NULL},
  146. {-1, 0, RT_NULL, RT_NULL},
  147. {-1, 0, RT_NULL, RT_NULL},
  148. {-1, 0, RT_NULL, RT_NULL},
  149. {-1, 0, RT_NULL, RT_NULL},
  150. {-1, 0, RT_NULL, RT_NULL},
  151. {-1, 0, RT_NULL, RT_NULL},
  152. {-1, 0, RT_NULL, RT_NULL},
  153. {-1, 0, RT_NULL, RT_NULL},
  154. {-1, 0, RT_NULL, RT_NULL},
  155. {-1, 0, RT_NULL, RT_NULL},
  156. {-1, 0, RT_NULL, RT_NULL},
  157. {-1, 0, RT_NULL, RT_NULL},
  158. {-1, 0, RT_NULL, RT_NULL},
  159. };
  160. static uint32_t pin_irq_enable_mask = 0;
  161. #define ITEM_NUM(items) (sizeof(items) / sizeof((items)[0]))
  162. /* e.g. PE.7 */
  163. static rt_base_t stm32_pin_get(const char *name)
  164. {
  165. rt_base_t pin = 0;
  166. int hw_port_num, hw_pin_num = 0;
  167. int i, name_len;
  168. name_len = rt_strlen(name);
  169. if ((name_len < 4) || (name_len >= 6))
  170. {
  171. goto out;
  172. }
  173. if ((name[0] != 'P') || (name[2] != '.'))
  174. {
  175. goto out;
  176. }
  177. if ((name[1] >= 'A') && (name[1] <= 'Z'))
  178. {
  179. hw_port_num = (int)(name[1] - 'A');
  180. }
  181. else
  182. {
  183. goto out;
  184. }
  185. for (i = 3; i < name_len; i++)
  186. {
  187. hw_pin_num *= 10;
  188. hw_pin_num += name[i] - '0';
  189. }
  190. pin = PIN_NUM(hw_port_num, hw_pin_num);
  191. return pin;
  192. out:
  193. rt_kprintf("Px.y x:A~Z y:0-15, e.g. PA.0\n");
  194. return -RT_EINVAL;
  195. }
  196. static void stm32_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  197. {
  198. GPIO_TypeDef *gpio_port;
  199. uint16_t gpio_pin;
  200. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  201. {
  202. gpio_port = PIN_STPORT(pin);
  203. gpio_pin = PIN_STPIN(pin);
  204. HAL_GPIO_WritePin(gpio_port, gpio_pin, (GPIO_PinState)value);
  205. }
  206. }
  207. static rt_ssize_t stm32_pin_read(rt_device_t dev, rt_base_t pin)
  208. {
  209. GPIO_TypeDef *gpio_port;
  210. uint16_t gpio_pin;
  211. GPIO_PinState state = GPIO_PIN_RESET;
  212. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  213. {
  214. gpio_port = PIN_STPORT(pin);
  215. gpio_pin = PIN_STPIN(pin);
  216. state = HAL_GPIO_ReadPin(gpio_port, gpio_pin);
  217. }
  218. else
  219. {
  220. return -RT_EINVAL;
  221. }
  222. return (state == GPIO_PIN_RESET) ? PIN_LOW : PIN_HIGH;
  223. }
  224. static void stm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  225. {
  226. GPIO_InitTypeDef GPIO_InitStruct;
  227. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  228. {
  229. return;
  230. }
  231. /* Configure GPIO_InitStructure */
  232. GPIO_InitStruct.Pin = PIN_STPIN(pin);
  233. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  234. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  235. if (mode == PIN_MODE_OUTPUT)
  236. {
  237. /* output setting */
  238. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  239. GPIO_InitStruct.Pull = GPIO_NOPULL;
  240. }
  241. else if (mode == PIN_MODE_INPUT)
  242. {
  243. /* input setting: not pull. */
  244. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  245. GPIO_InitStruct.Pull = GPIO_NOPULL;
  246. }
  247. else if (mode == PIN_MODE_INPUT_PULLUP)
  248. {
  249. /* input setting: pull up. */
  250. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  251. GPIO_InitStruct.Pull = GPIO_PULLUP;
  252. }
  253. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  254. {
  255. /* input setting: pull down. */
  256. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  257. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  258. }
  259. else if (mode == PIN_MODE_OUTPUT_OD)
  260. {
  261. /* output setting: od. */
  262. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_OD;
  263. GPIO_InitStruct.Pull = GPIO_NOPULL;
  264. }
  265. HAL_GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  266. }
  267. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  268. {
  269. rt_int32_t i;
  270. for (i = 0; i < 32; i++)
  271. {
  272. if (((rt_uint32_t)0x01 << i) == bit)
  273. {
  274. return i;
  275. }
  276. }
  277. return -1;
  278. }
  279. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  280. {
  281. rt_int32_t mapindex = bit2bitno(pinbit);
  282. if (mapindex < 0 || mapindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  283. {
  284. return RT_NULL;
  285. }
  286. return &pin_irq_map[mapindex];
  287. };
  288. static rt_err_t stm32_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  289. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  290. {
  291. rt_base_t level;
  292. rt_int32_t irqindex = -1;
  293. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  294. {
  295. return -RT_ENOSYS;
  296. }
  297. irqindex = bit2bitno(PIN_STPIN(pin));
  298. if (irqindex < 0 || irqindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  299. {
  300. return -RT_ENOSYS;
  301. }
  302. level = rt_hw_interrupt_disable();
  303. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  304. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  305. pin_irq_hdr_tab[irqindex].mode == mode &&
  306. pin_irq_hdr_tab[irqindex].args == args)
  307. {
  308. rt_hw_interrupt_enable(level);
  309. return RT_EOK;
  310. }
  311. if (pin_irq_hdr_tab[irqindex].pin != -1)
  312. {
  313. rt_hw_interrupt_enable(level);
  314. return -RT_EBUSY;
  315. }
  316. pin_irq_hdr_tab[irqindex].pin = pin;
  317. pin_irq_hdr_tab[irqindex].hdr = hdr;
  318. pin_irq_hdr_tab[irqindex].mode = mode;
  319. pin_irq_hdr_tab[irqindex].args = args;
  320. rt_hw_interrupt_enable(level);
  321. return RT_EOK;
  322. }
  323. static rt_err_t stm32_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
  324. {
  325. rt_base_t level;
  326. rt_int32_t irqindex = -1;
  327. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  328. {
  329. return -RT_ENOSYS;
  330. }
  331. irqindex = bit2bitno(PIN_STPIN(pin));
  332. if (irqindex < 0 || irqindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  333. {
  334. return -RT_ENOSYS;
  335. }
  336. level = rt_hw_interrupt_disable();
  337. if (pin_irq_hdr_tab[irqindex].pin == -1)
  338. {
  339. rt_hw_interrupt_enable(level);
  340. return RT_EOK;
  341. }
  342. pin_irq_hdr_tab[irqindex].pin = -1;
  343. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  344. pin_irq_hdr_tab[irqindex].mode = 0;
  345. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  346. rt_hw_interrupt_enable(level);
  347. return RT_EOK;
  348. }
  349. static rt_err_t stm32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  350. rt_uint8_t enabled)
  351. {
  352. const struct pin_irq_map *irqmap;
  353. rt_base_t level;
  354. rt_int32_t irqindex = -1;
  355. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  356. {
  357. return -RT_ENOSYS;
  358. }
  359. if (enabled == PIN_IRQ_ENABLE)
  360. {
  361. GPIO_InitTypeDef GPIO_InitStruct = {0};
  362. irqindex = bit2bitno(PIN_STPIN(pin));
  363. if (irqindex < 0 || irqindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  364. {
  365. return -RT_ENOSYS;
  366. }
  367. level = rt_hw_interrupt_disable();
  368. if (pin_irq_hdr_tab[irqindex].pin == -1)
  369. {
  370. rt_hw_interrupt_enable(level);
  371. return -RT_ENOSYS;
  372. }
  373. irqmap = &pin_irq_map[irqindex];
  374. /* Configure GPIO_InitStructure */
  375. GPIO_InitStruct.Pin = PIN_STPIN(pin);
  376. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  377. switch (pin_irq_hdr_tab[irqindex].mode)
  378. {
  379. case PIN_IRQ_MODE_RISING:
  380. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  381. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING;
  382. break;
  383. case PIN_IRQ_MODE_FALLING:
  384. GPIO_InitStruct.Pull = GPIO_PULLUP;
  385. GPIO_InitStruct.Mode = GPIO_MODE_IT_FALLING;
  386. break;
  387. case PIN_IRQ_MODE_RISING_FALLING:
  388. GPIO_InitStruct.Pull = GPIO_NOPULL;
  389. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING_FALLING;
  390. break;
  391. }
  392. HAL_GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  393. HAL_NVIC_SetPriority(irqmap->irqno, 5, 0);
  394. HAL_NVIC_EnableIRQ(irqmap->irqno);
  395. pin_irq_enable_mask |= irqmap->pinbit;
  396. rt_hw_interrupt_enable(level);
  397. }
  398. else if (enabled == PIN_IRQ_DISABLE)
  399. {
  400. irqmap = get_pin_irq_map(PIN_STPIN(pin));
  401. if (irqmap == RT_NULL)
  402. {
  403. return -RT_ENOSYS;
  404. }
  405. level = rt_hw_interrupt_disable();
  406. HAL_GPIO_DeInit(PIN_STPORT(pin), PIN_STPIN(pin));
  407. pin_irq_enable_mask &= ~irqmap->pinbit;
  408. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0)
  409. if ((irqmap->pinbit >= GPIO_PIN_0) && (irqmap->pinbit <= GPIO_PIN_1))
  410. {
  411. if (!(pin_irq_enable_mask & (GPIO_PIN_0 | GPIO_PIN_1)))
  412. {
  413. HAL_NVIC_DisableIRQ(irqmap->irqno);
  414. }
  415. }
  416. else if ((irqmap->pinbit >= GPIO_PIN_2) && (irqmap->pinbit <= GPIO_PIN_3))
  417. {
  418. if (!(pin_irq_enable_mask & (GPIO_PIN_2 | GPIO_PIN_3)))
  419. {
  420. HAL_NVIC_DisableIRQ(irqmap->irqno);
  421. }
  422. }
  423. else if ((irqmap->pinbit >= GPIO_PIN_4) && (irqmap->pinbit <= GPIO_PIN_15))
  424. {
  425. if (!(pin_irq_enable_mask & (GPIO_PIN_4 | GPIO_PIN_5 | GPIO_PIN_6 | GPIO_PIN_7 | GPIO_PIN_8 | GPIO_PIN_9 |
  426. GPIO_PIN_10 | GPIO_PIN_11 | GPIO_PIN_12 | GPIO_PIN_13 | GPIO_PIN_14 | GPIO_PIN_15)))
  427. {
  428. HAL_NVIC_DisableIRQ(irqmap->irqno);
  429. }
  430. }
  431. else
  432. {
  433. HAL_NVIC_DisableIRQ(irqmap->irqno);
  434. }
  435. #else
  436. if ((irqmap->pinbit >= GPIO_PIN_5) && (irqmap->pinbit <= GPIO_PIN_9))
  437. {
  438. if (!(pin_irq_enable_mask & (GPIO_PIN_5 | GPIO_PIN_6 | GPIO_PIN_7 | GPIO_PIN_8 | GPIO_PIN_9)))
  439. {
  440. HAL_NVIC_DisableIRQ(irqmap->irqno);
  441. }
  442. }
  443. else if ((irqmap->pinbit >= GPIO_PIN_10) && (irqmap->pinbit <= GPIO_PIN_15))
  444. {
  445. if (!(pin_irq_enable_mask & (GPIO_PIN_10 | GPIO_PIN_11 | GPIO_PIN_12 | GPIO_PIN_13 | GPIO_PIN_14 | GPIO_PIN_15)))
  446. {
  447. HAL_NVIC_DisableIRQ(irqmap->irqno);
  448. }
  449. }
  450. else
  451. {
  452. HAL_NVIC_DisableIRQ(irqmap->irqno);
  453. }
  454. #endif
  455. rt_hw_interrupt_enable(level);
  456. }
  457. else
  458. {
  459. return -RT_ENOSYS;
  460. }
  461. return RT_EOK;
  462. }
  463. static const struct rt_pin_ops _stm32_pin_ops =
  464. {
  465. stm32_pin_mode,
  466. stm32_pin_write,
  467. stm32_pin_read,
  468. stm32_pin_attach_irq,
  469. stm32_pin_dettach_irq,
  470. stm32_pin_irq_enable,
  471. stm32_pin_get,
  472. RT_NULL,
  473. };
  474. rt_inline void pin_irq_hdr(int irqno)
  475. {
  476. if (pin_irq_hdr_tab[irqno].hdr)
  477. {
  478. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  479. }
  480. }
  481. #if defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32U5)
  482. void HAL_GPIO_EXTI_Rising_Callback(uint16_t GPIO_Pin)
  483. {
  484. pin_irq_hdr(bit2bitno(GPIO_Pin));
  485. }
  486. void HAL_GPIO_EXTI_Falling_Callback(uint16_t GPIO_Pin)
  487. {
  488. pin_irq_hdr(bit2bitno(GPIO_Pin));
  489. }
  490. #else
  491. void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin)
  492. {
  493. pin_irq_hdr(bit2bitno(GPIO_Pin));
  494. }
  495. #endif
  496. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32L0)
  497. void EXTI0_1_IRQHandler(void)
  498. {
  499. rt_interrupt_enter();
  500. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  501. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  502. rt_interrupt_leave();
  503. }
  504. void EXTI2_3_IRQHandler(void)
  505. {
  506. rt_interrupt_enter();
  507. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  508. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  509. rt_interrupt_leave();
  510. }
  511. void EXTI4_15_IRQHandler(void)
  512. {
  513. rt_interrupt_enter();
  514. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  515. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  516. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  517. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  518. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  519. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  520. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  521. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  522. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  523. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  524. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  525. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  526. rt_interrupt_leave();
  527. }
  528. #elif defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32U5) || defined(SOC_SERIES_STM32H7RS)
  529. void EXTI0_IRQHandler(void)
  530. {
  531. rt_interrupt_enter();
  532. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  533. rt_interrupt_leave();
  534. }
  535. void EXTI1_IRQHandler(void)
  536. {
  537. rt_interrupt_enter();
  538. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  539. rt_interrupt_leave();
  540. }
  541. void EXTI2_IRQHandler(void)
  542. {
  543. rt_interrupt_enter();
  544. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  545. rt_interrupt_leave();
  546. }
  547. void EXTI3_IRQHandler(void)
  548. {
  549. rt_interrupt_enter();
  550. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  551. rt_interrupt_leave();
  552. }
  553. void EXTI4_IRQHandler(void)
  554. {
  555. rt_interrupt_enter();
  556. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  557. rt_interrupt_leave();
  558. }
  559. void EXTI5_IRQHandler(void)
  560. {
  561. rt_interrupt_enter();
  562. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  563. rt_interrupt_leave();
  564. }
  565. void EXTI6_IRQHandler(void)
  566. {
  567. rt_interrupt_enter();
  568. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  569. rt_interrupt_leave();
  570. }
  571. void EXTI7_IRQHandler(void)
  572. {
  573. rt_interrupt_enter();
  574. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  575. rt_interrupt_leave();
  576. }
  577. void EXTI8_IRQHandler(void)
  578. {
  579. rt_interrupt_enter();
  580. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  581. rt_interrupt_leave();
  582. }
  583. void EXTI9_IRQHandler(void)
  584. {
  585. rt_interrupt_enter();
  586. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  587. rt_interrupt_leave();
  588. }
  589. void EXTI10_IRQHandler(void)
  590. {
  591. rt_interrupt_enter();
  592. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  593. rt_interrupt_leave();
  594. }
  595. void EXTI11_IRQHandler(void)
  596. {
  597. rt_interrupt_enter();
  598. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  599. rt_interrupt_leave();
  600. }
  601. void EXTI12_IRQHandler(void)
  602. {
  603. rt_interrupt_enter();
  604. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  605. rt_interrupt_leave();
  606. }
  607. void EXTI13_IRQHandler(void)
  608. {
  609. rt_interrupt_enter();
  610. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  611. rt_interrupt_leave();
  612. }
  613. void EXTI14_IRQHandler(void)
  614. {
  615. rt_interrupt_enter();
  616. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  617. rt_interrupt_leave();
  618. }
  619. void EXTI15_IRQHandler(void)
  620. {
  621. rt_interrupt_enter();
  622. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  623. rt_interrupt_leave();
  624. }
  625. #else
  626. void EXTI0_IRQHandler(void)
  627. {
  628. rt_interrupt_enter();
  629. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  630. rt_interrupt_leave();
  631. }
  632. void EXTI1_IRQHandler(void)
  633. {
  634. rt_interrupt_enter();
  635. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  636. rt_interrupt_leave();
  637. }
  638. void EXTI2_IRQHandler(void)
  639. {
  640. rt_interrupt_enter();
  641. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  642. rt_interrupt_leave();
  643. }
  644. void EXTI3_IRQHandler(void)
  645. {
  646. rt_interrupt_enter();
  647. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  648. rt_interrupt_leave();
  649. }
  650. void EXTI4_IRQHandler(void)
  651. {
  652. rt_interrupt_enter();
  653. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  654. rt_interrupt_leave();
  655. }
  656. void EXTI9_5_IRQHandler(void)
  657. {
  658. rt_interrupt_enter();
  659. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  660. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  661. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  662. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  663. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  664. rt_interrupt_leave();
  665. }
  666. void EXTI15_10_IRQHandler(void)
  667. {
  668. rt_interrupt_enter();
  669. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  670. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  671. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  672. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  673. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  674. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  675. rt_interrupt_leave();
  676. }
  677. #endif
  678. int rt_hw_pin_init(void)
  679. {
  680. #if defined(__HAL_RCC_GPIOA_CLK_ENABLE)
  681. __HAL_RCC_GPIOA_CLK_ENABLE();
  682. #endif
  683. #if defined(__HAL_RCC_GPIOB_CLK_ENABLE)
  684. __HAL_RCC_GPIOB_CLK_ENABLE();
  685. #endif
  686. #if defined(__HAL_RCC_GPIOC_CLK_ENABLE)
  687. __HAL_RCC_GPIOC_CLK_ENABLE();
  688. #endif
  689. #if defined(__HAL_RCC_GPIOD_CLK_ENABLE)
  690. __HAL_RCC_GPIOD_CLK_ENABLE();
  691. #endif
  692. #if defined(__HAL_RCC_GPIOE_CLK_ENABLE)
  693. __HAL_RCC_GPIOE_CLK_ENABLE();
  694. #endif
  695. #if defined(__HAL_RCC_GPIOF_CLK_ENABLE)
  696. __HAL_RCC_GPIOF_CLK_ENABLE();
  697. #endif
  698. #if defined(__HAL_RCC_GPIOG_CLK_ENABLE)
  699. #ifdef SOC_SERIES_STM32L4
  700. HAL_PWREx_EnableVddIO2();
  701. #endif
  702. __HAL_RCC_GPIOG_CLK_ENABLE();
  703. #endif
  704. #if defined(__HAL_RCC_GPIOH_CLK_ENABLE)
  705. __HAL_RCC_GPIOH_CLK_ENABLE();
  706. #endif
  707. #if defined(__HAL_RCC_GPIOI_CLK_ENABLE)
  708. __HAL_RCC_GPIOI_CLK_ENABLE();
  709. #endif
  710. #if defined(__HAL_RCC_GPIOJ_CLK_ENABLE)
  711. __HAL_RCC_GPIOJ_CLK_ENABLE();
  712. #endif
  713. #if defined(__HAL_RCC_GPIOK_CLK_ENABLE)
  714. __HAL_RCC_GPIOK_CLK_ENABLE();
  715. #endif
  716. #if defined(__HAL_RCC_GPIOM_CLK_ENABLE)
  717. __HAL_RCC_GPIOM_CLK_ENABLE();
  718. #endif
  719. #if defined(__HAL_RCC_GPION_CLK_ENABLE)
  720. __HAL_RCC_GPION_CLK_ENABLE();
  721. #endif
  722. #if defined(__HAL_RCC_GPIOO_CLK_ENABLE)
  723. __HAL_RCC_GPIOO_CLK_ENABLE();
  724. #endif
  725. #if defined(__HAL_RCC_GPIOP_CLK_ENABLE)
  726. __HAL_RCC_GPIOP_CLK_ENABLE();
  727. #endif
  728. return rt_device_pin_register("pin", &_stm32_pin_ops, RT_NULL);
  729. }
  730. #endif /* BSP_USING_GPIO */