drv_usart_v2.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338
  1. /*
  2. * Copyright (c) 2006-2024 RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-06-01 KyleChan first version
  9. */
  10. #include "board.h"
  11. #include "drv_usart_v2.h"
  12. #ifdef RT_USING_SERIAL_V2
  13. // #define DRV_DEBUG
  14. #define DBG_TAG "drv.usart"
  15. #ifdef DRV_DEBUG
  16. #define DBG_LVL DBG_LOG
  17. #else
  18. #define DBG_LVL DBG_INFO
  19. #endif /* DRV_DEBUG */
  20. #include <rtdbg.h>
  21. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && !defined(BSP_USING_UART3) && \
  22. !defined(BSP_USING_UART4) && !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && \
  23. !defined(BSP_USING_UART7) && !defined(BSP_USING_UART8) && !defined(BSP_USING_LPUART1)
  24. #error "Please define at least one BSP_USING_UARTx"
  25. /* this driver can be disabled at menuconfig -> RT-Thread Components -> Device Drivers */
  26. #endif
  27. #ifdef RT_SERIAL_USING_DMA
  28. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  29. #endif
  30. enum
  31. {
  32. #ifdef BSP_USING_UART1
  33. UART1_INDEX,
  34. #endif
  35. #ifdef BSP_USING_UART2
  36. UART2_INDEX,
  37. #endif
  38. #ifdef BSP_USING_UART3
  39. UART3_INDEX,
  40. #endif
  41. #ifdef BSP_USING_UART4
  42. UART4_INDEX,
  43. #endif
  44. #ifdef BSP_USING_UART5
  45. UART5_INDEX,
  46. #endif
  47. #ifdef BSP_USING_UART6
  48. UART6_INDEX,
  49. #endif
  50. #ifdef BSP_USING_UART7
  51. UART7_INDEX,
  52. #endif
  53. #ifdef BSP_USING_UART8
  54. UART8_INDEX,
  55. #endif
  56. #ifdef BSP_USING_LPUART1
  57. LPUART1_INDEX,
  58. #endif
  59. };
  60. static struct stm32_uart_config uart_config[] =
  61. {
  62. #ifdef BSP_USING_UART1
  63. UART1_CONFIG,
  64. #endif
  65. #ifdef BSP_USING_UART2
  66. UART2_CONFIG,
  67. #endif
  68. #ifdef BSP_USING_UART3
  69. UART3_CONFIG,
  70. #endif
  71. #ifdef BSP_USING_UART4
  72. UART4_CONFIG,
  73. #endif
  74. #ifdef BSP_USING_UART5
  75. UART5_CONFIG,
  76. #endif
  77. #ifdef BSP_USING_UART6
  78. UART6_CONFIG,
  79. #endif
  80. #ifdef BSP_USING_UART7
  81. UART7_CONFIG,
  82. #endif
  83. #ifdef BSP_USING_UART8
  84. UART8_CONFIG,
  85. #endif
  86. #ifdef BSP_USING_LPUART1
  87. LPUART1_CONFIG,
  88. #endif
  89. };
  90. static struct stm32_uart uart_obj[sizeof(uart_config) / sizeof(uart_config[0])] = {0};
  91. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  92. {
  93. struct stm32_uart *uart;
  94. RT_ASSERT(serial != RT_NULL);
  95. RT_ASSERT(cfg != RT_NULL);
  96. uart = rt_container_of(serial, struct stm32_uart, serial);
  97. uart->handle.Instance = uart->config->Instance;
  98. uart->handle.Init.BaudRate = cfg->baud_rate;
  99. uart->handle.Init.Mode = UART_MODE_TX_RX;
  100. #ifdef USART_CR1_OVER8
  101. uart->handle.Init.OverSampling = cfg->baud_rate > 5000000 ? UART_OVERSAMPLING_8 : UART_OVERSAMPLING_16;
  102. #else
  103. uart->handle.Init.OverSampling = UART_OVERSAMPLING_16;
  104. #endif /* USART_CR1_OVER8 */
  105. switch (cfg->data_bits)
  106. {
  107. case DATA_BITS_8:
  108. if (cfg->parity == PARITY_ODD || cfg->parity == PARITY_EVEN)
  109. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  110. else
  111. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  112. break;
  113. case DATA_BITS_9:
  114. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  115. break;
  116. default:
  117. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  118. break;
  119. }
  120. switch (cfg->stop_bits)
  121. {
  122. case STOP_BITS_1:
  123. uart->handle.Init.StopBits = UART_STOPBITS_1;
  124. break;
  125. case STOP_BITS_2:
  126. uart->handle.Init.StopBits = UART_STOPBITS_2;
  127. break;
  128. default:
  129. uart->handle.Init.StopBits = UART_STOPBITS_1;
  130. break;
  131. }
  132. switch (cfg->parity)
  133. {
  134. case PARITY_NONE:
  135. uart->handle.Init.Parity = UART_PARITY_NONE;
  136. break;
  137. case PARITY_ODD:
  138. uart->handle.Init.Parity = UART_PARITY_ODD;
  139. break;
  140. case PARITY_EVEN:
  141. uart->handle.Init.Parity = UART_PARITY_EVEN;
  142. break;
  143. default:
  144. uart->handle.Init.Parity = UART_PARITY_NONE;
  145. break;
  146. }
  147. switch (cfg->flowcontrol)
  148. {
  149. case RT_SERIAL_FLOWCONTROL_NONE:
  150. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  151. break;
  152. case RT_SERIAL_FLOWCONTROL_CTSRTS:
  153. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_RTS_CTS;
  154. break;
  155. default:
  156. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  157. break;
  158. }
  159. #ifdef RT_SERIAL_USING_DMA
  160. uart->dma_rx.remaining_cnt = serial->config.dma_ping_bufsz;
  161. #endif
  162. if (HAL_UART_Init(&uart->handle) != HAL_OK)
  163. {
  164. return -RT_ERROR;
  165. }
  166. return RT_EOK;
  167. }
  168. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  169. {
  170. struct stm32_uart *uart;
  171. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  172. RT_ASSERT(serial != RT_NULL);
  173. uart = rt_container_of(serial, struct stm32_uart, serial);
  174. if(ctrl_arg & (RT_DEVICE_FLAG_RX_BLOCKING | RT_DEVICE_FLAG_RX_NON_BLOCKING))
  175. {
  176. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_RX)
  177. ctrl_arg = RT_DEVICE_FLAG_DMA_RX;
  178. else
  179. ctrl_arg = RT_DEVICE_FLAG_INT_RX;
  180. }
  181. else if(ctrl_arg & (RT_DEVICE_FLAG_TX_BLOCKING | RT_DEVICE_FLAG_TX_NON_BLOCKING))
  182. {
  183. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  184. ctrl_arg = RT_DEVICE_FLAG_DMA_TX;
  185. else
  186. ctrl_arg = RT_DEVICE_FLAG_INT_TX;
  187. }
  188. switch (cmd)
  189. {
  190. /* disable interrupt */
  191. case RT_DEVICE_CTRL_CLR_INT:
  192. NVIC_DisableIRQ(uart->config->irq_type);
  193. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  194. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_RXNE);
  195. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  196. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TXE);
  197. #ifdef RT_SERIAL_USING_DMA
  198. else if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX)
  199. {
  200. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_RXNE);
  201. HAL_NVIC_DisableIRQ(uart->config->dma_rx->dma_irq);
  202. if (HAL_DMA_Abort(&(uart->dma_rx.handle)) != HAL_OK)
  203. {
  204. RT_ASSERT(0);
  205. }
  206. if (HAL_DMA_DeInit(&(uart->dma_rx.handle)) != HAL_OK)
  207. {
  208. RT_ASSERT(0);
  209. }
  210. }
  211. else if(ctrl_arg == RT_DEVICE_FLAG_DMA_TX)
  212. {
  213. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TC);
  214. HAL_NVIC_DisableIRQ(uart->config->dma_tx->dma_irq);
  215. HAL_DMA_Abort(&(uart->dma_tx.handle));
  216. if (HAL_DMA_DeInit(&(uart->dma_tx.handle)) != HAL_OK)
  217. {
  218. RT_ASSERT(0);
  219. }
  220. }
  221. #endif
  222. break;
  223. case RT_DEVICE_CTRL_SET_INT:
  224. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  225. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  226. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  227. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_RXNE);
  228. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  229. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_TXE);
  230. break;
  231. case RT_DEVICE_CTRL_CONFIG:
  232. if (ctrl_arg & (RT_DEVICE_FLAG_DMA_RX | RT_DEVICE_FLAG_DMA_TX))
  233. {
  234. #ifdef RT_SERIAL_USING_DMA
  235. stm32_dma_config(serial, ctrl_arg);
  236. #endif
  237. }
  238. else
  239. stm32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)ctrl_arg);
  240. break;
  241. case RT_DEVICE_CHECK_OPTMODE:
  242. {
  243. if (ctrl_arg & RT_DEVICE_FLAG_DMA_TX)
  244. return RT_SERIAL_TX_BLOCKING_NO_BUFFER;
  245. else
  246. return RT_SERIAL_TX_BLOCKING_BUFFER;
  247. }
  248. case RT_DEVICE_CTRL_CLOSE:
  249. if (HAL_UART_DeInit(&(uart->handle)) != HAL_OK )
  250. {
  251. RT_ASSERT(0)
  252. }
  253. break;
  254. }
  255. return RT_EOK;
  256. }
  257. static int stm32_putc(struct rt_serial_device *serial, char c)
  258. {
  259. struct stm32_uart *uart;
  260. RT_ASSERT(serial != RT_NULL);
  261. uart = rt_container_of(serial, struct stm32_uart, serial);
  262. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  263. UART_SET_TDR(&uart->handle, c);
  264. while (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) == RESET);
  265. return 1;
  266. }
  267. rt_uint32_t stm32_uart_get_mask(rt_uint32_t word_length, rt_uint32_t parity)
  268. {
  269. rt_uint32_t mask = 0;
  270. if (word_length == UART_WORDLENGTH_8B)
  271. {
  272. if (parity == UART_PARITY_NONE)
  273. {
  274. mask = 0x00FFU ;
  275. }
  276. else
  277. {
  278. mask = 0x007FU ;
  279. }
  280. }
  281. #ifdef UART_WORDLENGTH_9B
  282. else if (word_length == UART_WORDLENGTH_9B)
  283. {
  284. if (parity == UART_PARITY_NONE)
  285. {
  286. mask = 0x01FFU ;
  287. }
  288. else
  289. {
  290. mask = 0x00FFU ;
  291. }
  292. }
  293. #endif
  294. #ifdef UART_WORDLENGTH_7B
  295. else if (word_length == UART_WORDLENGTH_7B)
  296. {
  297. if (parity == UART_PARITY_NONE)
  298. {
  299. mask = 0x007FU ;
  300. }
  301. else
  302. {
  303. mask = 0x003FU ;
  304. }
  305. }
  306. else
  307. {
  308. mask = 0x0000U;
  309. }
  310. #endif
  311. return mask;
  312. }
  313. static int stm32_getc(struct rt_serial_device *serial)
  314. {
  315. int ch;
  316. struct stm32_uart *uart;
  317. RT_ASSERT(serial != RT_NULL);
  318. uart = rt_container_of(serial, struct stm32_uart, serial);
  319. ch = -1;
  320. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  321. ch = UART_GET_RDR(&uart->handle, stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity));
  322. return ch;
  323. }
  324. static rt_ssize_t stm32_transmit(struct rt_serial_device *serial,
  325. rt_uint8_t *buf,
  326. rt_size_t size,
  327. rt_uint32_t tx_flag)
  328. {
  329. struct stm32_uart *uart;
  330. RT_ASSERT(serial != RT_NULL);
  331. RT_ASSERT(buf != RT_NULL);
  332. uart = rt_container_of(serial, struct stm32_uart, serial);
  333. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  334. {
  335. HAL_UART_Transmit_DMA(&uart->handle, buf, size);
  336. return size;
  337. }
  338. stm32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)tx_flag);
  339. return size;
  340. }
  341. #ifdef RT_SERIAL_USING_DMA
  342. static void dma_recv_isr(struct rt_serial_device *serial, rt_uint8_t isr_flag)
  343. {
  344. struct stm32_uart *uart;
  345. rt_size_t recv_len, counter;
  346. RT_ASSERT(serial != RT_NULL);
  347. uart = rt_container_of(serial, struct stm32_uart, serial);
  348. counter = __HAL_DMA_GET_COUNTER(&(uart->dma_rx.handle));
  349. if (counter <= uart->dma_rx.remaining_cnt)
  350. recv_len = uart->dma_rx.remaining_cnt - counter;
  351. else
  352. recv_len = serial->config.dma_ping_bufsz + uart->dma_rx.remaining_cnt - counter;
  353. if (recv_len)
  354. {
  355. #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
  356. rt_uint8_t *ptr = NULL;
  357. rt_hw_serial_control_isr(serial, RT_HW_SERIAL_CTRL_GET_DMA_PING_BUF, &ptr);
  358. SCB_InvalidateDCache_by_Addr((uint32_t *)ptr, serial->config.dma_ping_bufsz);
  359. #endif
  360. uart->dma_rx.remaining_cnt = counter;
  361. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  362. }
  363. }
  364. #endif /* RT_SERIAL_USING_DMA */
  365. /**
  366. * Uart common interrupt process. This need add to uart ISR.
  367. *
  368. * @param serial serial device
  369. */
  370. static void uart_isr(struct rt_serial_device *serial)
  371. {
  372. struct stm32_uart *uart;
  373. RT_ASSERT(serial != RT_NULL);
  374. uart = rt_container_of(serial, struct stm32_uart, serial);
  375. /* If the Read data register is not empty and the RXNE interrupt is enabled (RDR) */
  376. if ((__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET) &&
  377. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_RXNE) != RESET))
  378. {
  379. char chr = UART_GET_RDR(&uart->handle, stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity));
  380. rt_hw_serial_control_isr(serial, RT_HW_SERIAL_CTRL_PUTC, &chr);
  381. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  382. }
  383. /* If the Transmit data register is empty and the TXE interrupt enable is enabled (TDR) */
  384. else if ((__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TXE) != RESET) &&
  385. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_TXE)) != RESET)
  386. {
  387. rt_uint8_t put_char = 0;
  388. if (rt_hw_serial_control_isr(serial, RT_HW_SERIAL_CTRL_GETC, &put_char) == RT_EOK)
  389. {
  390. UART_SET_TDR(&uart->handle, put_char);
  391. }
  392. else
  393. {
  394. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TXE);
  395. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_TC);
  396. }
  397. }
  398. else if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) &&
  399. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_TC) != RESET))
  400. {
  401. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  402. {
  403. /* The HAL_UART_TxCpltCallback will be triggered */
  404. HAL_UART_IRQHandler(&(uart->handle));
  405. }
  406. else
  407. {
  408. /* Transmission complete interrupt disable ( CR1 Register) */
  409. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TC);
  410. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DONE);
  411. }
  412. /* Clear Transmission complete interrupt flag ( ISR Register ) */
  413. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  414. }
  415. #ifdef RT_SERIAL_USING_DMA
  416. else if ((uart->uart_dma_flag) && (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_IDLE) != RESET)
  417. && (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_IDLE) != RESET))
  418. {
  419. dma_recv_isr(serial, UART_RX_DMA_IT_IDLE_FLAG);
  420. __HAL_UART_CLEAR_IDLEFLAG(&uart->handle);
  421. }
  422. #endif
  423. else
  424. {
  425. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_ORE) != RESET)
  426. {
  427. LOG_E("(%s) serial device Overrun error!", serial->parent.parent.name);
  428. __HAL_UART_CLEAR_OREFLAG(&uart->handle);
  429. }
  430. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_NE) != RESET)
  431. {
  432. __HAL_UART_CLEAR_NEFLAG(&uart->handle);
  433. }
  434. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_FE) != RESET)
  435. {
  436. __HAL_UART_CLEAR_FEFLAG(&uart->handle);
  437. }
  438. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_PE) != RESET)
  439. {
  440. __HAL_UART_CLEAR_PEFLAG(&uart->handle);
  441. }
  442. #if !defined(SOC_SERIES_STM32L4) && !defined(SOC_SERIES_STM32WL) && !defined(SOC_SERIES_STM32F7) && !defined(SOC_SERIES_STM32F0) \
  443. && !defined(SOC_SERIES_STM32L0) && !defined(SOC_SERIES_STM32G0) && !defined(SOC_SERIES_STM32H7) \
  444. && !defined(SOC_SERIES_STM32G4) && !defined(SOC_SERIES_STM32MP1) && !defined(SOC_SERIES_STM32WB)
  445. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_LBD) != RESET)
  446. {
  447. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_LBD);
  448. }
  449. #endif
  450. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_CTS) != RESET)
  451. {
  452. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_CTS);
  453. }
  454. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TXE) != RESET)
  455. {
  456. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TXE);
  457. }
  458. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) != RESET)
  459. {
  460. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  461. }
  462. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  463. {
  464. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_RXNE);
  465. }
  466. }
  467. }
  468. #if defined(BSP_USING_UART1)
  469. void USART1_IRQHandler(void)
  470. {
  471. /* enter interrupt */
  472. rt_interrupt_enter();
  473. uart_isr(&(uart_obj[UART1_INDEX].serial));
  474. /* leave interrupt */
  475. rt_interrupt_leave();
  476. }
  477. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  478. void UART1_DMA_RX_IRQHandler(void)
  479. {
  480. /* enter interrupt */
  481. rt_interrupt_enter();
  482. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_rx.handle);
  483. /* leave interrupt */
  484. rt_interrupt_leave();
  485. }
  486. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  487. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  488. void UART1_DMA_TX_IRQHandler(void)
  489. {
  490. /* enter interrupt */
  491. rt_interrupt_enter();
  492. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_tx.handle);
  493. /* leave interrupt */
  494. rt_interrupt_leave();
  495. }
  496. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  497. #endif /* BSP_USING_UART1 */
  498. #if defined(BSP_USING_UART2)
  499. void USART2_IRQHandler(void)
  500. {
  501. /* enter interrupt */
  502. rt_interrupt_enter();
  503. uart_isr(&(uart_obj[UART2_INDEX].serial));
  504. /* leave interrupt */
  505. rt_interrupt_leave();
  506. }
  507. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  508. void UART2_DMA_RX_IRQHandler(void)
  509. {
  510. /* enter interrupt */
  511. rt_interrupt_enter();
  512. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_rx.handle);
  513. /* leave interrupt */
  514. rt_interrupt_leave();
  515. }
  516. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  517. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  518. void UART2_DMA_TX_IRQHandler(void)
  519. {
  520. /* enter interrupt */
  521. rt_interrupt_enter();
  522. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_tx.handle);
  523. /* leave interrupt */
  524. rt_interrupt_leave();
  525. }
  526. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  527. #endif /* BSP_USING_UART2 */
  528. #if defined(BSP_USING_UART3)
  529. void USART3_IRQHandler(void)
  530. {
  531. /* enter interrupt */
  532. rt_interrupt_enter();
  533. uart_isr(&(uart_obj[UART3_INDEX].serial));
  534. /* leave interrupt */
  535. rt_interrupt_leave();
  536. }
  537. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  538. void UART3_DMA_RX_IRQHandler(void)
  539. {
  540. /* enter interrupt */
  541. rt_interrupt_enter();
  542. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_rx.handle);
  543. /* leave interrupt */
  544. rt_interrupt_leave();
  545. }
  546. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART3_RX_USING_DMA) */
  547. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  548. void UART3_DMA_TX_IRQHandler(void)
  549. {
  550. /* enter interrupt */
  551. rt_interrupt_enter();
  552. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_tx.handle);
  553. /* leave interrupt */
  554. rt_interrupt_leave();
  555. }
  556. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART3_TX_USING_DMA) */
  557. #endif /* BSP_USING_UART3*/
  558. #if defined(BSP_USING_UART4)
  559. void UART4_IRQHandler(void)
  560. {
  561. /* enter interrupt */
  562. rt_interrupt_enter();
  563. uart_isr(&(uart_obj[UART4_INDEX].serial));
  564. /* leave interrupt */
  565. rt_interrupt_leave();
  566. }
  567. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  568. void UART4_DMA_RX_IRQHandler(void)
  569. {
  570. /* enter interrupt */
  571. rt_interrupt_enter();
  572. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_rx.handle);
  573. /* leave interrupt */
  574. rt_interrupt_leave();
  575. }
  576. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART4_RX_USING_DMA) */
  577. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  578. void UART4_DMA_TX_IRQHandler(void)
  579. {
  580. /* enter interrupt */
  581. rt_interrupt_enter();
  582. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_tx.handle);
  583. /* leave interrupt */
  584. rt_interrupt_leave();
  585. }
  586. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART4_TX_USING_DMA) */
  587. #endif /* BSP_USING_UART4*/
  588. #if defined(BSP_USING_UART5)
  589. void UART5_IRQHandler(void)
  590. {
  591. /* enter interrupt */
  592. rt_interrupt_enter();
  593. uart_isr(&(uart_obj[UART5_INDEX].serial));
  594. /* leave interrupt */
  595. rt_interrupt_leave();
  596. }
  597. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  598. void UART5_DMA_RX_IRQHandler(void)
  599. {
  600. /* enter interrupt */
  601. rt_interrupt_enter();
  602. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_rx.handle);
  603. /* leave interrupt */
  604. rt_interrupt_leave();
  605. }
  606. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  607. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  608. void UART5_DMA_TX_IRQHandler(void)
  609. {
  610. /* enter interrupt */
  611. rt_interrupt_enter();
  612. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_tx.handle);
  613. /* leave interrupt */
  614. rt_interrupt_leave();
  615. }
  616. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  617. #endif /* BSP_USING_UART5*/
  618. #if defined(BSP_USING_UART6)
  619. void USART6_IRQHandler(void)
  620. {
  621. /* enter interrupt */
  622. rt_interrupt_enter();
  623. uart_isr(&(uart_obj[UART6_INDEX].serial));
  624. /* leave interrupt */
  625. rt_interrupt_leave();
  626. }
  627. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  628. void UART6_DMA_RX_IRQHandler(void)
  629. {
  630. /* enter interrupt */
  631. rt_interrupt_enter();
  632. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_rx.handle);
  633. /* leave interrupt */
  634. rt_interrupt_leave();
  635. }
  636. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  637. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  638. void UART6_DMA_TX_IRQHandler(void)
  639. {
  640. /* enter interrupt */
  641. rt_interrupt_enter();
  642. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_tx.handle);
  643. /* leave interrupt */
  644. rt_interrupt_leave();
  645. }
  646. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  647. #endif /* BSP_USING_UART6*/
  648. #if defined(BSP_USING_UART7)
  649. void UART7_IRQHandler(void)
  650. {
  651. /* enter interrupt */
  652. rt_interrupt_enter();
  653. uart_isr(&(uart_obj[UART7_INDEX].serial));
  654. /* leave interrupt */
  655. rt_interrupt_leave();
  656. }
  657. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA)
  658. void UART7_DMA_RX_IRQHandler(void)
  659. {
  660. /* enter interrupt */
  661. rt_interrupt_enter();
  662. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_rx.handle);
  663. /* leave interrupt */
  664. rt_interrupt_leave();
  665. }
  666. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA) */
  667. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA)
  668. void UART7_DMA_TX_IRQHandler(void)
  669. {
  670. /* enter interrupt */
  671. rt_interrupt_enter();
  672. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_tx.handle);
  673. /* leave interrupt */
  674. rt_interrupt_leave();
  675. }
  676. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA) */
  677. #endif /* BSP_USING_UART7*/
  678. #if defined(BSP_USING_UART8)
  679. void UART8_IRQHandler(void)
  680. {
  681. /* enter interrupt */
  682. rt_interrupt_enter();
  683. uart_isr(&(uart_obj[UART8_INDEX].serial));
  684. /* leave interrupt */
  685. rt_interrupt_leave();
  686. }
  687. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA)
  688. void UART8_DMA_RX_IRQHandler(void)
  689. {
  690. /* enter interrupt */
  691. rt_interrupt_enter();
  692. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_rx.handle);
  693. /* leave interrupt */
  694. rt_interrupt_leave();
  695. }
  696. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA) */
  697. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA)
  698. void UART8_DMA_TX_IRQHandler(void)
  699. {
  700. /* enter interrupt */
  701. rt_interrupt_enter();
  702. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_tx.handle);
  703. /* leave interrupt */
  704. rt_interrupt_leave();
  705. }
  706. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA) */
  707. #endif /* BSP_USING_UART8*/
  708. #if defined(BSP_USING_LPUART1)
  709. void LPUART1_IRQHandler(void)
  710. {
  711. /* enter interrupt */
  712. rt_interrupt_enter();
  713. uart_isr(&(uart_obj[LPUART1_INDEX].serial));
  714. /* leave interrupt */
  715. rt_interrupt_leave();
  716. }
  717. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA)
  718. void LPUART1_DMA_RX_IRQHandler(void)
  719. {
  720. /* enter interrupt */
  721. rt_interrupt_enter();
  722. HAL_DMA_IRQHandler(&uart_obj[LPUART1_INDEX].dma_rx.handle);
  723. /* leave interrupt */
  724. rt_interrupt_leave();
  725. }
  726. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA) */
  727. #endif /* BSP_USING_LPUART1*/
  728. #if defined(SOC_SERIES_STM32G0)
  729. #if defined(BSP_USING_UART2)
  730. #if defined(STM32G0B1xx) || defined(STM32G0C1xx)
  731. void USART2_LPUART2_IRQHandler(void)
  732. {
  733. USART2_IRQHandler();
  734. }
  735. #endif /* defined(STM32G0B1xx) || defined(STM32G0C1xx) */
  736. #endif /* defined(BSP_USING_UART2) */
  737. #if defined(BSP_USING_UART3) || defined(BSP_USING_UART4) || defined(BSP_USING_UART5) || defined(BSP_USING_UART6) \
  738. || defined(BSP_USING_LPUART1)
  739. #if defined(STM32G070xx)
  740. void USART3_4_IRQHandler(void)
  741. #elif defined(STM32G071xx) || defined(STM32G081xx)
  742. void USART3_4_LPUART1_IRQHandler(void)
  743. #elif defined(STM32G0B0xx)
  744. void USART3_4_5_6_IRQHandler(void)
  745. #elif defined(STM32G0B1xx) || defined(STM32G0C1xx)
  746. void USART3_4_5_6_LPUART1_IRQHandler(void)
  747. #endif /* defined(STM32G070xx) */
  748. {
  749. #if defined(BSP_USING_UART3)
  750. USART3_IRQHandler();
  751. #endif
  752. #if defined(BSP_USING_UART4)
  753. UART4_IRQHandler();
  754. #endif
  755. #if defined(BSP_USING_UART5)
  756. UART5_IRQHandler();
  757. #endif
  758. #if defined(BSP_USING_UART6)
  759. USART6_IRQHandler();
  760. #endif
  761. #if defined(BSP_USING_LPUART1)
  762. LPUART1_IRQHandler();
  763. #endif
  764. }
  765. #endif /* defined(BSP_USING_UART3) || defined(BSP_USING_UART4) || defined(BSP_USING_UART5) || defined(BSP_USING_UART6) */
  766. #if defined(RT_SERIAL_USING_DMA)
  767. void UART_DMA_RX_TX_IRQHandler(void)
  768. {
  769. #if defined(BSP_USING_UART1) && defined(BSP_UART1_TX_USING_DMA)
  770. UART1_DMA_TX_IRQHandler();
  771. #endif
  772. #if defined(BSP_USING_UART1) && defined(BSP_UART1_RX_USING_DMA)
  773. UART1_DMA_RX_IRQHandler();
  774. #endif
  775. #if defined(BSP_USING_UART2) && defined(BSP_UART2_TX_USING_DMA)
  776. UART2_DMA_TX_IRQHandler();
  777. #endif
  778. #if defined(BSP_USING_UART2) && defined(BSP_UART2_RX_USING_DMA)
  779. UART2_DMA_RX_IRQHandler();
  780. #endif
  781. }
  782. #endif /* defined(RT_SERIAL_USING_DMA) */
  783. #endif /* defined(SOC_SERIES_STM32G0) */
  784. static void stm32_uart_get_config(void)
  785. {
  786. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  787. #ifdef BSP_USING_UART1
  788. uart_obj[UART1_INDEX].serial.config = config;
  789. uart_obj[UART1_INDEX].uart_dma_flag = 0;
  790. uart_obj[UART1_INDEX].serial.config.rx_bufsz = BSP_UART1_RX_BUFSIZE;
  791. uart_obj[UART1_INDEX].serial.config.tx_bufsz = BSP_UART1_TX_BUFSIZE;
  792. #ifdef BSP_UART1_RX_USING_DMA
  793. uart_obj[UART1_INDEX].serial.config.dma_ping_bufsz = BSP_UART1_DMA_PING_BUFSIZE;
  794. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  795. static struct dma_config uart1_dma_rx = UART1_DMA_RX_CONFIG;
  796. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  797. #endif
  798. #ifdef BSP_UART1_TX_USING_DMA
  799. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  800. static struct dma_config uart1_dma_tx = UART1_DMA_TX_CONFIG;
  801. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  802. #endif
  803. #endif
  804. #ifdef BSP_USING_UART2
  805. uart_obj[UART2_INDEX].serial.config = config;
  806. uart_obj[UART2_INDEX].uart_dma_flag = 0;
  807. uart_obj[UART2_INDEX].serial.config.rx_bufsz = BSP_UART2_RX_BUFSIZE;
  808. uart_obj[UART2_INDEX].serial.config.tx_bufsz = BSP_UART2_TX_BUFSIZE;
  809. #ifdef BSP_UART2_RX_USING_DMA
  810. uart_obj[UART2_INDEX].serial.config.dma_ping_bufsz = BSP_UART2_DMA_PING_BUFSIZE;
  811. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  812. static struct dma_config uart2_dma_rx = UART2_DMA_RX_CONFIG;
  813. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  814. #endif
  815. #ifdef BSP_UART2_TX_USING_DMA
  816. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  817. static struct dma_config uart2_dma_tx = UART2_DMA_TX_CONFIG;
  818. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  819. #endif
  820. #endif
  821. #ifdef BSP_USING_UART3
  822. uart_obj[UART3_INDEX].serial.config = config;
  823. uart_obj[UART3_INDEX].uart_dma_flag = 0;
  824. uart_obj[UART3_INDEX].serial.config.rx_bufsz = BSP_UART3_RX_BUFSIZE;
  825. uart_obj[UART3_INDEX].serial.config.tx_bufsz = BSP_UART3_TX_BUFSIZE;
  826. #ifdef BSP_UART3_RX_USING_DMA
  827. uart_obj[UART3_INDEX].serial.config.dma_ping_bufsz = BSP_UART3_DMA_PING_BUFSIZE;
  828. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  829. static struct dma_config uart3_dma_rx = UART3_DMA_RX_CONFIG;
  830. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  831. #endif
  832. #ifdef BSP_UART3_TX_USING_DMA
  833. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  834. static struct dma_config uart3_dma_tx = UART3_DMA_TX_CONFIG;
  835. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  836. #endif
  837. #endif
  838. #ifdef BSP_USING_UART4
  839. uart_obj[UART4_INDEX].serial.config = config;
  840. uart_obj[UART4_INDEX].uart_dma_flag = 0;
  841. uart_obj[UART4_INDEX].serial.config.rx_bufsz = BSP_UART4_RX_BUFSIZE;
  842. uart_obj[UART4_INDEX].serial.config.tx_bufsz = BSP_UART4_TX_BUFSIZE;
  843. #ifdef BSP_UART4_RX_USING_DMA
  844. uart_obj[UART4_INDEX].serial.config.dma_ping_bufsz = BSP_UART4_DMA_PING_BUFSIZE;
  845. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  846. static struct dma_config uart4_dma_rx = UART4_DMA_RX_CONFIG;
  847. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  848. #endif
  849. #ifdef BSP_UART4_TX_USING_DMA
  850. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  851. static struct dma_config uart4_dma_tx = UART4_DMA_TX_CONFIG;
  852. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  853. #endif
  854. #endif
  855. #ifdef BSP_USING_UART5
  856. uart_obj[UART5_INDEX].serial.config = config;
  857. uart_obj[UART5_INDEX].uart_dma_flag = 0;
  858. uart_obj[UART5_INDEX].serial.config.rx_bufsz = BSP_UART5_RX_BUFSIZE;
  859. uart_obj[UART5_INDEX].serial.config.tx_bufsz = BSP_UART5_TX_BUFSIZE;
  860. #ifdef BSP_UART5_RX_USING_DMA
  861. uart_obj[UART5_INDEX].serial.config.dma_ping_bufsz = BSP_UART5_DMA_PING_BUFSIZE;
  862. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  863. static struct dma_config uart5_dma_rx = UART5_DMA_RX_CONFIG;
  864. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  865. #endif
  866. #ifdef BSP_UART5_TX_USING_DMA
  867. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  868. static struct dma_config uart5_dma_tx = UART5_DMA_TX_CONFIG;
  869. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  870. #endif
  871. #endif
  872. #ifdef BSP_USING_UART6
  873. uart_obj[UART6_INDEX].serial.config = config;
  874. uart_obj[UART6_INDEX].uart_dma_flag = 0;
  875. uart_obj[UART6_INDEX].serial.config.rx_bufsz = BSP_UART6_RX_BUFSIZE;
  876. uart_obj[UART6_INDEX].serial.config.tx_bufsz = BSP_UART6_TX_BUFSIZE;
  877. #ifdef BSP_UART6_RX_USING_DMA
  878. uart_obj[UART6_INDEX].serial.config.dma_ping_bufsz = BSP_UART6_DMA_PING_BUFSIZE;
  879. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  880. static struct dma_config uart6_dma_rx = UART6_DMA_RX_CONFIG;
  881. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  882. #endif
  883. #ifdef BSP_UART6_TX_USING_DMA
  884. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  885. static struct dma_config uart6_dma_tx = UART6_DMA_TX_CONFIG;
  886. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  887. #endif
  888. #endif
  889. #ifdef BSP_USING_UART7
  890. uart_obj[UART7_INDEX].serial.config = config;
  891. uart_obj[UART7_INDEX].uart_dma_flag = 0;
  892. uart_obj[UART7_INDEX].serial.config.rx_bufsz = BSP_UART7_RX_BUFSIZE;
  893. uart_obj[UART7_INDEX].serial.config.tx_bufsz = BSP_UART7_TX_BUFSIZE;
  894. #ifdef BSP_UART7_RX_USING_DMA
  895. uart_obj[UART7_INDEX].serial.config.dma_ping_bufsz = BSP_UART7_DMA_PING_BUFSIZE;
  896. uart_obj[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  897. static struct dma_config uart7_dma_rx = UART7_DMA_RX_CONFIG;
  898. uart_config[UART7_INDEX].dma_rx = &uart7_dma_rx;
  899. #endif
  900. #ifdef BSP_UART7_TX_USING_DMA
  901. uart_obj[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  902. static struct dma_config uart7_dma_tx = UART7_DMA_TX_CONFIG;
  903. uart_config[UART7_INDEX].dma_tx = &uart7_dma_tx;
  904. #endif
  905. #endif
  906. #ifdef BSP_USING_UART8
  907. uart_obj[UART8_INDEX].serial.config = config;
  908. uart_obj[UART8_INDEX].uart_dma_flag = 0;
  909. uart_obj[UART8_INDEX].serial.config.rx_bufsz = BSP_UART8_RX_BUFSIZE;
  910. uart_obj[UART8_INDEX].serial.config.tx_bufsz = BSP_UART8_TX_BUFSIZE;
  911. #ifdef BSP_UART8_RX_USING_DMA
  912. uart_obj[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  913. static struct dma_config uart8_dma_rx = UART8_DMA_RX_CONFIG;
  914. uart_config[UART8_INDEX].dma_rx = &uart8_dma_rx;
  915. #endif
  916. #ifdef BSP_UART8_TX_USING_DMA
  917. uart_obj[UART8_INDEX].serial.config.dma_ping_bufsz = BSP_UART8_DMA_PING_BUFSIZE;
  918. uart_obj[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  919. static struct dma_config uart8_dma_tx = UART8_DMA_TX_CONFIG;
  920. uart_config[UART8_INDEX].dma_tx = &uart8_dma_tx;
  921. #endif
  922. #endif
  923. #ifdef BSP_USING_LPUART1
  924. uart_obj[LPUART1_INDEX].serial.config = config;
  925. uart_obj[LPUART1_INDEX].uart_dma_flag = 0;
  926. uart_obj[LPUART1_INDEX].serial.config.rx_bufsz = BSP_LPUART1_RX_BUFSIZE;
  927. uart_obj[LPUART1_INDEX].serial.config.tx_bufsz = BSP_LPUART1_TX_BUFSIZE;
  928. #ifdef BSP_LPUART1_RX_USING_DMA
  929. uart_obj[LPUART1_INDEX].serial.config.dma_ping_bufsz = BSP_LPUART1_DMA_PING_BUFSIZE;
  930. uart_obj[LPUART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  931. static struct dma_config lpuart1_dma_rx = LPUART1_DMA_CONFIG;
  932. uart_config[LPUART1_INDEX].dma_rx = &lpuart1_dma_rx;
  933. #endif
  934. #endif
  935. }
  936. #ifdef RT_SERIAL_USING_DMA
  937. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  938. {
  939. DMA_HandleTypeDef *DMA_Handle;
  940. struct dma_config *dma_config;
  941. struct stm32_uart *uart;
  942. RT_ASSERT(serial != RT_NULL);
  943. RT_ASSERT(flag == RT_DEVICE_FLAG_DMA_TX || flag == RT_DEVICE_FLAG_DMA_RX);
  944. uart = rt_container_of(serial, struct stm32_uart, serial);
  945. if (RT_DEVICE_FLAG_DMA_RX == flag)
  946. {
  947. DMA_Handle = &uart->dma_rx.handle;
  948. dma_config = uart->config->dma_rx;
  949. }
  950. else /* RT_DEVICE_FLAG_DMA_TX == flag */
  951. {
  952. DMA_Handle = &uart->dma_tx.handle;
  953. dma_config = uart->config->dma_tx;
  954. }
  955. LOG_D("%s dma config start", uart->config->name);
  956. {
  957. rt_uint32_t tmpreg = 0x00U;
  958. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0) \
  959. || defined(SOC_SERIES_STM32L0)
  960. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  961. SET_BIT(RCC->AHBENR, dma_config->dma_rcc);
  962. tmpreg = READ_BIT(RCC->AHBENR, dma_config->dma_rcc);
  963. #elif defined(SOC_SERIES_STM32F2) || defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) \
  964. || defined(SOC_SERIES_STM32G4)|| defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32WB)
  965. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  966. SET_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  967. tmpreg = READ_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  968. #elif defined(SOC_SERIES_STM32MP1)
  969. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  970. SET_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  971. tmpreg = READ_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  972. #endif
  973. #if defined(DMAMUX1) && (defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB))
  974. /* enable DMAMUX clock for L4+ and G4 */
  975. __HAL_RCC_DMAMUX1_CLK_ENABLE();
  976. #elif defined(SOC_SERIES_STM32MP1)
  977. __HAL_RCC_DMAMUX_CLK_ENABLE();
  978. #endif
  979. UNUSED(tmpreg); /* To avoid compiler warnings */
  980. }
  981. if (RT_DEVICE_FLAG_DMA_RX == flag)
  982. {
  983. __HAL_LINKDMA(&(uart->handle), hdmarx, uart->dma_rx.handle);
  984. }
  985. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  986. {
  987. __HAL_LINKDMA(&(uart->handle), hdmatx, uart->dma_tx.handle);
  988. }
  989. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32L0)
  990. DMA_Handle->Instance = dma_config->Instance;
  991. #elif defined(SOC_SERIES_STM32F2) || defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7)
  992. DMA_Handle->Instance = dma_config->Instance;
  993. DMA_Handle->Init.Channel = dma_config->channel;
  994. #elif defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB)\
  995. || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  996. DMA_Handle->Instance = dma_config->Instance;
  997. DMA_Handle->Init.Request = dma_config->request;
  998. #endif
  999. DMA_Handle->Init.PeriphInc = DMA_PINC_DISABLE;
  1000. DMA_Handle->Init.MemInc = DMA_MINC_ENABLE;
  1001. DMA_Handle->Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  1002. DMA_Handle->Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  1003. if (RT_DEVICE_FLAG_DMA_RX == flag)
  1004. {
  1005. DMA_Handle->Init.Direction = DMA_PERIPH_TO_MEMORY;
  1006. DMA_Handle->Init.Mode = DMA_CIRCULAR;
  1007. }
  1008. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  1009. {
  1010. DMA_Handle->Init.Direction = DMA_MEMORY_TO_PERIPH;
  1011. DMA_Handle->Init.Mode = DMA_NORMAL;
  1012. }
  1013. DMA_Handle->Init.Priority = DMA_PRIORITY_MEDIUM;
  1014. #if defined(SOC_SERIES_STM32F2) || defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  1015. DMA_Handle->Init.FIFOMode = DMA_FIFOMODE_DISABLE;
  1016. #endif
  1017. if (HAL_DMA_DeInit(DMA_Handle) != HAL_OK)
  1018. {
  1019. RT_ASSERT(0);
  1020. }
  1021. if (HAL_DMA_Init(DMA_Handle) != HAL_OK)
  1022. {
  1023. RT_ASSERT(0);
  1024. }
  1025. /* enable interrupt */
  1026. if (flag == RT_DEVICE_FLAG_DMA_RX)
  1027. {
  1028. rt_uint8_t *ptr = NULL;
  1029. rt_hw_serial_control_isr(serial, RT_HW_SERIAL_CTRL_GET_DMA_PING_BUF, &ptr);
  1030. /* Start DMA transfer */
  1031. if (HAL_UART_Receive_DMA(&(uart->handle), ptr, serial->config.dma_ping_bufsz) != HAL_OK)
  1032. {
  1033. /* Transfer error in reception process */
  1034. RT_ASSERT(0);
  1035. }
  1036. CLEAR_BIT(uart->handle.Instance->CR3, USART_CR3_EIE);
  1037. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_IDLE);
  1038. }
  1039. /* DMA irq should set in DMA TX mode, or HAL_UART_TxCpltCallback function will not be called */
  1040. HAL_NVIC_SetPriority(dma_config->dma_irq, 0, 0);
  1041. HAL_NVIC_EnableIRQ(dma_config->dma_irq);
  1042. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  1043. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  1044. LOG_D("%s dma %s instance: %x", uart->config->name, flag == RT_DEVICE_FLAG_DMA_RX ? "RX" : "TX", DMA_Handle->Instance);
  1045. LOG_D("%s dma config done", uart->config->name);
  1046. }
  1047. /**
  1048. * @brief UART error callbacks
  1049. * @param huart: UART handle
  1050. * @note This example shows a simple way to report transfer error, and you can
  1051. * add your own implementation.
  1052. * @retval None
  1053. */
  1054. void HAL_UART_ErrorCallback(UART_HandleTypeDef *huart)
  1055. {
  1056. RT_ASSERT(huart != NULL);
  1057. struct stm32_uart *uart = (struct stm32_uart *)huart;
  1058. LOG_D("%s: %s %d\n", __FUNCTION__, uart->config->name, huart->ErrorCode);
  1059. UNUSED(uart);
  1060. }
  1061. /**
  1062. * @brief Rx Transfer completed callback
  1063. * @param huart: UART handle
  1064. * @note This example shows a simple way to report end of DMA Rx transfer, and
  1065. * you can add your own implementation.
  1066. * @retval None
  1067. */
  1068. void HAL_UART_RxCpltCallback(UART_HandleTypeDef *huart)
  1069. {
  1070. struct stm32_uart *uart;
  1071. RT_ASSERT(huart != NULL);
  1072. uart = (struct stm32_uart *)huart;
  1073. dma_recv_isr(&uart->serial, UART_RX_DMA_IT_TC_FLAG);
  1074. }
  1075. /**
  1076. * @brief Rx Half transfer completed callback
  1077. * @param huart: UART handle
  1078. * @note This example shows a simple way to report end of DMA Rx Half transfer,
  1079. * and you can add your own implementation.
  1080. * @retval None
  1081. */
  1082. void HAL_UART_RxHalfCpltCallback(UART_HandleTypeDef *huart)
  1083. {
  1084. struct stm32_uart *uart;
  1085. RT_ASSERT(huart != NULL);
  1086. uart = (struct stm32_uart *)huart;
  1087. dma_recv_isr(&uart->serial, UART_RX_DMA_IT_HT_FLAG);
  1088. }
  1089. /**
  1090. * @brief HAL_UART_TxCpltCallback
  1091. * @param huart: UART handle
  1092. * @note This callback can be called by two functions, first in UART_EndTransmit_IT when
  1093. * UART Tx complete and second in UART_DMATransmitCplt function in DMA Circular mode.
  1094. * @retval None
  1095. */
  1096. void HAL_UART_TxCpltCallback(UART_HandleTypeDef *huart)
  1097. {
  1098. struct stm32_uart *uart;
  1099. struct rt_serial_device *serial;
  1100. rt_size_t trans_total_index;
  1101. rt_base_t level;
  1102. RT_ASSERT(huart != NULL);
  1103. uart = (struct stm32_uart *)huart;
  1104. serial = &uart->serial;
  1105. RT_ASSERT(serial != RT_NULL);
  1106. level = rt_hw_interrupt_disable();
  1107. trans_total_index = __HAL_DMA_GET_COUNTER(&(uart->dma_tx.handle));
  1108. rt_hw_interrupt_enable(level);
  1109. if (trans_total_index) return;
  1110. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DMADONE);
  1111. }
  1112. #endif /* RT_SERIAL_USING_DMA */
  1113. static const struct rt_uart_ops stm32_uart_ops =
  1114. {
  1115. .configure = stm32_configure,
  1116. .control = stm32_control,
  1117. .putc = stm32_putc,
  1118. .getc = stm32_getc,
  1119. .transmit = stm32_transmit
  1120. };
  1121. int rt_hw_usart_init(void)
  1122. {
  1123. rt_err_t result = 0;
  1124. rt_size_t obj_num = sizeof(uart_obj) / sizeof(struct stm32_uart);
  1125. stm32_uart_get_config();
  1126. for (rt_uint32_t i = 0; i < obj_num; i++)
  1127. {
  1128. /* init UART object */
  1129. uart_obj[i].config = &uart_config[i];
  1130. uart_obj[i].serial.ops = &stm32_uart_ops;
  1131. /* register UART device */
  1132. result = rt_hw_serial_register(&uart_obj[i].serial,
  1133. uart_obj[i].config->name,
  1134. RT_DEVICE_FLAG_RDWR,
  1135. NULL);
  1136. RT_ASSERT(result == RT_EOK);
  1137. }
  1138. return result;
  1139. }
  1140. #endif /* RT_USING_SERIAL_V2 */