stm32f4xx_hal_fmpi2c.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_hal_fmpi2c.h
  4. * @author MCD Application Team
  5. * @version V1.6.0
  6. * @date 04-November-2016
  7. * @brief Header file of FMPI2C HAL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F4xx_HAL_FMPI2C_H
  39. #define __STM32F4xx_HAL_FMPI2C_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. #if defined(STM32F410Tx) || defined(STM32F410Cx) || defined(STM32F410Rx) || defined(STM32F446xx) || defined(STM32F412Zx) ||\
  44. defined(STM32F412Vx) || defined(STM32F412Rx) || defined(STM32F412Cx) || defined(STM32F413xx) || defined(STM32F423xx)
  45. /* Includes ------------------------------------------------------------------*/
  46. #include "stm32f4xx_hal_def.h"
  47. /** @addtogroup STM32F4xx_HAL_Driver
  48. * @{
  49. */
  50. /** @addtogroup FMPI2C
  51. * @{
  52. */
  53. /* Exported types ------------------------------------------------------------*/
  54. /** @defgroup FMPI2C_Exported_Types FMPI2C Exported Types
  55. * @{
  56. */
  57. /** @defgroup FMPI2C_Configuration_Structure_definition FMPI2C Configuration Structure definition
  58. * @brief FMPI2C Configuration Structure definition
  59. * @{
  60. */
  61. typedef struct
  62. {
  63. uint32_t Timing; /*!< Specifies the FMPI2C_TIMINGR_register value.
  64. This parameter calculated by referring to FMPI2C initialization
  65. section in Reference manual */
  66. uint32_t OwnAddress1; /*!< Specifies the first device own address.
  67. This parameter can be a 7-bit or 10-bit address. */
  68. uint32_t AddressingMode; /*!< Specifies if 7-bit or 10-bit addressing mode is selected.
  69. This parameter can be a value of @ref FMPI2C_ADDRESSING_MODE */
  70. uint32_t DualAddressMode; /*!< Specifies if dual addressing mode is selected.
  71. This parameter can be a value of @ref FMPI2C_DUAL_ADDRESSING_MODE */
  72. uint32_t OwnAddress2; /*!< Specifies the second device own address if dual addressing mode is selected
  73. This parameter can be a 7-bit address. */
  74. uint32_t OwnAddress2Masks; /*!< Specifies the acknowledge mask address second device own address if dual addressing mode is selected
  75. This parameter can be a value of @ref FMPI2C_OWN_ADDRESS2_MASKS */
  76. uint32_t GeneralCallMode; /*!< Specifies if general call mode is selected.
  77. This parameter can be a value of @ref FMPI2C_GENERAL_CALL_ADDRESSING_MODE */
  78. uint32_t NoStretchMode; /*!< Specifies if nostretch mode is selected.
  79. This parameter can be a value of @ref FMPI2C_NOSTRETCH_MODE */
  80. }FMPI2C_InitTypeDef;
  81. /**
  82. * @}
  83. */
  84. /** @defgroup HAL_state_structure_definition HAL state structure definition
  85. * @brief HAL State structure definition
  86. * @note HAL FMPI2C State value coding follow below described bitmap :
  87. * b7-b6 Error information
  88. * 00 : No Error
  89. * 01 : Abort (Abort user request on going)
  90. * 10 : Timeout
  91. * 11 : Error
  92. * b5 IP initilisation status
  93. * 0 : Reset (IP not initialized)
  94. * 1 : Init done (IP initialized and ready to use. HAL FMPI2C Init function called)
  95. * b4 (not used)
  96. * x : Should be set to 0
  97. * b3
  98. * 0 : Ready or Busy (No Listen mode ongoing)
  99. * 1 : Listen (IP in Address Listen Mode)
  100. * b2 Intrinsic process state
  101. * 0 : Ready
  102. * 1 : Busy (IP busy with some configuration or internal operations)
  103. * b1 Rx state
  104. * 0 : Ready (no Rx operation ongoing)
  105. * 1 : Busy (Rx operation ongoing)
  106. * b0 Tx state
  107. * 0 : Ready (no Tx operation ongoing)
  108. * 1 : Busy (Tx operation ongoing)
  109. * @{
  110. */
  111. typedef enum
  112. {
  113. HAL_FMPI2C_STATE_RESET = 0x00U, /*!< Peripheral is not yet Initialized */
  114. HAL_FMPI2C_STATE_READY = 0x20U, /*!< Peripheral Initialized and ready for use */
  115. HAL_FMPI2C_STATE_BUSY = 0x24U, /*!< An internal process is ongoing */
  116. HAL_FMPI2C_STATE_BUSY_TX = 0x21U, /*!< Data Transmission process is ongoing */
  117. HAL_FMPI2C_STATE_BUSY_RX = 0x22U, /*!< Data Reception process is ongoing */
  118. HAL_FMPI2C_STATE_LISTEN = 0x28U, /*!< Address Listen Mode is ongoing */
  119. HAL_FMPI2C_STATE_BUSY_TX_LISTEN = 0x29U, /*!< Address Listen Mode and Data Transmission
  120. process is ongoing */
  121. HAL_FMPI2C_STATE_BUSY_RX_LISTEN = 0x2AU, /*!< Address Listen Mode and Data Reception
  122. process is ongoing */
  123. HAL_FMPI2C_STATE_ABORT = 0x60U, /*!< Abort user request ongoing */
  124. HAL_FMPI2C_STATE_TIMEOUT = 0xA0U, /*!< Timeout state */
  125. HAL_FMPI2C_STATE_ERROR = 0xE0U /*!< Error */
  126. }HAL_FMPI2C_StateTypeDef;
  127. /**
  128. * @}
  129. */
  130. /** @defgroup HAL_mode_structure_definition HAL mode structure definition
  131. * @brief HAL Mode structure definition
  132. * @note HAL FMPI2C Mode value coding follow below described bitmap :
  133. * b7 (not used)
  134. * x : Should be set to 0
  135. * b6
  136. * 0 : None
  137. * 1 : Memory (HAL FMPI2C communication is in Memory Mode)
  138. * b5
  139. * 0 : None
  140. * 1 : Slave (HAL FMPI2C communication is in Slave Mode)
  141. * b4
  142. * 0 : None
  143. * 1 : Master (HAL FMPI2C communication is in Master Mode)
  144. * b3-b2-b1-b0 (not used)
  145. * xxxx : Should be set to 0000
  146. * @{
  147. */
  148. typedef enum
  149. {
  150. HAL_FMPI2C_MODE_NONE = 0x00U, /*!< No FMPI2C communication on going */
  151. HAL_FMPI2C_MODE_MASTER = 0x10U, /*!< FMPI2C communication is in Master Mode */
  152. HAL_FMPI2C_MODE_SLAVE = 0x20U, /*!< FMPI2C communication is in Slave Mode */
  153. HAL_FMPI2C_MODE_MEM = 0x40U /*!< FMPI2C communication is in Memory Mode */
  154. }HAL_FMPI2C_ModeTypeDef;
  155. /**
  156. * @}
  157. */
  158. /** @defgroup FMPI2C_Error_Code_definition FMPI2C Error Code definition
  159. * @brief FMPI2C Error Code definition
  160. * @{
  161. */
  162. #define HAL_FMPI2C_ERROR_NONE ((uint32_t)0x00000000U) /*!< No error */
  163. #define HAL_FMPI2C_ERROR_BERR ((uint32_t)0x00000001U) /*!< BERR error */
  164. #define HAL_FMPI2C_ERROR_ARLO ((uint32_t)0x00000002U) /*!< ARLO error */
  165. #define HAL_FMPI2C_ERROR_AF ((uint32_t)0x00000004U) /*!< ACKF error */
  166. #define HAL_FMPI2C_ERROR_OVR ((uint32_t)0x00000008U) /*!< OVR error */
  167. #define HAL_FMPI2C_ERROR_DMA ((uint32_t)0x00000010U) /*!< DMA transfer error */
  168. #define HAL_FMPI2C_ERROR_TIMEOUT ((uint32_t)0x00000020U) /*!< Timeout error */
  169. #define HAL_FMPI2C_ERROR_SIZE ((uint32_t)0x00000040U) /*!< Size Management error */
  170. /**
  171. * @}
  172. */
  173. /** @defgroup FMPI2C_handle_Structure_definition FMPI2C handle Structure definition
  174. * @brief FMPI2C handle Structure definition
  175. * @{
  176. */
  177. typedef struct __FMPI2C_HandleTypeDef
  178. {
  179. FMPI2C_TypeDef *Instance; /*!< FMPI2C registers base address */
  180. FMPI2C_InitTypeDef Init; /*!< FMPI2C communication parameters */
  181. uint8_t *pBuffPtr; /*!< Pointer to FMPI2C transfer buffer */
  182. uint16_t XferSize; /*!< FMPI2C transfer size */
  183. __IO uint16_t XferCount; /*!< FMPI2C transfer counter */
  184. __IO uint32_t XferOptions; /*!< FMPI2C sequantial transfer options, this parameter can
  185. be a value of @ref FMPI2C_XFEROPTIONS */
  186. __IO uint32_t PreviousState; /*!< FMPI2C communication Previous state */
  187. HAL_StatusTypeDef (*XferISR)(struct __FMPI2C_HandleTypeDef *hfmpi2c, uint32_t ITFlags, uint32_t ITSources); /*!< FMPI2C transfer IRQ handler function pointer */
  188. DMA_HandleTypeDef *hdmatx; /*!< FMPI2C Tx DMA handle parameters */
  189. DMA_HandleTypeDef *hdmarx; /*!< FMPI2C Rx DMA handle parameters */
  190. HAL_LockTypeDef Lock; /*!< FMPI2C locking object */
  191. __IO HAL_FMPI2C_StateTypeDef State; /*!< FMPI2C communication state */
  192. __IO HAL_FMPI2C_ModeTypeDef Mode; /*!< FMPI2C communication mode */
  193. __IO uint32_t ErrorCode; /*!< FMPI2C Error code */
  194. __IO uint32_t AddrEventCount; /*!< FMPI2C Address Event counter */
  195. }FMPI2C_HandleTypeDef;
  196. /**
  197. * @}
  198. */
  199. /**
  200. * @}
  201. */
  202. /* Exported constants --------------------------------------------------------*/
  203. /** @defgroup FMPI2C_Exported_Constants FMPI2C Exported Constants
  204. * @{
  205. */
  206. /** @defgroup FMPI2C_XFEROPTIONS FMPI2C Sequential Transfer Options
  207. * @{
  208. */
  209. #define FMPI2C_FIRST_FRAME ((uint32_t)FMPI2C_SOFTEND_MODE)
  210. #define FMPI2C_NEXT_FRAME ((uint32_t)(FMPI2C_RELOAD_MODE | FMPI2C_SOFTEND_MODE))
  211. #define FMPI2C_FIRST_AND_LAST_FRAME ((uint32_t)FMPI2C_AUTOEND_MODE)
  212. #define FMPI2C_LAST_FRAME ((uint32_t)FMPI2C_AUTOEND_MODE)
  213. /**
  214. * @}
  215. */
  216. /** @defgroup FMPI2C_ADDRESSING_MODE FMPI2C Addressing Mode
  217. * @{
  218. */
  219. #define FMPI2C_ADDRESSINGMODE_7BIT ((uint32_t)0x00000001U)
  220. #define FMPI2C_ADDRESSINGMODE_10BIT ((uint32_t)0x00000002U)
  221. /**
  222. * @}
  223. */
  224. /** @defgroup FMPI2C_DUAL_ADDRESSING_MODE FMPI2C Dual Addressing Mode
  225. * @{
  226. */
  227. #define FMPI2C_DUALADDRESS_DISABLE ((uint32_t)0x00000000U)
  228. #define FMPI2C_DUALADDRESS_ENABLE FMPI2C_OAR2_OA2EN
  229. /**
  230. * @}
  231. */
  232. /** @defgroup FMPI2C_OWN_ADDRESS2_MASKS FMPI2C Own Address2 Masks
  233. * @{
  234. */
  235. #define FMPI2C_OA2_NOMASK ((uint8_t)0x00U)
  236. #define FMPI2C_OA2_MASK01 ((uint8_t)0x01U)
  237. #define FMPI2C_OA2_MASK02 ((uint8_t)0x02U)
  238. #define FMPI2C_OA2_MASK03 ((uint8_t)0x03U)
  239. #define FMPI2C_OA2_MASK04 ((uint8_t)0x04U)
  240. #define FMPI2C_OA2_MASK05 ((uint8_t)0x05U)
  241. #define FMPI2C_OA2_MASK06 ((uint8_t)0x06U)
  242. #define FMPI2C_OA2_MASK07 ((uint8_t)0x07U)
  243. /**
  244. * @}
  245. */
  246. /** @defgroup FMPI2C_GENERAL_CALL_ADDRESSING_MODE FMPI2C General Call Addressing Mode
  247. * @{
  248. */
  249. #define FMPI2C_GENERALCALL_DISABLE ((uint32_t)0x00000000U)
  250. #define FMPI2C_GENERALCALL_ENABLE FMPI2C_CR1_GCEN
  251. /**
  252. * @}
  253. */
  254. /** @defgroup FMPI2C_NOSTRETCH_MODE FMPI2C No-Stretch Mode
  255. * @{
  256. */
  257. #define FMPI2C_NOSTRETCH_DISABLE ((uint32_t)0x00000000U)
  258. #define FMPI2C_NOSTRETCH_ENABLE FMPI2C_CR1_NOSTRETCH
  259. /**
  260. * @}
  261. */
  262. /** @defgroup FMPI2C_MEMORY_ADDRESS_SIZE FMPI2C Memory Address Size
  263. * @{
  264. */
  265. #define FMPI2C_MEMADD_SIZE_8BIT ((uint32_t)0x00000001U)
  266. #define FMPI2C_MEMADD_SIZE_16BIT ((uint32_t)0x00000002U)
  267. /**
  268. * @}
  269. */
  270. /** @defgroup FMPI2C_XferDirection FMPI2C Transfer Direction
  271. * @{
  272. */
  273. #define FMPI2C_DIRECTION_RECEIVE ((uint32_t)0x00000000U)
  274. #define FMPI2C_DIRECTION_TRANSMIT ((uint32_t)0x00000001U)
  275. /**
  276. * @}
  277. */
  278. /** @defgroup FMPI2C_RELOAD_END_MODE FMPI2C Reload End Mode
  279. * @{
  280. */
  281. #define FMPI2C_RELOAD_MODE FMPI2C_CR2_RELOAD
  282. #define FMPI2C_AUTOEND_MODE FMPI2C_CR2_AUTOEND
  283. #define FMPI2C_SOFTEND_MODE ((uint32_t)0x00000000U)
  284. /**
  285. * @}
  286. */
  287. /** @defgroup FMPI2C_START_STOP_MODE FMPI2C Start or Stop Mode
  288. * @{
  289. */
  290. #define FMPI2C_NO_STARTSTOP ((uint32_t)0x00000000U)
  291. #define FMPI2C_GENERATE_STOP FMPI2C_CR2_STOP
  292. #define FMPI2C_GENERATE_START_READ (uint32_t)(FMPI2C_CR2_START | FMPI2C_CR2_RD_WRN)
  293. #define FMPI2C_GENERATE_START_WRITE FMPI2C_CR2_START
  294. /**
  295. * @}
  296. */
  297. /** @defgroup FMPI2C_Interrupt_configuration_definition FMPI2C Interrupt configuration definition
  298. * @brief FMPI2C Interrupt definition
  299. * Elements values convention: 0xXXXXXXXX
  300. * - XXXXXXXX : Interrupt control mask
  301. * @{
  302. */
  303. #define FMPI2C_IT_ERRI FMPI2C_CR1_ERRIE
  304. #define FMPI2C_IT_TCI FMPI2C_CR1_TCIE
  305. #define FMPI2C_IT_STOPI FMPI2C_CR1_STOPIE
  306. #define FMPI2C_IT_NACKI FMPI2C_CR1_NACKIE
  307. #define FMPI2C_IT_ADDRI FMPI2C_CR1_ADDRIE
  308. #define FMPI2C_IT_RXI FMPI2C_CR1_RXIE
  309. #define FMPI2C_IT_TXI FMPI2C_CR1_TXIE
  310. /**
  311. * @}
  312. */
  313. /** @defgroup FMPI2C_Flag_definition FMPI2C Flag definition
  314. * @{
  315. */
  316. #define FMPI2C_FLAG_TXE FMPI2C_ISR_TXE
  317. #define FMPI2C_FLAG_TXIS FMPI2C_ISR_TXIS
  318. #define FMPI2C_FLAG_RXNE FMPI2C_ISR_RXNE
  319. #define FMPI2C_FLAG_ADDR FMPI2C_ISR_ADDR
  320. #define FMPI2C_FLAG_AF FMPI2C_ISR_NACKF
  321. #define FMPI2C_FLAG_STOPF FMPI2C_ISR_STOPF
  322. #define FMPI2C_FLAG_TC FMPI2C_ISR_TC
  323. #define FMPI2C_FLAG_TCR FMPI2C_ISR_TCR
  324. #define FMPI2C_FLAG_BERR FMPI2C_ISR_BERR
  325. #define FMPI2C_FLAG_ARLO FMPI2C_ISR_ARLO
  326. #define FMPI2C_FLAG_OVR FMPI2C_ISR_OVR
  327. #define FMPI2C_FLAG_PECERR FMPI2C_ISR_PECERR
  328. #define FMPI2C_FLAG_TIMEOUT FMPI2C_ISR_TIMEOUT
  329. #define FMPI2C_FLAG_ALERT FMPI2C_ISR_ALERT
  330. #define FMPI2C_FLAG_BUSY FMPI2C_ISR_BUSY
  331. #define FMPI2C_FLAG_DIR FMPI2C_ISR_DIR
  332. /**
  333. * @}
  334. */
  335. /**
  336. * @}
  337. */
  338. /* Exported macros -----------------------------------------------------------*/
  339. /** @defgroup FMPI2C_Exported_Macros FMPI2C Exported Macros
  340. * @{
  341. */
  342. /** @brief Reset FMPI2C handle state.
  343. * @param __HANDLE__ specifies the FMPI2C Handle.
  344. * @retval None
  345. */
  346. #define __HAL_FMPI2C_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_FMPI2C_STATE_RESET)
  347. /** @brief Enable the specified FMPI2C interrupt.
  348. * @param __HANDLE__ specifies the FMPI2C Handle.
  349. * @param __INTERRUPT__ specifies the interrupt source to enable.
  350. * This parameter can be one of the following values:
  351. * @arg @ref FMPI2C_IT_ERRI Errors interrupt enable
  352. * @arg @ref FMPI2C_IT_TCI Transfer complete interrupt enable
  353. * @arg @ref FMPI2C_IT_STOPI STOP detection interrupt enable
  354. * @arg @ref FMPI2C_IT_NACKI NACK received interrupt enable
  355. * @arg @ref FMPI2C_IT_ADDRI Address match interrupt enable
  356. * @arg @ref FMPI2C_IT_RXI RX interrupt enable
  357. * @arg @ref FMPI2C_IT_TXI TX interrupt enable
  358. *
  359. * @retval None
  360. */
  361. #define __HAL_FMPI2C_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR1 |= (__INTERRUPT__))
  362. /** @brief Disable the specified FMPI2C interrupt.
  363. * @param __HANDLE__ specifies the FMPI2C Handle.
  364. * @param __INTERRUPT__ specifies the interrupt source to disable.
  365. * This parameter can be one of the following values:
  366. * @arg @ref FMPI2C_IT_ERRI Errors interrupt enable
  367. * @arg @ref FMPI2C_IT_TCI Transfer complete interrupt enable
  368. * @arg @ref FMPI2C_IT_STOPI STOP detection interrupt enable
  369. * @arg @ref FMPI2C_IT_NACKI NACK received interrupt enable
  370. * @arg @ref FMPI2C_IT_ADDRI Address match interrupt enable
  371. * @arg @ref FMPI2C_IT_RXI RX interrupt enable
  372. * @arg @ref FMPI2C_IT_TXI TX interrupt enable
  373. *
  374. * @retval None
  375. */
  376. #define __HAL_FMPI2C_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR1 &= (~(__INTERRUPT__)))
  377. /** @brief Check whether the specified FMPI2C interrupt source is enabled or not.
  378. * @param __HANDLE__ specifies the FMPI2C Handle.
  379. * @param __INTERRUPT__ specifies the FMPI2C interrupt source to check.
  380. * This parameter can be one of the following values:
  381. * @arg @ref FMPI2C_IT_ERRI Errors interrupt enable
  382. * @arg @ref FMPI2C_IT_TCI Transfer complete interrupt enable
  383. * @arg @ref FMPI2C_IT_STOPI STOP detection interrupt enable
  384. * @arg @ref FMPI2C_IT_NACKI NACK received interrupt enable
  385. * @arg @ref FMPI2C_IT_ADDRI Address match interrupt enable
  386. * @arg @ref FMPI2C_IT_RXI RX interrupt enable
  387. * @arg @ref FMPI2C_IT_TXI TX interrupt enable
  388. *
  389. * @retval The new state of __INTERRUPT__ (SET or RESET).
  390. */
  391. #define __HAL_FMPI2C_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->CR1 & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
  392. /** @brief Check whether the specified FMPI2C flag is set or not.
  393. * @param __HANDLE__ specifies the FMPI2C Handle.
  394. * @param __FLAG__ specifies the flag to check.
  395. * This parameter can be one of the following values:
  396. * @arg @ref FMPI2C_FLAG_TXE Transmit data register empty
  397. * @arg @ref FMPI2C_FLAG_TXIS Transmit interrupt status
  398. * @arg @ref FMPI2C_FLAG_RXNE Receive data register not empty
  399. * @arg @ref FMPI2C_FLAG_ADDR Address matched (slave mode)
  400. * @arg @ref FMPI2C_FLAG_AF Acknowledge failure received flag
  401. * @arg @ref FMPI2C_FLAG_STOPF STOP detection flag
  402. * @arg @ref FMPI2C_FLAG_TC Transfer complete (master mode)
  403. * @arg @ref FMPI2C_FLAG_TCR Transfer complete reload
  404. * @arg @ref FMPI2C_FLAG_BERR Bus error
  405. * @arg @ref FMPI2C_FLAG_ARLO Arbitration lost
  406. * @arg @ref FMPI2C_FLAG_OVR Overrun/Underrun
  407. * @arg @ref FMPI2C_FLAG_PECERR PEC error in reception
  408. * @arg @ref FMPI2C_FLAG_TIMEOUT Timeout or Tlow detection flag
  409. * @arg @ref FMPI2C_FLAG_ALERT SMBus alert
  410. * @arg @ref FMPI2C_FLAG_BUSY Bus busy
  411. * @arg @ref FMPI2C_FLAG_DIR Transfer direction (slave mode)
  412. *
  413. * @retval The new state of __FLAG__ (SET or RESET).
  414. */
  415. #define __HAL_FMPI2C_GET_FLAG(__HANDLE__, __FLAG__) (((((__HANDLE__)->Instance->ISR) & (__FLAG__)) == (__FLAG__)) ? SET : RESET)
  416. /** @brief Clear the FMPI2C pending flags which are cleared by writing 1 in a specific bit.
  417. * @param __HANDLE__ specifies the FMPI2C Handle.
  418. * @param __FLAG__ specifies the flag to clear.
  419. * This parameter can be any combination of the following values:
  420. * @arg @ref FMPI2C_FLAG_TXE Transmit data register empty
  421. * @arg @ref FMPI2C_FLAG_ADDR Address matched (slave mode)
  422. * @arg @ref FMPI2C_FLAG_AF Acknowledge failure received flag
  423. * @arg @ref FMPI2C_FLAG_STOPF STOP detection flag
  424. * @arg @ref FMPI2C_FLAG_BERR Bus error
  425. * @arg @ref FMPI2C_FLAG_ARLO Arbitration lost
  426. * @arg @ref FMPI2C_FLAG_OVR Overrun/Underrun
  427. * @arg @ref FMPI2C_FLAG_PECERR PEC error in reception
  428. * @arg @ref FMPI2C_FLAG_TIMEOUT Timeout or Tlow detection flag
  429. * @arg @ref FMPI2C_FLAG_ALERT SMBus alert
  430. *
  431. * @retval None
  432. */
  433. #define __HAL_FMPI2C_CLEAR_FLAG(__HANDLE__, __FLAG__) (((__FLAG__) == FMPI2C_FLAG_TXE) ? ((__HANDLE__)->Instance->ISR |= (__FLAG__)) \
  434. : ((__HANDLE__)->Instance->ICR = (__FLAG__)))
  435. /** @brief Enable the specified FMPI2C peripheral.
  436. * @param __HANDLE__ specifies the FMPI2C Handle.
  437. * @retval None
  438. */
  439. #define __HAL_FMPI2C_ENABLE(__HANDLE__) (SET_BIT((__HANDLE__)->Instance->CR1, FMPI2C_CR1_PE))
  440. /** @brief Disable the specified FMPI2C peripheral.
  441. * @param __HANDLE__ specifies the FMPI2C Handle.
  442. * @retval None
  443. */
  444. #define __HAL_FMPI2C_DISABLE(__HANDLE__) (CLEAR_BIT((__HANDLE__)->Instance->CR1, FMPI2C_CR1_PE))
  445. /** @brief Generate a Non-Acknowledge FMPI2C peripheral in Slave mode.
  446. * @param __HANDLE__: specifies the FMPI2C Handle.
  447. * @retval None
  448. */
  449. #define __HAL_FMPI2C_GENERATE_NACK(__HANDLE__) (SET_BIT((__HANDLE__)->Instance->CR2, FMPI2C_CR2_NACK))
  450. /**
  451. * @}
  452. */
  453. /* Include FMPI2C HAL Extended module */
  454. #include "stm32f4xx_hal_fmpi2c_ex.h"
  455. /* Exported functions --------------------------------------------------------*/
  456. /** @addtogroup FMPI2C_Exported_Functions
  457. * @{
  458. */
  459. /** @addtogroup FMPI2C_Exported_Functions_Group1 Initialization and de-initialization functions
  460. * @{
  461. */
  462. /* Initialization and de-initialization functions******************************/
  463. HAL_StatusTypeDef HAL_FMPI2C_Init(FMPI2C_HandleTypeDef *hfmpi2c);
  464. HAL_StatusTypeDef HAL_FMPI2C_DeInit (FMPI2C_HandleTypeDef *hfmpi2c);
  465. void HAL_FMPI2C_MspInit(FMPI2C_HandleTypeDef *hfmpi2c);
  466. void HAL_FMPI2C_MspDeInit(FMPI2C_HandleTypeDef *hfmpi2c);
  467. /**
  468. * @}
  469. */
  470. /** @addtogroup FMPI2C_Exported_Functions_Group2 Input and Output operation functions
  471. * @{
  472. */
  473. /* IO operation functions ****************************************************/
  474. /******* Blocking mode: Polling */
  475. HAL_StatusTypeDef HAL_FMPI2C_Master_Transmit(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size, uint32_t Timeout);
  476. HAL_StatusTypeDef HAL_FMPI2C_Master_Receive(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size, uint32_t Timeout);
  477. HAL_StatusTypeDef HAL_FMPI2C_Slave_Transmit(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size, uint32_t Timeout);
  478. HAL_StatusTypeDef HAL_FMPI2C_Slave_Receive(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size, uint32_t Timeout);
  479. HAL_StatusTypeDef HAL_FMPI2C_Mem_Write(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint16_t MemAddress, uint16_t MemAddSize, uint8_t *pData, uint16_t Size, uint32_t Timeout);
  480. HAL_StatusTypeDef HAL_FMPI2C_Mem_Read(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint16_t MemAddress, uint16_t MemAddSize, uint8_t *pData, uint16_t Size, uint32_t Timeout);
  481. HAL_StatusTypeDef HAL_FMPI2C_IsDeviceReady(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint32_t Trials, uint32_t Timeout);
  482. /******* Non-Blocking mode: Interrupt */
  483. HAL_StatusTypeDef HAL_FMPI2C_Master_Transmit_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size);
  484. HAL_StatusTypeDef HAL_FMPI2C_Master_Receive_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size);
  485. HAL_StatusTypeDef HAL_FMPI2C_Slave_Transmit_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size);
  486. HAL_StatusTypeDef HAL_FMPI2C_Slave_Receive_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size);
  487. HAL_StatusTypeDef HAL_FMPI2C_Mem_Write_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint16_t MemAddress, uint16_t MemAddSize, uint8_t *pData, uint16_t Size);
  488. HAL_StatusTypeDef HAL_FMPI2C_Mem_Read_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint16_t MemAddress, uint16_t MemAddSize, uint8_t *pData, uint16_t Size);
  489. HAL_StatusTypeDef HAL_FMPI2C_Master_Sequential_Transmit_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size, uint32_t XferOptions);
  490. HAL_StatusTypeDef HAL_FMPI2C_Master_Sequential_Receive_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size, uint32_t XferOptions);
  491. HAL_StatusTypeDef HAL_FMPI2C_Slave_Sequential_Transmit_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size, uint32_t XferOptions);
  492. HAL_StatusTypeDef HAL_FMPI2C_Slave_Sequential_Receive_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size, uint32_t XferOptions);
  493. HAL_StatusTypeDef HAL_FMPI2C_EnableListen_IT(FMPI2C_HandleTypeDef *hfmpi2c);
  494. HAL_StatusTypeDef HAL_FMPI2C_DisableListen_IT(FMPI2C_HandleTypeDef *hfmpi2c);
  495. HAL_StatusTypeDef HAL_FMPI2C_Master_Abort_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress);
  496. /******* Non-Blocking mode: DMA */
  497. HAL_StatusTypeDef HAL_FMPI2C_Master_Transmit_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size);
  498. HAL_StatusTypeDef HAL_FMPI2C_Master_Receive_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size);
  499. HAL_StatusTypeDef HAL_FMPI2C_Slave_Transmit_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size);
  500. HAL_StatusTypeDef HAL_FMPI2C_Slave_Receive_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size);
  501. HAL_StatusTypeDef HAL_FMPI2C_Mem_Write_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint16_t MemAddress, uint16_t MemAddSize, uint8_t *pData, uint16_t Size);
  502. HAL_StatusTypeDef HAL_FMPI2C_Mem_Read_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint16_t MemAddress, uint16_t MemAddSize, uint8_t *pData, uint16_t Size);
  503. /**
  504. * @}
  505. */
  506. /** @addtogroup FMPI2C_IRQ_Handler_and_Callbacks IRQ Handler and Callbacks
  507. * @{
  508. */
  509. /******* FMPI2C IRQHandler and Callbacks used in non blocking modes (Interrupt and DMA) */
  510. void HAL_FMPI2C_EV_IRQHandler(FMPI2C_HandleTypeDef *hfmpi2c);
  511. void HAL_FMPI2C_ER_IRQHandler(FMPI2C_HandleTypeDef *hfmpi2c);
  512. void HAL_FMPI2C_MasterTxCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  513. void HAL_FMPI2C_MasterRxCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  514. void HAL_FMPI2C_SlaveTxCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  515. void HAL_FMPI2C_SlaveRxCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  516. void HAL_FMPI2C_AddrCallback(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t TransferDirection, uint16_t AddrMatchCode);
  517. void HAL_FMPI2C_ListenCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  518. void HAL_FMPI2C_MemTxCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  519. void HAL_FMPI2C_MemRxCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  520. void HAL_FMPI2C_ErrorCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  521. void HAL_FMPI2C_AbortCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  522. /**
  523. * @}
  524. */
  525. /** @addtogroup FMPI2C_Exported_Functions_Group3 Peripheral State, Mode and Error functions
  526. * @{
  527. */
  528. /* Peripheral State, Mode and Error functions *********************************/
  529. HAL_FMPI2C_StateTypeDef HAL_FMPI2C_GetState(FMPI2C_HandleTypeDef *hfmpi2c);
  530. HAL_FMPI2C_ModeTypeDef HAL_FMPI2C_GetMode(FMPI2C_HandleTypeDef *hfmpi2c);
  531. uint32_t HAL_FMPI2C_GetError(FMPI2C_HandleTypeDef *hfmpi2c);
  532. /**
  533. * @}
  534. */
  535. /**
  536. * @}
  537. */
  538. /* Private constants ---------------------------------------------------------*/
  539. /** @defgroup FMPI2C_Private_Constants FMPI2C Private Constants
  540. * @{
  541. */
  542. /**
  543. * @}
  544. */
  545. /* Private macros ------------------------------------------------------------*/
  546. /** @defgroup FMPI2C_Private_Macro FMPI2C Private Macros
  547. * @{
  548. */
  549. #define IS_FMPI2C_ADDRESSING_MODE(MODE) (((MODE) == FMPI2C_ADDRESSINGMODE_7BIT) || \
  550. ((MODE) == FMPI2C_ADDRESSINGMODE_10BIT))
  551. #define IS_FMPI2C_DUAL_ADDRESS(ADDRESS) (((ADDRESS) == FMPI2C_DUALADDRESS_DISABLE) || \
  552. ((ADDRESS) == FMPI2C_DUALADDRESS_ENABLE))
  553. #define IS_FMPI2C_OWN_ADDRESS2_MASK(MASK) (((MASK) == FMPI2C_OA2_NOMASK) || \
  554. ((MASK) == FMPI2C_OA2_MASK01) || \
  555. ((MASK) == FMPI2C_OA2_MASK02) || \
  556. ((MASK) == FMPI2C_OA2_MASK03) || \
  557. ((MASK) == FMPI2C_OA2_MASK04) || \
  558. ((MASK) == FMPI2C_OA2_MASK05) || \
  559. ((MASK) == FMPI2C_OA2_MASK06) || \
  560. ((MASK) == FMPI2C_OA2_MASK07))
  561. #define IS_FMPI2C_GENERAL_CALL(CALL) (((CALL) == FMPI2C_GENERALCALL_DISABLE) || \
  562. ((CALL) == FMPI2C_GENERALCALL_ENABLE))
  563. #define IS_FMPI2C_NO_STRETCH(STRETCH) (((STRETCH) == FMPI2C_NOSTRETCH_DISABLE) || \
  564. ((STRETCH) == FMPI2C_NOSTRETCH_ENABLE))
  565. #define IS_FMPI2C_MEMADD_SIZE(SIZE) (((SIZE) == FMPI2C_MEMADD_SIZE_8BIT) || \
  566. ((SIZE) == FMPI2C_MEMADD_SIZE_16BIT))
  567. #define IS_TRANSFER_MODE(MODE) (((MODE) == FMPI2C_RELOAD_MODE) || \
  568. ((MODE) == FMPI2C_AUTOEND_MODE) || \
  569. ((MODE) == FMPI2C_SOFTEND_MODE))
  570. #define IS_TRANSFER_REQUEST(REQUEST) (((REQUEST) == FMPI2C_GENERATE_STOP) || \
  571. ((REQUEST) == FMPI2C_GENERATE_START_READ) || \
  572. ((REQUEST) == FMPI2C_GENERATE_START_WRITE) || \
  573. ((REQUEST) == FMPI2C_NO_STARTSTOP))
  574. #define IS_FMPI2C_TRANSFER_OPTIONS_REQUEST(REQUEST) (((REQUEST) == FMPI2C_FIRST_FRAME) || \
  575. ((REQUEST) == FMPI2C_NEXT_FRAME) || \
  576. ((REQUEST) == FMPI2C_FIRST_AND_LAST_FRAME) || \
  577. ((REQUEST) == FMPI2C_LAST_FRAME))
  578. #define FMPI2C_RESET_CR2(__HANDLE__) ((__HANDLE__)->Instance->CR2 &= (uint32_t)~((uint32_t)(FMPI2C_CR2_SADD | FMPI2C_CR2_HEAD10R | FMPI2C_CR2_NBYTES | FMPI2C_CR2_RELOAD | FMPI2C_CR2_RD_WRN)))
  579. #define FMPI2C_GET_ADDR_MATCH(__HANDLE__) (((__HANDLE__)->Instance->ISR & FMPI2C_ISR_ADDCODE) >> 16)
  580. #define FMPI2C_GET_DIR(__HANDLE__) (((__HANDLE__)->Instance->ISR & FMPI2C_ISR_DIR) >> 16)
  581. #define FMPI2C_GET_STOP_MODE(__HANDLE__) ((__HANDLE__)->Instance->CR2 & FMPI2C_CR2_AUTOEND)
  582. #define FMPI2C_GET_OWN_ADDRESS1(__HANDLE__) ((__HANDLE__)->Instance->OAR1 & FMPI2C_OAR1_OA1)
  583. #define FMPI2C_GET_OWN_ADDRESS2(__HANDLE__) ((__HANDLE__)->Instance->OAR2 & FMPI2C_OAR2_OA2)
  584. #define IS_FMPI2C_OWN_ADDRESS1(ADDRESS1) ((ADDRESS1) <= (uint32_t)0x000003FFU)
  585. #define IS_FMPI2C_OWN_ADDRESS2(ADDRESS2) ((ADDRESS2) <= (uint16_t)0x00FFU)
  586. #define FMPI2C_MEM_ADD_MSB(__ADDRESS__) ((uint8_t)((uint16_t)(((uint16_t)((__ADDRESS__) & (uint16_t)(0xFF00U))) >> 8U)))
  587. #define FMPI2C_MEM_ADD_LSB(__ADDRESS__) ((uint8_t)((uint16_t)((__ADDRESS__) & (uint16_t)(0x00FFU))))
  588. #define FMPI2C_GENERATE_START(__ADDMODE__,__ADDRESS__) (((__ADDMODE__) == FMPI2C_ADDRESSINGMODE_7BIT) ? (uint32_t)((((uint32_t)(__ADDRESS__) & (FMPI2C_CR2_SADD)) | (FMPI2C_CR2_START) | (FMPI2C_CR2_AUTOEND)) & (~FMPI2C_CR2_RD_WRN)) : \
  589. (uint32_t)((((uint32_t)(__ADDRESS__) & (FMPI2C_CR2_SADD)) | (FMPI2C_CR2_ADD10) | (FMPI2C_CR2_START)) & (~FMPI2C_CR2_RD_WRN)))
  590. /**
  591. * @}
  592. */
  593. /* Private Functions ---------------------------------------------------------*/
  594. /** @defgroup FMPI2C_Private_Functions FMPI2C Private Functions
  595. * @{
  596. */
  597. /* Private functions are defined in stm32f4xx_hal_fmpi2c.c file */
  598. /**
  599. * @}
  600. */
  601. /**
  602. * @}
  603. */
  604. /**
  605. * @}
  606. */
  607. #endif /* STM32F410xx || STM32F446xx || STM32F412Zx || STM32F412Vx || STM32F412Rx || STM32F412Cx || STM32F413xx || STM32F423xx */
  608. #ifdef __cplusplus
  609. }
  610. #endif
  611. #endif /* __STM32F4xx_HAL_FMPI2C_H */
  612. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/