drv_emac.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126
  1. /*
  2. * Copyright (c) 2016 Nuvoton Technology Corp.
  3. * Description: M480 EMAC driver header file
  4. */
  5. #include "NuMicro.h"
  6. #ifndef _M480_ETH_
  7. #define _M480_ETH_
  8. /* Generic MII registers. */
  9. #define MII_BMCR 0x00 /* Basic mode control register */
  10. #define MII_BMSR 0x01 /* Basic mode status register */
  11. #define MII_PHYSID1 0x02 /* PHYS ID 1 */
  12. #define MII_PHYSID2 0x03 /* PHYS ID 2 */
  13. #define MII_ADVERTISE 0x04 /* Advertisement control reg */
  14. #define MII_LPA 0x05 /* Link partner ability reg */
  15. #define MII_EXPANSION 0x06 /* Expansion register */
  16. #define MII_DCOUNTER 0x12 /* Disconnect counter */
  17. #define MII_FCSCOUNTER 0x13 /* False carrier counter */
  18. #define MII_NWAYTEST 0x14 /* N-way auto-neg test reg */
  19. #define MII_RERRCOUNTER 0x15 /* Receive error counter */
  20. #define MII_SREVISION 0x16 /* Silicon revision */
  21. #define MII_RESV1 0x17 /* Reserved... */
  22. #define MII_LBRERROR 0x18 /* Lpback, rx, bypass error */
  23. #define MII_PHYADDR 0x19 /* PHY address */
  24. #define MII_RESV2 0x1a /* Reserved... */
  25. #define MII_TPISTATUS 0x1b /* TPI status for 10mbps */
  26. #define MII_NCONFIG 0x1c /* Network interface config */
  27. /* Basic mode control register. */
  28. #define BMCR_RESV 0x007f /* Unused... */
  29. #define BMCR_CTST 0x0080 /* Collision test */
  30. #define BMCR_FULLDPLX 0x0100 /* Full duplex */
  31. #define BMCR_ANRESTART 0x0200 /* Auto negotiation restart */
  32. #define BMCR_ISOLATE 0x0400 /* Disconnect DP83840 from MII */
  33. #define BMCR_PDOWN 0x0800 /* Powerdown the DP83840 */
  34. #define BMCR_ANENABLE 0x1000 /* Enable auto negotiation */
  35. #define BMCR_SPEED100 0x2000 /* Select 100Mbps */
  36. #define BMCR_LOOPBACK 0x4000 /* TXD loopback bits */
  37. #define BMCR_RESET 0x8000 /* Reset the DP83840 */
  38. /* Basic mode status register. */
  39. #define BMSR_ERCAP 0x0001 /* Ext-reg capability */
  40. #define BMSR_JCD 0x0002 /* Jabber detected */
  41. #define BMSR_LSTATUS 0x0004 /* Link status */
  42. #define BMSR_ANEGCAPABLE 0x0008 /* Able to do auto-negotiation */
  43. #define BMSR_RFAULT 0x0010 /* Remote fault detected */
  44. #define BMSR_ANEGCOMPLETE 0x0020 /* Auto-negotiation complete */
  45. #define BMSR_RESV 0x07c0 /* Unused... */
  46. #define BMSR_10HALF 0x0800 /* Can do 10mbps, half-duplex */
  47. #define BMSR_10FULL 0x1000 /* Can do 10mbps, full-duplex */
  48. #define BMSR_100HALF 0x2000 /* Can do 100mbps, half-duplex */
  49. #define BMSR_100FULL 0x4000 /* Can do 100mbps, full-duplex */
  50. #define BMSR_100BASE4 0x8000 /* Can do 100mbps, 4k packets */
  51. /* Advertisement control register. */
  52. #define ADVERTISE_SLCT 0x001f /* Selector bits */
  53. #define ADVERTISE_CSMA 0x0001 /* Only selector supported */
  54. #define ADVERTISE_10HALF 0x0020 /* Try for 10mbps half-duplex */
  55. #define ADVERTISE_10FULL 0x0040 /* Try for 10mbps full-duplex */
  56. #define ADVERTISE_100HALF 0x0080 /* Try for 100mbps half-duplex */
  57. #define ADVERTISE_100FULL 0x0100 /* Try for 100mbps full-duplex */
  58. #define ADVERTISE_100BASE4 0x0200 /* Try for 100mbps 4k packets */
  59. #define ADVERTISE_RESV 0x1c00 /* Unused... */
  60. #define ADVERTISE_RFAULT 0x2000 /* Say we can detect faults */
  61. #define ADVERTISE_LPACK 0x4000 /* Ack link partners response */
  62. #define ADVERTISE_NPAGE 0x8000 /* Next page bit */
  63. #define RX_DESCRIPTOR_NUM 4 // Max Number of Rx Frame Descriptors
  64. #define TX_DESCRIPTOR_NUM 2 // Max number of Tx Frame Descriptors
  65. #define PACKET_BUFFER_SIZE 1520
  66. #define CONFIG_PHY_ADDR 1
  67. // Frame Descriptor's Owner bit
  68. #define OWNERSHIP_EMAC 0x80000000 // 1 = EMAC
  69. //#define OWNERSHIP_CPU 0x7fffffff // 0 = CPU
  70. // Rx Frame Descriptor Status
  71. #define RXFD_RXGD 0x00100000 // Receiving Good Packet Received
  72. #define RXFD_RTSAS 0x00800000 // RX Time Stamp Available
  73. // Tx Frame Descriptor's Control bits
  74. #define TXFD_TTSEN 0x08 // Tx Time Stamp Enable
  75. #define TXFD_INTEN 0x04 // Interrupt Enable
  76. #define TXFD_CRCAPP 0x02 // Append CRC
  77. #define TXFD_PADEN 0x01 // Padding Enable
  78. // Tx Frame Descriptor Status
  79. #define TXFD_TXCP 0x00080000 // Transmission Completion
  80. #define TXFD_TTSAS 0x08000000 // TX Time Stamp Available
  81. // Tx/Rx buffer descriptor structure
  82. struct eth_descriptor;
  83. struct eth_descriptor
  84. {
  85. uint32_t status1;
  86. uint8_t *buf;
  87. uint32_t status2;
  88. struct eth_descriptor *next;
  89. #ifdef TIME_STAMPING
  90. u32_t backup1;
  91. u32_t backup2;
  92. u32_t reserved1;
  93. u32_t reserved2;
  94. #endif
  95. };
  96. #ifdef TIME_STAMPING
  97. #define ETH_TS_ENABLE() do{EMAC->TSCTL = EMAC_TSCTL_TSEN_Msk;}while(0)
  98. #define ETH_TS_START() do{EMAC->TSCTL |= (EMAC_TSCTL_TSMODE_Msk | EMAC_TSCTL_TSIEN_Msk);}while(0)
  99. s32_t ETH_settime(u32_t sec, u32_t nsec);
  100. s32_t ETH_gettime(u32_t *sec, u32_t *nsec);
  101. s32_t ETH_updatetime(u32_t neg, u32_t sec, u32_t nsec);
  102. s32_t ETH_adjtimex(int ppm);
  103. void ETH_setinc(void);
  104. #endif
  105. #endif /* _M480_ETH_ */