stm32f1xx_hal_can.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798
  1. /**
  2. ******************************************************************************
  3. * @file stm32f1xx_hal_can.h
  4. * @author MCD Application Team
  5. * @version V1.1.1
  6. * @date 12-May-2017
  7. * @brief Header file of CAN HAL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F1xx_HAL_CAN_H
  39. #define __STM32F1xx_HAL_CAN_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. #if defined(STM32F103x6) || defined(STM32F103xB) || defined(STM32F103xE) || \
  44. defined(STM32F103xG) || defined(STM32F105xC) || defined(STM32F107xC)
  45. /* Includes ------------------------------------------------------------------*/
  46. #include "stm32f1xx_hal_def.h"
  47. /** @addtogroup STM32F1xx_HAL_Driver
  48. * @{
  49. */
  50. /** @addtogroup CAN
  51. * @{
  52. */
  53. /* Exported types ------------------------------------------------------------*/
  54. /** @defgroup CAN_Exported_Types CAN Exported Types
  55. * @{
  56. */
  57. /**
  58. * @brief HAL State structures definition
  59. */
  60. typedef enum
  61. {
  62. HAL_CAN_STATE_RESET = 0x00U, /*!< CAN not yet initialized or disabled */
  63. HAL_CAN_STATE_READY = 0x01U, /*!< CAN initialized and ready for use */
  64. HAL_CAN_STATE_BUSY = 0x02U, /*!< CAN process is ongoing */
  65. HAL_CAN_STATE_BUSY_TX = 0x12U, /*!< CAN process is ongoing */
  66. HAL_CAN_STATE_BUSY_RX0 = 0x22U, /*!< CAN process is ongoing */
  67. HAL_CAN_STATE_BUSY_RX1 = 0x32U, /*!< CAN process is ongoing */
  68. HAL_CAN_STATE_BUSY_TX_RX0 = 0x42U, /*!< CAN process is ongoing */
  69. HAL_CAN_STATE_BUSY_TX_RX1 = 0x52U, /*!< CAN process is ongoing */
  70. HAL_CAN_STATE_BUSY_RX0_RX1 = 0x62U, /*!< CAN process is ongoing */
  71. HAL_CAN_STATE_BUSY_TX_RX0_RX1 = 0x72U, /*!< CAN process is ongoing */
  72. HAL_CAN_STATE_TIMEOUT = 0x03U, /*!< CAN in Timeout state */
  73. HAL_CAN_STATE_ERROR = 0x04U /*!< CAN error state */
  74. }HAL_CAN_StateTypeDef;
  75. /**
  76. * @brief CAN init structure definition
  77. */
  78. typedef struct
  79. {
  80. uint32_t Prescaler; /*!< Specifies the length of a time quantum.
  81. This parameter must be a number between Min_Data = 1 and Max_Data = 1024 */
  82. uint32_t Mode; /*!< Specifies the CAN operating mode.
  83. This parameter can be a value of @ref CAN_operating_mode */
  84. uint32_t SJW; /*!< Specifies the maximum number of time quanta
  85. the CAN hardware is allowed to lengthen or
  86. shorten a bit to perform resynchronization.
  87. This parameter can be a value of @ref CAN_synchronisation_jump_width */
  88. uint32_t BS1; /*!< Specifies the number of time quanta in Bit Segment 1.
  89. This parameter can be a value of @ref CAN_time_quantum_in_bit_segment_1 */
  90. uint32_t BS2; /*!< Specifies the number of time quanta in Bit Segment 2.
  91. This parameter can be a value of @ref CAN_time_quantum_in_bit_segment_2 */
  92. uint32_t TTCM; /*!< Enable or disable the time triggered communication mode.
  93. This parameter can be set to ENABLE or DISABLE. */
  94. uint32_t ABOM; /*!< Enable or disable the automatic bus-off management.
  95. This parameter can be set to ENABLE or DISABLE */
  96. uint32_t AWUM; /*!< Enable or disable the automatic wake-up mode.
  97. This parameter can be set to ENABLE or DISABLE */
  98. uint32_t NART; /*!< Enable or disable the non-automatic retransmission mode.
  99. This parameter can be set to ENABLE or DISABLE */
  100. uint32_t RFLM; /*!< Enable or disable the receive FIFO Locked mode.
  101. This parameter can be set to ENABLE or DISABLE */
  102. uint32_t TXFP; /*!< Enable or disable the transmit FIFO priority.
  103. This parameter can be set to ENABLE or DISABLE */
  104. }CAN_InitTypeDef;
  105. /**
  106. * @brief CAN Tx message structure definition
  107. */
  108. typedef struct
  109. {
  110. uint32_t StdId; /*!< Specifies the standard identifier.
  111. This parameter must be a number between Min_Data = 0 and Max_Data = 0x7FF */
  112. uint32_t ExtId; /*!< Specifies the extended identifier.
  113. This parameter must be a number between Min_Data = 0 and Max_Data = 0x1FFFFFFF */
  114. uint32_t IDE; /*!< Specifies the type of identifier for the message that will be transmitted.
  115. This parameter can be a value of @ref CAN_Identifier_Type */
  116. uint32_t RTR; /*!< Specifies the type of frame for the message that will be transmitted.
  117. This parameter can be a value of @ref CAN_remote_transmission_request */
  118. uint32_t DLC; /*!< Specifies the length of the frame that will be transmitted.
  119. This parameter must be a number between Min_Data = 0 and Max_Data = 8 */
  120. uint8_t Data[8]; /*!< Contains the data to be transmitted.
  121. This parameter must be a number between Min_Data = 0 and Max_Data = 0xFF */
  122. }CanTxMsgTypeDef;
  123. /**
  124. * @brief CAN Rx message structure definition
  125. */
  126. typedef struct
  127. {
  128. uint32_t StdId; /*!< Specifies the standard identifier.
  129. This parameter must be a number between Min_Data = 0 and Max_Data = 0x7FF */
  130. uint32_t ExtId; /*!< Specifies the extended identifier.
  131. This parameter must be a number between Min_Data = 0 and Max_Data = 0x1FFFFFFF */
  132. uint32_t IDE; /*!< Specifies the type of identifier for the message that will be received.
  133. This parameter can be a value of @ref CAN_Identifier_Type */
  134. uint32_t RTR; /*!< Specifies the type of frame for the received message.
  135. This parameter can be a value of @ref CAN_remote_transmission_request */
  136. uint32_t DLC; /*!< Specifies the length of the frame that will be received.
  137. This parameter must be a number between Min_Data = 0 and Max_Data = 8 */
  138. uint8_t Data[8]; /*!< Contains the data to be received.
  139. This parameter must be a number between Min_Data = 0 and Max_Data = 0xFF */
  140. uint32_t FMI; /*!< Specifies the index of the filter the message stored in the mailbox passes through.
  141. This parameter must be a number between Min_Data = 0 and Max_Data = 0xFF */
  142. uint32_t FIFONumber; /*!< Specifies the receive FIFO number.
  143. This parameter can be CAN_FIFO0 or CAN_FIFO1 */
  144. }CanRxMsgTypeDef;
  145. /**
  146. * @brief CAN handle Structure definition
  147. */
  148. typedef struct
  149. {
  150. CAN_TypeDef *Instance; /*!< Register base address */
  151. CAN_InitTypeDef Init; /*!< CAN required parameters */
  152. CanTxMsgTypeDef* pTxMsg; /*!< Pointer to transmit structure */
  153. CanRxMsgTypeDef* pRxMsg; /*!< Pointer to reception structure for RX FIFO0 msg */
  154. CanRxMsgTypeDef* pRx1Msg; /*!< Pointer to reception structure for RX FIFO1 msg */
  155. __IO HAL_CAN_StateTypeDef State; /*!< CAN communication state */
  156. HAL_LockTypeDef Lock; /*!< CAN locking object */
  157. __IO uint32_t ErrorCode; /*!< CAN Error code */
  158. }CAN_HandleTypeDef;
  159. /**
  160. * @}
  161. */
  162. /* Exported constants --------------------------------------------------------*/
  163. /** @defgroup CAN_Exported_Constants CAN Exported Constants
  164. * @{
  165. */
  166. /** @defgroup CAN_Error_Code CAN Error Code
  167. * @{
  168. */
  169. #define HAL_CAN_ERROR_NONE 0x00000000U /*!< No error */
  170. #define HAL_CAN_ERROR_EWG 0x00000001U /*!< EWG error */
  171. #define HAL_CAN_ERROR_EPV 0x00000002U /*!< EPV error */
  172. #define HAL_CAN_ERROR_BOF 0x00000004U /*!< BOF error */
  173. #define HAL_CAN_ERROR_STF 0x00000008U /*!< Stuff error */
  174. #define HAL_CAN_ERROR_FOR 0x00000010U /*!< Form error */
  175. #define HAL_CAN_ERROR_ACK 0x00000020U /*!< Acknowledgment error */
  176. #define HAL_CAN_ERROR_BR 0x00000040U /*!< Bit recessive */
  177. #define HAL_CAN_ERROR_BD 0x00000080U /*!< LEC dominant */
  178. #define HAL_CAN_ERROR_CRC 0x00000100U /*!< LEC transfer error */
  179. #define HAL_CAN_ERROR_FOV0 0x00000200U /*!< FIFO0 overrun error */
  180. #define HAL_CAN_ERROR_FOV1 0x00000400U /*!< FIFO1 overrun error */
  181. #define HAL_CAN_ERROR_TXFAIL 0x00000800U /*!< Transmit failure */
  182. /**
  183. * @}
  184. */
  185. /** @defgroup CAN_InitStatus CAN initialization Status
  186. * @{
  187. */
  188. #define CAN_INITSTATUS_FAILED 0x00000000U /*!< CAN initialization failed */
  189. #define CAN_INITSTATUS_SUCCESS 0x00000001U /*!< CAN initialization OK */
  190. /**
  191. * @}
  192. */
  193. /** @defgroup CAN_operating_mode CAN Operating Mode
  194. * @{
  195. */
  196. #define CAN_MODE_NORMAL 0x00000000U /*!< Normal mode */
  197. #define CAN_MODE_LOOPBACK ((uint32_t)CAN_BTR_LBKM) /*!< Loopback mode */
  198. #define CAN_MODE_SILENT ((uint32_t)CAN_BTR_SILM) /*!< Silent mode */
  199. #define CAN_MODE_SILENT_LOOPBACK ((uint32_t)(CAN_BTR_LBKM | CAN_BTR_SILM)) /*!< Loopback combined with silent mode */
  200. /**
  201. * @}
  202. */
  203. /** @defgroup CAN_synchronisation_jump_width CAN Synchronization Jump Width
  204. * @{
  205. */
  206. #define CAN_SJW_1TQ 0x00000000U /*!< 1 time quantum */
  207. #define CAN_SJW_2TQ ((uint32_t)CAN_BTR_SJW_0) /*!< 2 time quantum */
  208. #define CAN_SJW_3TQ ((uint32_t)CAN_BTR_SJW_1) /*!< 3 time quantum */
  209. #define CAN_SJW_4TQ ((uint32_t)CAN_BTR_SJW) /*!< 4 time quantum */
  210. /**
  211. * @}
  212. */
  213. /** @defgroup CAN_time_quantum_in_bit_segment_1 CAN Time Quantum in Bit Segment 1
  214. * @{
  215. */
  216. #define CAN_BS1_1TQ 0x00000000U /*!< 1 time quantum */
  217. #define CAN_BS1_2TQ ((uint32_t)CAN_BTR_TS1_0) /*!< 2 time quantum */
  218. #define CAN_BS1_3TQ ((uint32_t)CAN_BTR_TS1_1) /*!< 3 time quantum */
  219. #define CAN_BS1_4TQ ((uint32_t)(CAN_BTR_TS1_1 | CAN_BTR_TS1_0)) /*!< 4 time quantum */
  220. #define CAN_BS1_5TQ ((uint32_t)CAN_BTR_TS1_2) /*!< 5 time quantum */
  221. #define CAN_BS1_6TQ ((uint32_t)(CAN_BTR_TS1_2 | CAN_BTR_TS1_0)) /*!< 6 time quantum */
  222. #define CAN_BS1_7TQ ((uint32_t)(CAN_BTR_TS1_2 | CAN_BTR_TS1_1)) /*!< 7 time quantum */
  223. #define CAN_BS1_8TQ ((uint32_t)(CAN_BTR_TS1_2 | CAN_BTR_TS1_1 | CAN_BTR_TS1_0)) /*!< 8 time quantum */
  224. #define CAN_BS1_9TQ ((uint32_t)CAN_BTR_TS1_3) /*!< 9 time quantum */
  225. #define CAN_BS1_10TQ ((uint32_t)(CAN_BTR_TS1_3 | CAN_BTR_TS1_0)) /*!< 10 time quantum */
  226. #define CAN_BS1_11TQ ((uint32_t)(CAN_BTR_TS1_3 | CAN_BTR_TS1_1)) /*!< 11 time quantum */
  227. #define CAN_BS1_12TQ ((uint32_t)(CAN_BTR_TS1_3 | CAN_BTR_TS1_1 | CAN_BTR_TS1_0)) /*!< 12 time quantum */
  228. #define CAN_BS1_13TQ ((uint32_t)(CAN_BTR_TS1_3 | CAN_BTR_TS1_2)) /*!< 13 time quantum */
  229. #define CAN_BS1_14TQ ((uint32_t)(CAN_BTR_TS1_3 | CAN_BTR_TS1_2 | CAN_BTR_TS1_0)) /*!< 14 time quantum */
  230. #define CAN_BS1_15TQ ((uint32_t)(CAN_BTR_TS1_3 | CAN_BTR_TS1_2 | CAN_BTR_TS1_1)) /*!< 15 time quantum */
  231. #define CAN_BS1_16TQ ((uint32_t)CAN_BTR_TS1) /*!< 16 time quantum */
  232. /**
  233. * @}
  234. */
  235. /** @defgroup CAN_time_quantum_in_bit_segment_2 CAN Time Quantum in bit segment 2
  236. * @{
  237. */
  238. #define CAN_BS2_1TQ 0x00000000U /*!< 1 time quantum */
  239. #define CAN_BS2_2TQ ((uint32_t)CAN_BTR_TS2_0) /*!< 2 time quantum */
  240. #define CAN_BS2_3TQ ((uint32_t)CAN_BTR_TS2_1) /*!< 3 time quantum */
  241. #define CAN_BS2_4TQ ((uint32_t)(CAN_BTR_TS2_1 | CAN_BTR_TS2_0)) /*!< 4 time quantum */
  242. #define CAN_BS2_5TQ ((uint32_t)CAN_BTR_TS2_2) /*!< 5 time quantum */
  243. #define CAN_BS2_6TQ ((uint32_t)(CAN_BTR_TS2_2 | CAN_BTR_TS2_0)) /*!< 6 time quantum */
  244. #define CAN_BS2_7TQ ((uint32_t)(CAN_BTR_TS2_2 | CAN_BTR_TS2_1)) /*!< 7 time quantum */
  245. #define CAN_BS2_8TQ ((uint32_t)CAN_BTR_TS2) /*!< 8 time quantum */
  246. /**
  247. * @}
  248. */
  249. /** @defgroup CAN_filter_mode CAN Filter Mode
  250. * @{
  251. */
  252. #define CAN_FILTERMODE_IDMASK ((uint8_t)0x00) /*!< Identifier mask mode */
  253. #define CAN_FILTERMODE_IDLIST ((uint8_t)0x01) /*!< Identifier list mode */
  254. /**
  255. * @}
  256. */
  257. /** @defgroup CAN_filter_scale CAN Filter Scale
  258. * @{
  259. */
  260. #define CAN_FILTERSCALE_16BIT ((uint8_t)0x00) /*!< Two 16-bit filters */
  261. #define CAN_FILTERSCALE_32BIT ((uint8_t)0x01) /*!< One 32-bit filter */
  262. /**
  263. * @}
  264. */
  265. /** @defgroup CAN_filter_FIFO CAN Filter FIFO
  266. * @{
  267. */
  268. #define CAN_FILTER_FIFO0 ((uint8_t)0x00) /*!< Filter FIFO 0 assignment for filter x */
  269. #define CAN_FILTER_FIFO1 ((uint8_t)0x01) /*!< Filter FIFO 1 assignment for filter x */
  270. /**
  271. * @}
  272. */
  273. /** @defgroup CAN_Identifier_Type CAN Identifier Type
  274. * @{
  275. */
  276. #define CAN_ID_STD 0x00000000U /*!< Standard Id */
  277. #define CAN_ID_EXT 0x00000004U /*!< Extended Id */
  278. /**
  279. * @}
  280. */
  281. /** @defgroup CAN_remote_transmission_request CAN Remote Transmission Request
  282. * @{
  283. */
  284. #define CAN_RTR_DATA 0x00000000U /*!< Data frame */
  285. #define CAN_RTR_REMOTE 0x00000002U /*!< Remote frame */
  286. /**
  287. * @}
  288. */
  289. /** @defgroup CAN_transmit_constants CAN Transmit Constants
  290. * @{
  291. */
  292. #define CAN_TXSTATUS_NOMAILBOX ((uint8_t)0x04) /*!< CAN cell did not provide CAN_TxStatus_NoMailBox */
  293. /**
  294. * @}
  295. */
  296. /** @defgroup CAN_receive_FIFO_number_constants CAN Receive FIFO Number
  297. * @{
  298. */
  299. #define CAN_FIFO0 ((uint8_t)0x00) /*!< CAN FIFO 0 used to receive */
  300. #define CAN_FIFO1 ((uint8_t)0x01) /*!< CAN FIFO 1 used to receive */
  301. /**
  302. * @}
  303. */
  304. /** @defgroup CAN_flags CAN Flags
  305. * @{
  306. */
  307. /* If the flag is 0x3XXXXXXX, it means that it can be used with CAN_GetFlagStatus()
  308. and CAN_ClearFlag() functions. */
  309. /* If the flag is 0x1XXXXXXX, it means that it can only be used with
  310. CAN_GetFlagStatus() function. */
  311. /* Transmit Flags */
  312. #define CAN_FLAG_RQCP0 ((uint32_t)((TSR_REGISTER_INDEX << 8U) | CAN_TSR_RQCP0_BIT_POSITION)) /*!< Request MailBox0 flag */
  313. #define CAN_FLAG_RQCP1 ((uint32_t)((TSR_REGISTER_INDEX << 8U) | CAN_TSR_RQCP1_BIT_POSITION)) /*!< Request MailBox1 flag */
  314. #define CAN_FLAG_RQCP2 ((uint32_t)((TSR_REGISTER_INDEX << 8U) | CAN_TSR_RQCP2_BIT_POSITION)) /*!< Request MailBox2 flag */
  315. #define CAN_FLAG_TXOK0 ((uint32_t)((TSR_REGISTER_INDEX << 8U) | CAN_TSR_TXOK0_BIT_POSITION)) /*!< Transmission OK MailBox0 flag */
  316. #define CAN_FLAG_TXOK1 ((uint32_t)((TSR_REGISTER_INDEX << 8U) | CAN_TSR_TXOK1_BIT_POSITION)) /*!< Transmission OK MailBox1 flag */
  317. #define CAN_FLAG_TXOK2 ((uint32_t)((TSR_REGISTER_INDEX << 8U) | CAN_TSR_TXOK2_BIT_POSITION)) /*!< Transmission OK MailBox2 flag */
  318. #define CAN_FLAG_TME0 ((uint32_t)((TSR_REGISTER_INDEX << 8U) | CAN_TSR_TME0_BIT_POSITION)) /*!< Transmit mailbox 0 empty flag */
  319. #define CAN_FLAG_TME1 ((uint32_t)((TSR_REGISTER_INDEX << 8U) | CAN_TSR_TME1_BIT_POSITION)) /*!< Transmit mailbox 0 empty flag */
  320. #define CAN_FLAG_TME2 ((uint32_t)((TSR_REGISTER_INDEX << 8U) | CAN_TSR_TME2_BIT_POSITION)) /*!< Transmit mailbox 0 empty flag */
  321. /* Receive Flags */
  322. #define CAN_FLAG_FF0 ((uint32_t)((RF0R_REGISTER_INDEX << 8U) | CAN_RF0R_FF0_BIT_POSITION)) /*!< FIFO 0 Full flag */
  323. #define CAN_FLAG_FOV0 ((uint32_t)((RF0R_REGISTER_INDEX << 8U) | CAN_RF0R_FOV0_BIT_POSITION)) /*!< FIFO 0 Overrun flag */
  324. #define CAN_FLAG_FF1 ((uint32_t)((RF1R_REGISTER_INDEX << 8U) | CAN_RF1R_FF1_BIT_POSITION)) /*!< FIFO 1 Full flag */
  325. #define CAN_FLAG_FOV1 ((uint32_t)((RF1R_REGISTER_INDEX << 8U) | CAN_RF1R_FOV1_BIT_POSITION)) /*!< FIFO 1 Overrun flag */
  326. /* Operating Mode Flags */
  327. #define CAN_FLAG_WKU ((uint32_t)((MSR_REGISTER_INDEX << 8U) | CAN_MSR_WKU_BIT_POSITION)) /*!< Wake up flag */
  328. #define CAN_FLAG_SLAK ((uint32_t)((MSR_REGISTER_INDEX << 8U) | CAN_MSR_SLAK_BIT_POSITION)) /*!< Sleep acknowledge flag */
  329. #define CAN_FLAG_SLAKI ((uint32_t)((MSR_REGISTER_INDEX << 8U) | CAN_MSR_SLAKI_BIT_POSITION)) /*!< Sleep acknowledge flag */
  330. /* @note When SLAK interrupt is disabled (SLKIE=0), no polling on SLAKI is possible.
  331. In this case the SLAK bit can be polled.*/
  332. /* Error Flags */
  333. #define CAN_FLAG_EWG ((uint32_t)((ESR_REGISTER_INDEX << 8U) | CAN_ESR_EWG_BIT_POSITION)) /*!< Error warning flag */
  334. #define CAN_FLAG_EPV ((uint32_t)((ESR_REGISTER_INDEX << 8U) | CAN_ESR_EPV_BIT_POSITION)) /*!< Error passive flag */
  335. #define CAN_FLAG_BOF ((uint32_t)((ESR_REGISTER_INDEX << 8U) | CAN_ESR_BOF_BIT_POSITION)) /*!< Bus-Off flag */
  336. /**
  337. * @}
  338. */
  339. /** @defgroup CAN_Interrupts CAN Interrupts
  340. * @{
  341. */
  342. #define CAN_IT_TME ((uint32_t)CAN_IER_TMEIE) /*!< Transmit mailbox empty interrupt */
  343. /* Receive Interrupts */
  344. #define CAN_IT_FMP0 ((uint32_t)CAN_IER_FMPIE0) /*!< FIFO 0 message pending interrupt */
  345. #define CAN_IT_FF0 ((uint32_t)CAN_IER_FFIE0) /*!< FIFO 0 full interrupt */
  346. #define CAN_IT_FOV0 ((uint32_t)CAN_IER_FOVIE0) /*!< FIFO 0 overrun interrupt */
  347. #define CAN_IT_FMP1 ((uint32_t)CAN_IER_FMPIE1) /*!< FIFO 1 message pending interrupt */
  348. #define CAN_IT_FF1 ((uint32_t)CAN_IER_FFIE1) /*!< FIFO 1 full interrupt */
  349. #define CAN_IT_FOV1 ((uint32_t)CAN_IER_FOVIE1) /*!< FIFO 1 overrun interrupt */
  350. /* Operating Mode Interrupts */
  351. #define CAN_IT_WKU ((uint32_t)CAN_IER_WKUIE) /*!< Wake-up interrupt */
  352. #define CAN_IT_SLK ((uint32_t)CAN_IER_SLKIE) /*!< Sleep acknowledge interrupt */
  353. /* Error Interrupts */
  354. #define CAN_IT_EWG ((uint32_t)CAN_IER_EWGIE) /*!< Error warning interrupt */
  355. #define CAN_IT_EPV ((uint32_t)CAN_IER_EPVIE) /*!< Error passive interrupt */
  356. #define CAN_IT_BOF ((uint32_t)CAN_IER_BOFIE) /*!< Bus-off interrupt */
  357. #define CAN_IT_LEC ((uint32_t)CAN_IER_LECIE) /*!< Last error code interrupt */
  358. #define CAN_IT_ERR ((uint32_t)CAN_IER_ERRIE) /*!< Error Interrupt */
  359. /**
  360. * @}
  361. */
  362. /**
  363. * @}
  364. */
  365. /** @defgroup CAN_Private_Constants CAN Private Constants
  366. * @{
  367. */
  368. /* CAN intermediate shift values used for CAN flags */
  369. #define TSR_REGISTER_INDEX 0x5U
  370. #define RF0R_REGISTER_INDEX 0x2U
  371. #define RF1R_REGISTER_INDEX 0x4U
  372. #define MSR_REGISTER_INDEX 0x1U
  373. #define ESR_REGISTER_INDEX 0x3U
  374. /* CAN flags bits position into their respective register (TSR, RF0R, RF1R or MSR regsiters) */
  375. /* Transmit Flags */
  376. #define CAN_TSR_RQCP0_BIT_POSITION 0x00000000U
  377. #define CAN_TSR_RQCP1_BIT_POSITION 0x00000008U
  378. #define CAN_TSR_RQCP2_BIT_POSITION 0x00000010U
  379. #define CAN_TSR_TXOK0_BIT_POSITION 0x00000001U
  380. #define CAN_TSR_TXOK1_BIT_POSITION 0x00000009U
  381. #define CAN_TSR_TXOK2_BIT_POSITION 0x00000011U
  382. #define CAN_TSR_TME0_BIT_POSITION 0x0000001AU
  383. #define CAN_TSR_TME1_BIT_POSITION 0x0000001BU
  384. #define CAN_TSR_TME2_BIT_POSITION 0x0000001CU
  385. /* Receive Flags */
  386. #define CAN_RF0R_FF0_BIT_POSITION 0x00000003U
  387. #define CAN_RF0R_FOV0_BIT_POSITION 0x00000004U
  388. #define CAN_RF1R_FF1_BIT_POSITION 0x00000003U
  389. #define CAN_RF1R_FOV1_BIT_POSITION 0x00000004U
  390. /* Operating Mode Flags */
  391. #define CAN_MSR_WKU_BIT_POSITION 0x00000003U
  392. #define CAN_MSR_SLAK_BIT_POSITION 0x00000001U
  393. #define CAN_MSR_SLAKI_BIT_POSITION 0x00000004U
  394. /* Error Flags */
  395. #define CAN_ESR_EWG_BIT_POSITION 0x00000000U
  396. #define CAN_ESR_EPV_BIT_POSITION 0x00000001U
  397. #define CAN_ESR_BOF_BIT_POSITION 0x00000002U
  398. /* Mask used by macro to get/clear CAN flags*/
  399. #define CAN_FLAG_MASK 0x000000FFU
  400. /* Mailboxes definition */
  401. #define CAN_TXMAILBOX_0 ((uint8_t)0x00)
  402. #define CAN_TXMAILBOX_1 ((uint8_t)0x01)
  403. #define CAN_TXMAILBOX_2 ((uint8_t)0x02)
  404. /**
  405. * @}
  406. */
  407. /* Exported macros -----------------------------------------------------------*/
  408. /** @defgroup CAN_Exported_Macros CAN Exported Macros
  409. * @{
  410. */
  411. /** @brief Reset CAN handle state
  412. * @param __HANDLE__: CAN handle.
  413. * @retval None
  414. */
  415. #define __HAL_CAN_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_CAN_STATE_RESET)
  416. /**
  417. * @brief Enable the specified CAN interrupts
  418. * @param __HANDLE__: CAN handle.
  419. * @param __INTERRUPT__: CAN Interrupt.
  420. * This parameter can be one of the following values:
  421. * @arg CAN_IT_TME: Transmit mailbox empty interrupt enable
  422. * @arg CAN_IT_FMP0: FIFO 0 message pending interrupt
  423. * @arg CAN_IT_FF0 : FIFO 0 full interrupt
  424. * @arg CAN_IT_FOV0: FIFO 0 overrun interrupt
  425. * @arg CAN_IT_FMP1: FIFO 1 message pending interrupt
  426. * @arg CAN_IT_FF1 : FIFO 1 full interrupt
  427. * @arg CAN_IT_FOV1: FIFO 1 overrun interrupt
  428. * @arg CAN_IT_WKU : Wake-up interrupt
  429. * @arg CAN_IT_SLK : Sleep acknowledge interrupt
  430. * @arg CAN_IT_EWG : Error warning interrupt
  431. * @arg CAN_IT_EPV : Error passive interrupt
  432. * @arg CAN_IT_BOF : Bus-off interrupt
  433. * @arg CAN_IT_LEC : Last error code interrupt
  434. * @arg CAN_IT_ERR : Error Interrupt
  435. * @retval None.
  436. */
  437. #define __HAL_CAN_ENABLE_IT(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->IER) |= (__INTERRUPT__))
  438. /**
  439. * @brief Disable the specified CAN interrupts
  440. * @param __HANDLE__: CAN handle.
  441. * @param __INTERRUPT__: CAN Interrupt.
  442. * This parameter can be one of the following values:
  443. * @arg CAN_IT_TME: Transmit mailbox empty interrupt enable
  444. * @arg CAN_IT_FMP0: FIFO 0 message pending interrupt
  445. * @arg CAN_IT_FF0 : FIFO 0 full interrupt
  446. * @arg CAN_IT_FOV0: FIFO 0 overrun interrupt
  447. * @arg CAN_IT_FMP1: FIFO 1 message pending interrupt
  448. * @arg CAN_IT_FF1 : FIFO 1 full interrupt
  449. * @arg CAN_IT_FOV1: FIFO 1 overrun interrupt
  450. * @arg CAN_IT_WKU : Wake-up interrupt
  451. * @arg CAN_IT_SLK : Sleep acknowledge interrupt
  452. * @arg CAN_IT_EWG : Error warning interrupt
  453. * @arg CAN_IT_EPV : Error passive interrupt
  454. * @arg CAN_IT_BOF : Bus-off interrupt
  455. * @arg CAN_IT_LEC : Last error code interrupt
  456. * @arg CAN_IT_ERR : Error Interrupt
  457. * @retval None.
  458. */
  459. #define __HAL_CAN_DISABLE_IT(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->IER) &= ~(__INTERRUPT__))
  460. /**
  461. * @brief Return the number of pending received messages.
  462. * @param __HANDLE__: CAN handle.
  463. * @param __FIFONUMBER__: Receive FIFO number, CAN_FIFO0 or CAN_FIFO1.
  464. * @retval The number of pending message.
  465. */
  466. #define __HAL_CAN_MSG_PENDING(__HANDLE__, __FIFONUMBER__) (((__FIFONUMBER__) == CAN_FIFO0)? \
  467. ((uint8_t)((__HANDLE__)->Instance->RF0R & 0x03U)) : ((uint8_t)((__HANDLE__)->Instance->RF1R & 0x03U)))
  468. /** @brief Check whether the specified CAN flag is set or not.
  469. * @param __HANDLE__: specifies the CAN Handle.
  470. * @param __FLAG__: specifies the flag to check.
  471. * This parameter can be one of the following values:
  472. * @arg CAN_TSR_RQCP0: Request MailBox0 Flag
  473. * @arg CAN_TSR_RQCP1: Request MailBox1 Flag
  474. * @arg CAN_TSR_RQCP2: Request MailBox2 Flag
  475. * @arg CAN_FLAG_TXOK0: Transmission OK MailBox0 Flag
  476. * @arg CAN_FLAG_TXOK1: Transmission OK MailBox1 Flag
  477. * @arg CAN_FLAG_TXOK2: Transmission OK MailBox2 Flag
  478. * @arg CAN_FLAG_TME0: Transmit mailbox 0 empty Flag
  479. * @arg CAN_FLAG_TME1: Transmit mailbox 1 empty Flag
  480. * @arg CAN_FLAG_TME2: Transmit mailbox 2 empty Flag
  481. * @arg CAN_FLAG_FMP0: FIFO 0 Message Pending Flag
  482. * @arg CAN_FLAG_FF0: FIFO 0 Full Flag
  483. * @arg CAN_FLAG_FOV0: FIFO 0 Overrun Flag
  484. * @arg CAN_FLAG_FMP1: FIFO 1 Message Pending Flag
  485. * @arg CAN_FLAG_FF1: FIFO 1 Full Flag
  486. * @arg CAN_FLAG_FOV1: FIFO 1 Overrun Flag
  487. * @arg CAN_FLAG_WKU: Wake up Flag
  488. * @arg CAN_FLAG_SLAK: Sleep acknowledge Flag
  489. * @arg CAN_FLAG_SLAKI: Sleep acknowledge Flag
  490. * @arg CAN_FLAG_EWG: Error Warning Flag
  491. * @arg CAN_FLAG_EPV: Error Passive Flag
  492. * @arg CAN_FLAG_BOF: Bus-Off Flag
  493. * @retval The new state of __FLAG__ (TRUE or FALSE).
  494. */
  495. #define __HAL_CAN_GET_FLAG(__HANDLE__, __FLAG__) \
  496. ((((__FLAG__) >> 8U) == 5U)? ((((__HANDLE__)->Instance->TSR) & (1U << ((__FLAG__) & CAN_FLAG_MASK))) == (1U << ((__FLAG__) & CAN_FLAG_MASK))): \
  497. (((__FLAG__) >> 8U) == 2U)? ((((__HANDLE__)->Instance->RF0R) & (1U << ((__FLAG__) & CAN_FLAG_MASK))) == (1U << ((__FLAG__) & CAN_FLAG_MASK))): \
  498. (((__FLAG__) >> 8U) == 4U)? ((((__HANDLE__)->Instance->RF1R) & (1U << ((__FLAG__) & CAN_FLAG_MASK))) == (1U << ((__FLAG__) & CAN_FLAG_MASK))): \
  499. (((__FLAG__) >> 8U) == 1U)? ((((__HANDLE__)->Instance->MSR) & (1U << ((__FLAG__) & CAN_FLAG_MASK))) == (1U << ((__FLAG__) & CAN_FLAG_MASK))): \
  500. ((((__HANDLE__)->Instance->ESR) & (1U << ((__FLAG__) & CAN_FLAG_MASK))) == (1U << ((__FLAG__) & CAN_FLAG_MASK))))
  501. /** @brief Clear the specified CAN pending flag.
  502. * @param __HANDLE__: specifies the CAN Handle.
  503. * @param __FLAG__: specifies the flag to check.
  504. * This parameter can be one of the following values:
  505. * @arg CAN_TSR_RQCP0: Request MailBox0 Flag
  506. * @arg CAN_TSR_RQCP1: Request MailBox1 Flag
  507. * @arg CAN_TSR_RQCP2: Request MailBox2 Flag
  508. * @arg CAN_FLAG_TXOK0: Transmission OK MailBox0 Flag
  509. * @arg CAN_FLAG_TXOK1: Transmission OK MailBox1 Flag
  510. * @arg CAN_FLAG_TXOK2: Transmission OK MailBox2 Flag
  511. * @arg CAN_FLAG_TME0: Transmit mailbox 0 empty Flag
  512. * @arg CAN_FLAG_TME1: Transmit mailbox 1 empty Flag
  513. * @arg CAN_FLAG_TME2: Transmit mailbox 2 empty Flag
  514. * @arg CAN_FLAG_FMP0: FIFO 0 Message Pending Flag
  515. * @arg CAN_FLAG_FF0: FIFO 0 Full Flag
  516. * @arg CAN_FLAG_FOV0: FIFO 0 Overrun Flag
  517. * @arg CAN_FLAG_FMP1: FIFO 1 Message Pending Flag
  518. * @arg CAN_FLAG_FF1: FIFO 1 Full Flag
  519. * @arg CAN_FLAG_FOV1: FIFO 1 Overrun Flag
  520. * @arg CAN_FLAG_WKU: Wake up Flag
  521. * @arg CAN_FLAG_SLAKI: Sleep acknowledge Flag
  522. * @retval The new state of __FLAG__ (TRUE or FALSE).
  523. */
  524. #define __HAL_CAN_CLEAR_FLAG(__HANDLE__, __FLAG__) \
  525. ((((__FLAG__) >> 8U) == TSR_REGISTER_INDEX) ? (((__HANDLE__)->Instance->TSR) = (1U << ((__FLAG__) & CAN_FLAG_MASK))): \
  526. (((__FLAG__) >> 8U) == RF0R_REGISTER_INDEX)? (((__HANDLE__)->Instance->RF0R) = (1U << ((__FLAG__) & CAN_FLAG_MASK))): \
  527. (((__FLAG__) >> 8U) == RF1R_REGISTER_INDEX)? (((__HANDLE__)->Instance->RF1R) = (1U << ((__FLAG__) & CAN_FLAG_MASK))): \
  528. (((__FLAG__) >> 8U) == MSR_REGISTER_INDEX) ? (((__HANDLE__)->Instance->MSR) = (1U << ((__FLAG__) & CAN_FLAG_MASK))): 0U)
  529. /** @brief Check if the specified CAN interrupt source is enabled or disabled.
  530. * @param __HANDLE__: specifies the CAN Handle.
  531. * @param __INTERRUPT__: specifies the CAN interrupt source to check.
  532. * This parameter can be one of the following values:
  533. * @arg CAN_IT_TME: Transmit mailbox empty interrupt enable
  534. * @arg CAN_IT_FMP0: FIFO 0 message pending interrupt
  535. * @arg CAN_IT_FF0 : FIFO 0 full interrupt
  536. * @arg CAN_IT_FOV0: FIFO 0 overrun interrupt
  537. * @arg CAN_IT_FMP1: FIFO 1 message pending interrupt
  538. * @arg CAN_IT_FF1 : FIFO 1 full interrupt
  539. * @arg CAN_IT_FOV1: FIFO 1 overrun interrupt
  540. * @arg CAN_IT_WKU : Wake-up interrupt
  541. * @arg CAN_IT_SLK : Sleep acknowledge interrupt
  542. * @arg CAN_IT_EWG : Error warning interrupt
  543. * @arg CAN_IT_EPV : Error passive interrupt
  544. * @arg CAN_IT_BOF : Bus-off interrupt
  545. * @arg CAN_IT_LEC : Last error code interrupt
  546. * @arg CAN_IT_ERR : Error Interrupt
  547. * @retval The new state of __IT__ (TRUE or FALSE).
  548. */
  549. #define __HAL_CAN_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->IER & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
  550. /**
  551. * @brief Check the transmission status of a CAN Frame.
  552. * @param __HANDLE__: specifies the CAN Handle.
  553. * @param __TRANSMITMAILBOX__: the number of the mailbox that is used for transmission.
  554. * @retval The new status of transmission (TRUE or FALSE).
  555. */
  556. #define __HAL_CAN_TRANSMIT_STATUS(__HANDLE__, __TRANSMITMAILBOX__)\
  557. (((__TRANSMITMAILBOX__) == CAN_TXMAILBOX_0)? ((((__HANDLE__)->Instance->TSR) & (CAN_TSR_RQCP0 | CAN_TSR_TME0)) == (CAN_TSR_RQCP0 | CAN_TSR_TME0)) :\
  558. ((__TRANSMITMAILBOX__) == CAN_TXMAILBOX_1)? ((((__HANDLE__)->Instance->TSR) & (CAN_TSR_RQCP1 | CAN_TSR_TME1)) == (CAN_TSR_RQCP1 | CAN_TSR_TME1)) :\
  559. ((((__HANDLE__)->Instance->TSR) & (CAN_TSR_RQCP2 | CAN_TSR_TME2)) == (CAN_TSR_RQCP2 | CAN_TSR_TME2)))
  560. /**
  561. * @brief Release the specified receive FIFO.
  562. * @param __HANDLE__: CAN handle.
  563. * @param __FIFONUMBER__: Receive FIFO number, CAN_FIFO0 or CAN_FIFO1.
  564. * @retval None.
  565. */
  566. #define __HAL_CAN_FIFO_RELEASE(__HANDLE__, __FIFONUMBER__) (((__FIFONUMBER__) == CAN_FIFO0)? \
  567. ((__HANDLE__)->Instance->RF0R = CAN_RF0R_RFOM0) : ((__HANDLE__)->Instance->RF1R = CAN_RF1R_RFOM1))
  568. /**
  569. * @brief Cancel a transmit request.
  570. * @param __HANDLE__: specifies the CAN Handle.
  571. * @param __TRANSMITMAILBOX__: the number of the mailbox that is used for transmission.
  572. * @retval None.
  573. */
  574. #define __HAL_CAN_CANCEL_TRANSMIT(__HANDLE__, __TRANSMITMAILBOX__)\
  575. (((__TRANSMITMAILBOX__) == CAN_TXMAILBOX_0)? ((__HANDLE__)->Instance->TSR = CAN_TSR_ABRQ0) :\
  576. ((__TRANSMITMAILBOX__) == CAN_TXMAILBOX_1)? ((__HANDLE__)->Instance->TSR = CAN_TSR_ABRQ1) :\
  577. ((__HANDLE__)->Instance->TSR = CAN_TSR_ABRQ2))
  578. /**
  579. * @brief Enable or disables the DBG Freeze for CAN.
  580. * @param __HANDLE__: specifies the CAN Handle.
  581. * @param __NEWSTATE__: new state of the CAN peripheral.
  582. * This parameter can be: ENABLE (CAN reception/transmission is frozen
  583. * during debug. Reception FIFOs can still be accessed/controlled normally)
  584. * or DISABLE (CAN is working during debug).
  585. * @retval None
  586. */
  587. #define __HAL_CAN_DBG_FREEZE(__HANDLE__, __NEWSTATE__) (((__NEWSTATE__) == ENABLE)? \
  588. ((__HANDLE__)->Instance->MCR |= CAN_MCR_DBF) : ((__HANDLE__)->Instance->MCR &= ~CAN_MCR_DBF))
  589. /**
  590. * @}
  591. */
  592. /* Include CAN HAL Extension module */
  593. #include "stm32f1xx_hal_can_ex.h"
  594. /* Exported functions --------------------------------------------------------*/
  595. /** @addtogroup CAN_Exported_Functions
  596. * @{
  597. */
  598. /** @addtogroup CAN_Exported_Functions_Group1
  599. * @brief Initialization and Configuration functions
  600. * @{
  601. */
  602. /* Initialization and de-initialization functions *****************************/
  603. HAL_StatusTypeDef HAL_CAN_Init(CAN_HandleTypeDef* hcan);
  604. HAL_StatusTypeDef HAL_CAN_ConfigFilter(CAN_HandleTypeDef* hcan, CAN_FilterConfTypeDef* sFilterConfig);
  605. HAL_StatusTypeDef HAL_CAN_DeInit(CAN_HandleTypeDef* hcan);
  606. void HAL_CAN_MspInit(CAN_HandleTypeDef* hcan);
  607. void HAL_CAN_MspDeInit(CAN_HandleTypeDef* hcan);
  608. /**
  609. * @}
  610. */
  611. /** @addtogroup CAN_Exported_Functions_Group2
  612. * @brief I/O operation functions
  613. * @{
  614. */
  615. /* I/O operation functions *****************************************************/
  616. HAL_StatusTypeDef HAL_CAN_Transmit(CAN_HandleTypeDef *hcan, uint32_t Timeout);
  617. HAL_StatusTypeDef HAL_CAN_Transmit_IT(CAN_HandleTypeDef *hcan);
  618. HAL_StatusTypeDef HAL_CAN_Receive(CAN_HandleTypeDef *hcan, uint8_t FIFONumber, uint32_t Timeout);
  619. HAL_StatusTypeDef HAL_CAN_Receive_IT(CAN_HandleTypeDef *hcan, uint8_t FIFONumber);
  620. HAL_StatusTypeDef HAL_CAN_Sleep(CAN_HandleTypeDef *hcan);
  621. HAL_StatusTypeDef HAL_CAN_WakeUp(CAN_HandleTypeDef *hcan);
  622. void HAL_CAN_IRQHandler(CAN_HandleTypeDef* hcan);
  623. void HAL_CAN_TxCpltCallback(CAN_HandleTypeDef* hcan);
  624. void HAL_CAN_RxCpltCallback(CAN_HandleTypeDef* hcan);
  625. void HAL_CAN_ErrorCallback(CAN_HandleTypeDef *hcan);
  626. /**
  627. * @}
  628. */
  629. /** @addtogroup CAN_Exported_Functions_Group3
  630. * @brief CAN Peripheral State functions
  631. * @{
  632. */
  633. /* Peripheral State and Error functions ***************************************/
  634. uint32_t HAL_CAN_GetError(CAN_HandleTypeDef *hcan);
  635. HAL_CAN_StateTypeDef HAL_CAN_GetState(CAN_HandleTypeDef* hcan);
  636. /**
  637. * @}
  638. */
  639. /**
  640. * @}
  641. */
  642. /* Private macros --------------------------------------------------------*/
  643. /** @defgroup CAN_Private_Macros CAN Private Macros
  644. * @{
  645. */
  646. #define IS_CAN_MODE(MODE) (((MODE) == CAN_MODE_NORMAL) || \
  647. ((MODE) == CAN_MODE_LOOPBACK)|| \
  648. ((MODE) == CAN_MODE_SILENT) || \
  649. ((MODE) == CAN_MODE_SILENT_LOOPBACK))
  650. #define IS_CAN_SJW(SJW) (((SJW) == CAN_SJW_1TQ) || ((SJW) == CAN_SJW_2TQ)|| \
  651. ((SJW) == CAN_SJW_3TQ) || ((SJW) == CAN_SJW_4TQ))
  652. #define IS_CAN_BS1(BS1) ((BS1) <= CAN_BS1_16TQ)
  653. #define IS_CAN_BS2(BS2) ((BS2) <= CAN_BS2_8TQ)
  654. #define IS_CAN_PRESCALER(PRESCALER) (((PRESCALER) >= 1U) && ((PRESCALER) <= 1024U))
  655. #define IS_CAN_FILTER_MODE(MODE) (((MODE) == CAN_FILTERMODE_IDMASK) || \
  656. ((MODE) == CAN_FILTERMODE_IDLIST))
  657. #define IS_CAN_FILTER_SCALE(SCALE) (((SCALE) == CAN_FILTERSCALE_16BIT) || \
  658. ((SCALE) == CAN_FILTERSCALE_32BIT))
  659. #define IS_CAN_FILTER_FIFO(FIFO) (((FIFO) == CAN_FILTER_FIFO0) || \
  660. ((FIFO) == CAN_FILTER_FIFO1))
  661. #define IS_CAN_BANKNUMBER(BANKNUMBER) ((BANKNUMBER) <= 28U)
  662. #define IS_CAN_TRANSMITMAILBOX(TRANSMITMAILBOX) ((TRANSMITMAILBOX) <= ((uint8_t)0x02))
  663. #define IS_CAN_STDID(STDID) ((STDID) <= 0x00007FFU)
  664. #define IS_CAN_EXTID(EXTID) ((EXTID) <= 0x1FFFFFFFU)
  665. #define IS_CAN_DLC(DLC) ((DLC) <= ((uint8_t)0x08))
  666. #define IS_CAN_IDTYPE(IDTYPE) (((IDTYPE) == CAN_ID_STD) || \
  667. ((IDTYPE) == CAN_ID_EXT))
  668. #define IS_CAN_RTR(RTR) (((RTR) == CAN_RTR_DATA) || ((RTR) == CAN_RTR_REMOTE))
  669. #define IS_CAN_FIFO(FIFO) (((FIFO) == CAN_FIFO0) || ((FIFO) == CAN_FIFO1))
  670. /**
  671. * @}
  672. */
  673. /**
  674. * @}
  675. */
  676. /**
  677. * @}
  678. */
  679. #endif /* STM32F103x6) || STM32F103xB || STM32F103xE || STM32F103xG) || STM32F105xC || STM32F107xC */
  680. #ifdef __cplusplus
  681. }
  682. #endif
  683. #endif /* __STM32F1xx_HAL_CAN_H */
  684. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/