macb.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897
  1. /*
  2. * File : macb.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2006, RT-Thread Develop Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2011-03-18 weety first version
  13. */
  14. #include <rtthread.h>
  15. #include <netif/ethernetif.h>
  16. #include "lwipopts.h"
  17. #include <at91sam926x.h>
  18. #include "macb.h"
  19. #define MMU_NOCACHE_ADDR(a) ((rt_uint32_t)a | (1UL<<31))
  20. extern void mmu_clean_dcache(rt_uint32_t buffer, rt_uint32_t size);
  21. extern void mmu_invalidate_dcache(rt_uint32_t buffer, rt_uint32_t size);
  22. /* Cache macros - Packet buffers would be from pbuf pool which is cached */
  23. #define EMAC_VIRT_NOCACHE(addr) (addr)
  24. #define EMAC_CACHE_INVALIDATE(addr, size) \
  25. mmu_invalidate_dcache((rt_uint32_t)addr, size)
  26. #define EMAC_CACHE_WRITEBACK(addr, size) \
  27. mmu_clean_dcache((rt_uint32_t)addr, size)
  28. #define EMAC_CACHE_WRITEBACK_INVALIDATE(addr, size) \
  29. mmu_clean_invalidated_dcache((rt_uint32_t)addr, size)
  30. /* EMAC has BD's in cached memory - so need cache functions */
  31. #define BD_CACHE_INVALIDATE(addr, size)
  32. #define BD_CACHE_WRITEBACK(addr, size)
  33. #define BD_CACHE_WRITEBACK_INVALIDATE(addr, size)
  34. /* EMAC internal utility function */
  35. rt_inline unsigned long emac_virt_to_phys(unsigned long addr)
  36. {
  37. return addr;
  38. }
  39. #define AT91SAM9260_SRAM0_VIRT_BASE (0x90000000)
  40. #define MACB_TX_SRAM
  41. #if defined(MACB_TX_SRAM)
  42. #define MACB_TX_RING_SIZE 2
  43. #define MACB_TX_BUFFER_SIZE (1536 * MACB_TX_RING_SIZE)
  44. #define TX_RING_BYTES (sizeof(struct macb_dma_desc) * MACB_TX_RING_SIZE)
  45. #else
  46. #define MACB_TX_RING_SIZE 16
  47. #define MACB_TX_BUFFER_SIZE (1536 * MACB_TX_RING_SIZE)
  48. #endif
  49. #define MACB_RX_BUFFER_SIZE (4096*4)
  50. #define MACB_RX_RING_SIZE (MACB_RX_BUFFER_SIZE / 128)
  51. #define DEF_TX_RING_PENDING (MACB_TX_RING_SIZE)
  52. #define TX_RING_GAP(macb) \
  53. (MACB_TX_RING_SIZE - (macb)->tx_pending)
  54. #define TX_BUFFS_AVAIL(macb) \
  55. (((macb)->tx_tail <= (macb)->tx_head) ? \
  56. (macb)->tx_tail + (macb)->tx_pending - (macb)->tx_head : \
  57. (macb)->tx_tail - (macb)->tx_head - TX_RING_GAP(macb))
  58. #define NEXT_TX(n) (((n) + 1) & (MACB_TX_RING_SIZE - 1))
  59. #define NEXT_RX(n) (((n) + 1) & (MACB_RX_RING_SIZE - 1))
  60. /* minimum number of free TX descriptors before waking up TX process */
  61. #define MACB_TX_WAKEUP_THRESH (MACB_TX_RING_SIZE / 4)
  62. #define MACB_RX_INT_FLAGS (MACB_BIT(RCOMP) | MACB_BIT(RXUBR) \
  63. | MACB_BIT(ISR_ROVR))
  64. #define MACB_TX_TIMEOUT 1000
  65. #define MACB_AUTONEG_TIMEOUT 5000000
  66. #define MACB_LINK_TIMEOUT 500000
  67. #define CONFIG_RMII
  68. struct macb_dma_desc {
  69. rt_uint32_t addr;
  70. rt_uint32_t ctrl;
  71. };
  72. #define RXADDR_USED 0x00000001
  73. #define RXADDR_WRAP 0x00000002
  74. #define RXBUF_FRMLEN_MASK 0x00000fff
  75. #define RXBUF_FRAME_START 0x00004000
  76. #define RXBUF_FRAME_END 0x00008000
  77. #define RXBUF_TYPEID_MATCH 0x00400000
  78. #define RXBUF_ADDR4_MATCH 0x00800000
  79. #define RXBUF_ADDR3_MATCH 0x01000000
  80. #define RXBUF_ADDR2_MATCH 0x02000000
  81. #define RXBUF_ADDR1_MATCH 0x04000000
  82. #define RXBUF_BROADCAST 0x80000000
  83. #define TXBUF_FRMLEN_MASK 0x000007ff
  84. #define TXBUF_FRAME_END 0x00008000
  85. #define TXBUF_NOCRC 0x00010000
  86. #define TXBUF_EXHAUSTED 0x08000000
  87. #define TXBUF_UNDERRUN 0x10000000
  88. #define TXBUF_MAXRETRY 0x20000000
  89. #define TXBUF_WRAP 0x40000000
  90. #define TXBUF_USED 0x80000000
  91. /* Duplex, half or full. */
  92. #define DUPLEX_HALF 0x00
  93. #define DUPLEX_FULL 0x01
  94. #define MAX_ADDR_LEN 6
  95. struct rt_macb_eth
  96. {
  97. /* inherit from ethernet device */
  98. struct eth_device parent;
  99. unsigned int regs;
  100. unsigned int rx_tail;
  101. unsigned int tx_head;
  102. unsigned int tx_tail;
  103. unsigned int rx_pending;
  104. unsigned int tx_pending;
  105. void *rx_buffer;
  106. void *tx_buffer;
  107. struct macb_dma_desc *rx_ring;
  108. struct macb_dma_desc *tx_ring;
  109. unsigned long rx_buffer_dma;
  110. unsigned long tx_buffer_dma;
  111. unsigned long rx_ring_dma;
  112. unsigned long tx_ring_dma;
  113. unsigned int tx_stop;
  114. /* interface address info. */
  115. rt_uint8_t dev_addr[MAX_ADDR_LEN]; /* hw address */
  116. unsigned short phy_addr;
  117. struct rt_semaphore mdio_bus_lock;
  118. struct rt_semaphore tx_lock;
  119. struct rt_semaphore rx_lock;
  120. struct rt_semaphore tx_ack;
  121. rt_uint32_t speed;
  122. rt_uint32_t duplex;
  123. rt_uint32_t link;
  124. struct rt_timer timer;
  125. };
  126. static struct rt_macb_eth macb_device;
  127. static void macb_tx(struct rt_macb_eth *macb);
  128. static void udelay(rt_uint32_t us)
  129. {
  130. rt_uint32_t len;
  131. for (;us > 0; us --)
  132. for (len = 0; len < 10; len++ );
  133. }
  134. static void rt_macb_isr(int irq, void *param)
  135. {
  136. struct rt_macb_eth *macb = (struct rt_macb_eth *)param;
  137. rt_device_t dev = &(macb->parent.parent);
  138. rt_uint32_t status, rsr, tsr;
  139. status = macb_readl(macb, ISR);
  140. while (status) {
  141. if (status & MACB_RX_INT_FLAGS)
  142. {
  143. rsr = macb_readl(macb, RSR);
  144. macb_writel(macb, RSR, rsr);
  145. /* a frame has been received */
  146. eth_device_ready(&(macb_device.parent));
  147. }
  148. if (status & (MACB_BIT(TCOMP) | MACB_BIT(ISR_TUND) |
  149. MACB_BIT(ISR_RLE)))
  150. {
  151. macb_tx(macb);
  152. }
  153. /*
  154. * Link change detection isn't possible with RMII, so we'll
  155. * add that if/when we get our hands on a full-blown MII PHY.
  156. */
  157. if (status & MACB_BIT(HRESP))
  158. {
  159. /*
  160. * TODO: Reset the hardware, and maybe move the printk
  161. * to a lower-priority context as well (work queue?)
  162. */
  163. rt_kprintf("%s: DMA bus error: HRESP not OK\n",
  164. dev->parent.name);
  165. }
  166. status = macb_readl(macb, ISR);
  167. }
  168. }
  169. static int macb_mdio_write(struct rt_macb_eth *macb, rt_uint8_t reg, rt_uint16_t value)
  170. {
  171. unsigned long netctl;
  172. unsigned long netstat;
  173. unsigned long frame;
  174. rt_sem_take(&macb->mdio_bus_lock, RT_WAITING_FOREVER);
  175. netctl = macb_readl(macb, NCR);
  176. netctl |= MACB_BIT(MPE);
  177. macb_writel(macb, NCR, netctl);
  178. frame = (MACB_BF(SOF, 1)
  179. | MACB_BF(RW, 1)
  180. | MACB_BF(PHYA, macb->phy_addr)
  181. | MACB_BF(REGA, reg)
  182. | MACB_BF(CODE, 2)
  183. | MACB_BF(DATA, value));
  184. macb_writel(macb, MAN, frame);
  185. do {
  186. netstat = macb_readl(macb, NSR);
  187. } while (!(netstat & MACB_BIT(IDLE)));
  188. netctl = macb_readl(macb, NCR);
  189. netctl &= ~MACB_BIT(MPE);
  190. macb_writel(macb, NCR, netctl);
  191. rt_sem_release(&macb->mdio_bus_lock);
  192. }
  193. static int macb_mdio_read(struct rt_macb_eth *macb, rt_uint8_t reg)
  194. {
  195. unsigned long netctl;
  196. unsigned long netstat;
  197. unsigned long frame;
  198. rt_sem_take(&macb->mdio_bus_lock, RT_WAITING_FOREVER);
  199. netctl = macb_readl(macb, NCR);
  200. netctl |= MACB_BIT(MPE);
  201. macb_writel(macb, NCR, netctl);
  202. frame = (MACB_BF(SOF, 1)
  203. | MACB_BF(RW, 2)
  204. | MACB_BF(PHYA, macb->phy_addr)
  205. | MACB_BF(REGA, reg)
  206. | MACB_BF(CODE, 2));
  207. macb_writel(macb, MAN, frame);
  208. do {
  209. netstat = macb_readl(macb, NSR);
  210. } while (!(netstat & MACB_BIT(IDLE)));
  211. frame = macb_readl(macb, MAN);
  212. netctl = macb_readl(macb, NCR);
  213. netctl &= ~MACB_BIT(MPE);
  214. macb_writel(macb, NCR, netctl);
  215. rt_sem_release(&macb->mdio_bus_lock);
  216. return MACB_BFEXT(DATA, frame);
  217. }
  218. static void macb_phy_reset(rt_device_t dev)
  219. {
  220. int i;
  221. rt_uint16_t status, adv;
  222. struct rt_macb_eth *macb = dev->user_data;;
  223. adv = ADVERTISE_CSMA | ADVERTISE_ALL;
  224. macb_mdio_write(macb, MII_ADVERTISE, adv);
  225. rt_kprintf("%s: Starting autonegotiation...\n", dev->parent.name);
  226. macb_mdio_write(macb, MII_BMCR, (BMCR_ANENABLE
  227. | BMCR_ANRESTART));
  228. for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++)
  229. {
  230. status = macb_mdio_read(macb, MII_BMSR);
  231. if (status & BMSR_ANEGCOMPLETE)
  232. break;
  233. udelay(100);
  234. }
  235. if (status & BMSR_ANEGCOMPLETE)
  236. rt_kprintf("%s: Autonegotiation complete\n", dev->parent.name);
  237. else
  238. rt_kprintf("%s: Autonegotiation timed out (status=0x%04x)\n",
  239. dev->parent.name, status);
  240. }
  241. static int macb_phy_init(rt_device_t dev)
  242. {
  243. struct rt_macb_eth *macb = dev->user_data;
  244. rt_uint32_t ncfgr;
  245. rt_uint16_t phy_id, status, adv, lpa;
  246. int media, speed, duplex;
  247. int i;
  248. /* Check if the PHY is up to snuff... */
  249. phy_id = macb_mdio_read(macb, MII_PHYSID1);
  250. if (phy_id == 0xffff)
  251. {
  252. rt_kprintf("%s: No PHY present\n", dev->parent.name);
  253. return 0;
  254. }
  255. status = macb_mdio_read(macb, MII_BMSR);
  256. if (!(status & BMSR_LSTATUS))
  257. {
  258. /* Try to re-negotiate if we don't have link already. */
  259. macb_phy_reset(dev);
  260. for (i = 0; i < MACB_LINK_TIMEOUT / 100; i++)
  261. {
  262. status = macb_mdio_read(macb, MII_BMSR);
  263. if (status & BMSR_LSTATUS)
  264. break;
  265. udelay(100);
  266. }
  267. }
  268. if (!(status & BMSR_LSTATUS))
  269. {
  270. rt_kprintf("%s: link down (status: 0x%04x)\n",
  271. dev->parent.name, status);
  272. return 0;
  273. }
  274. else
  275. {
  276. adv = macb_mdio_read(macb, MII_ADVERTISE);
  277. lpa = macb_mdio_read(macb, MII_LPA);
  278. media = mii_nway_result(lpa & adv);
  279. speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF)
  280. ? 1 : 0);
  281. duplex = (media & ADVERTISE_FULL) ? 1 : 0;
  282. rt_kprintf("%s: link up, %sMbps %s-duplex (lpa: 0x%04x)\n",
  283. dev->parent.name,
  284. speed ? "100" : "10",
  285. duplex ? "full" : "half",
  286. lpa);
  287. ncfgr = macb_readl(macb, NCFGR);
  288. ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
  289. if (speed)
  290. ncfgr |= MACB_BIT(SPD);
  291. if (duplex)
  292. ncfgr |= MACB_BIT(FD);
  293. macb_writel(macb, NCFGR, ncfgr);
  294. return 1;
  295. }
  296. }
  297. void macb_update_link(void *param)
  298. {
  299. struct rt_macb_eth *macb = (struct rt_macb_eth *)param;
  300. rt_device_t dev = &macb->parent.parent;
  301. int status, status_change = 0;
  302. rt_uint32_t link;
  303. rt_uint32_t media;
  304. rt_uint16_t adv, lpa;
  305. /* Do a fake read */
  306. status = macb_mdio_read(macb, MII_BMSR);
  307. if (status < 0)
  308. return;
  309. /* Read link and autonegotiation status */
  310. status = macb_mdio_read(macb, MII_BMSR);
  311. if (status < 0)
  312. return;
  313. if ((status & BMSR_LSTATUS) == 0)
  314. link = 0;
  315. else
  316. link = 1;
  317. if (link != macb->link)
  318. {
  319. macb->link = link;
  320. status_change = 1;
  321. }
  322. if (status_change)
  323. {
  324. if (macb->link)
  325. {
  326. adv = macb_mdio_read(macb, MII_ADVERTISE);
  327. lpa = macb_mdio_read(macb, MII_LPA);
  328. media = mii_nway_result(lpa & adv);
  329. macb->speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF)
  330. ? 100 : 10);
  331. macb->duplex = (media & ADVERTISE_FULL) ? 1 : 0;
  332. rt_kprintf("%s: link up (%dMbps/%s-duplex)\n",
  333. dev->parent.name, macb->speed,
  334. DUPLEX_FULL == macb->duplex ? "Full":"Half");
  335. eth_device_linkchange(&macb->parent, RT_TRUE);
  336. }
  337. else
  338. {
  339. rt_kprintf("%s: link down\n", dev->parent.name);
  340. eth_device_linkchange(&macb->parent, RT_FALSE);
  341. }
  342. }
  343. }
  344. /* RT-Thread Device Interface */
  345. /* initialize the interface */
  346. static rt_err_t rt_macb_init(rt_device_t dev)
  347. {
  348. struct rt_macb_eth *macb = dev->user_data;
  349. unsigned long paddr;
  350. rt_uint32_t hwaddr_bottom;
  351. rt_uint16_t hwaddr_top;
  352. int i;
  353. /*
  354. * macb_halt should have been called at some point before now,
  355. * so we'll assume the controller is idle.
  356. */
  357. /* initialize DMA descriptors */
  358. paddr = macb->rx_buffer_dma;
  359. for (i = 0; i < MACB_RX_RING_SIZE; i++)
  360. {
  361. if (i == (MACB_RX_RING_SIZE - 1))
  362. paddr |= RXADDR_WRAP;
  363. macb->rx_ring[i].addr = paddr;
  364. macb->rx_ring[i].ctrl = 0;
  365. paddr += 128;
  366. }
  367. paddr = macb->tx_buffer_dma;
  368. for (i = 0; i < MACB_TX_RING_SIZE; i++)
  369. {
  370. macb->tx_ring[i].addr = paddr;
  371. if (i == (MACB_TX_RING_SIZE - 1))
  372. macb->tx_ring[i].ctrl = TXBUF_USED | TXBUF_WRAP;
  373. else
  374. macb->tx_ring[i].ctrl = TXBUF_USED;
  375. paddr += 1536;
  376. }
  377. macb->rx_tail = macb->tx_head = macb->tx_tail = 0;
  378. BD_CACHE_WRITEBACK_INVALIDATE(macb->rx_ring, MACB_RX_RING_SIZE * sizeof(struct macb_dma_desc));
  379. BD_CACHE_WRITEBACK_INVALIDATE(macb->tx_ring, MACB_TX_RING_SIZE * sizeof(struct macb_dma_desc));
  380. macb_writel(macb, RBQP, macb->rx_ring_dma);
  381. macb_writel(macb, TBQP, macb->tx_ring_dma);
  382. /* set hardware address */
  383. hwaddr_bottom = (*((rt_uint32_t *)macb->dev_addr));
  384. macb_writel(macb, SA1B, hwaddr_bottom);
  385. hwaddr_top = (*((rt_uint16_t *)(macb->dev_addr + 4)));
  386. macb_writel(macb, SA1T, hwaddr_top);
  387. /* choose RMII or MII mode. This depends on the board */
  388. #ifdef CONFIG_RMII
  389. macb_writel(macb, USRIO, MACB_BIT(RMII) | MACB_BIT(CLKEN));
  390. #else
  391. macb_writel(macb, USRIO, MACB_BIT(CLKEN));
  392. #endif /* CONFIG_RMII */
  393. if (!macb_phy_init(dev))
  394. return -RT_ERROR;
  395. /* Enable TX and RX */
  396. macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE) | MACB_BIT(MPE));
  397. /* Enable interrupts */
  398. macb_writel(macb, IER, (MACB_BIT(RCOMP)
  399. | MACB_BIT(RXUBR)
  400. | MACB_BIT(ISR_TUND)
  401. | MACB_BIT(ISR_RLE)
  402. | MACB_BIT(TXERR)
  403. | MACB_BIT(TCOMP)
  404. | MACB_BIT(ISR_ROVR)
  405. | MACB_BIT(HRESP)));
  406. /* instal interrupt */
  407. rt_hw_interrupt_install(AT91SAM9260_ID_EMAC, rt_macb_isr,
  408. (void *)macb, "emac");
  409. rt_hw_interrupt_umask(AT91SAM9260_ID_EMAC);
  410. rt_timer_init(&macb->timer, "link_timer",
  411. macb_update_link,
  412. (void *)macb,
  413. RT_TICK_PER_SECOND,
  414. RT_TIMER_FLAG_PERIODIC);
  415. rt_timer_start(&macb->timer);
  416. return RT_EOK;
  417. }
  418. static rt_err_t rt_macb_open(rt_device_t dev, rt_uint16_t oflag)
  419. {
  420. return RT_EOK;
  421. }
  422. static rt_err_t rt_macb_close(rt_device_t dev)
  423. {
  424. return RT_EOK;
  425. }
  426. static rt_size_t rt_macb_read(rt_device_t dev, rt_off_t pos, void* buffer, rt_size_t size)
  427. {
  428. rt_set_errno(-RT_ENOSYS);
  429. return 0;
  430. }
  431. static rt_size_t rt_macb_write (rt_device_t dev, rt_off_t pos, const void* buffer, rt_size_t size)
  432. {
  433. rt_set_errno(-RT_ENOSYS);
  434. return 0;
  435. }
  436. static rt_err_t rt_macb_control(rt_device_t dev, rt_uint8_t cmd, void *args)
  437. {
  438. switch(cmd)
  439. {
  440. case NIOCTL_GADDR:
  441. /* get mac address */
  442. if(args) rt_memcpy(args, macb_device.dev_addr, 6);
  443. else return -RT_ERROR;
  444. break;
  445. default :
  446. break;
  447. }
  448. return RT_EOK;
  449. }
  450. static void macb_tx(struct rt_macb_eth *macb)
  451. {
  452. unsigned int tail;
  453. unsigned int head;
  454. rt_uint32_t status;
  455. status = macb_readl(macb, TSR);
  456. macb_writel(macb, TSR, status);
  457. /*rt_kprintf("macb_tx status = %02lx\n",
  458. (unsigned long)status);*/
  459. if (status & (MACB_BIT(UND) | MACB_BIT(TSR_RLE)))
  460. {
  461. int i;
  462. rt_kprintf("%s: TX %s, resetting buffers\n",
  463. macb->parent.parent.parent.name, status & MACB_BIT(UND) ?
  464. "underrun" : "retry limit exceeded");
  465. /* Transfer ongoing, disable transmitter, to avoid confusion */
  466. if (status & MACB_BIT(TGO))
  467. macb_writel(macb, NCR, macb_readl(macb, NCR) & ~MACB_BIT(TE));
  468. head = macb->tx_head;
  469. /*Mark all the buffer as used to avoid sending a lost buffer*/
  470. for (i = 0; i < MACB_TX_RING_SIZE; i++)
  471. macb->tx_ring[i].ctrl = MACB_BIT(TX_USED);
  472. /* free transmit buffer in upper layer*/
  473. macb->tx_head = macb->tx_tail = 0;
  474. /* Enable the transmitter again */
  475. if (status & MACB_BIT(TGO))
  476. macb_writel(macb, NCR, macb_readl(macb, NCR) | MACB_BIT(TE));
  477. }
  478. if (!(status & MACB_BIT(COMP)))
  479. /*
  480. * This may happen when a buffer becomes complete
  481. * between reading the ISR and scanning the
  482. * descriptors. Nothing to worry about.
  483. */
  484. return;
  485. head = macb->tx_head;
  486. for (tail = macb->tx_tail; tail != head; tail = NEXT_TX(tail))
  487. {
  488. rt_uint32_t bufstat;
  489. bufstat = macb->tx_ring[tail].ctrl;
  490. if (!(bufstat & MACB_BIT(TX_USED)))
  491. break;
  492. }
  493. macb->tx_tail = tail;
  494. if ((macb->tx_stop == 1) &&
  495. TX_BUFFS_AVAIL(macb) > MACB_TX_WAKEUP_THRESH)
  496. rt_sem_release(&macb->tx_ack);
  497. }
  498. /* ethernet device interface */
  499. /* transmit packet. */
  500. rt_err_t rt_macb_tx( rt_device_t dev, struct pbuf* p)
  501. {
  502. unsigned long ctrl;
  503. struct pbuf* q;
  504. rt_uint8_t* bufptr;
  505. rt_uint32_t mapping;
  506. struct rt_macb_eth *macb = dev->user_data;
  507. unsigned int tx_head = macb->tx_head;
  508. rt_sem_take(&macb->tx_lock, RT_WAITING_FOREVER);
  509. if (TX_BUFFS_AVAIL(macb) < 1)
  510. {
  511. rt_sem_release(&macb->tx_lock);
  512. rt_kprintf("Tx Ring full!\n");
  513. rt_kprintf("tx_head = %u, tx_tail = %u\n",
  514. macb->tx_head, macb->tx_tail);
  515. return -RT_ERROR;
  516. }
  517. macb->tx_stop = 0;
  518. ctrl = p->tot_len & TXBUF_FRMLEN_MASK;
  519. ctrl |= TXBUF_FRAME_END;
  520. if (tx_head == (MACB_TX_RING_SIZE - 1))
  521. {
  522. ctrl |= TXBUF_WRAP;
  523. }
  524. #if defined(MACB_TX_SRAM)
  525. bufptr = macb->tx_buffer + tx_head * 1536;
  526. #else
  527. mapping = (unsigned long)macb->tx_buffer + tx_head * 1536;
  528. bufptr = (rt_uint8_t *)mapping;
  529. #endif
  530. for (q = p; q != NULL; q = q->next)
  531. {
  532. memcpy(bufptr, q->payload, q->len);
  533. bufptr += q->len;
  534. }
  535. #if !defined(MACB_TX_SRAM)
  536. EMAC_CACHE_WRITEBACK(mapping, p->tot_len);
  537. #endif
  538. macb->tx_ring[tx_head].ctrl = ctrl;
  539. BD_CACHE_WRITEBACK_INVALIDATE(&macb->tx_ring[tx_head], sizeof(struct macb_dma_desc));
  540. tx_head = NEXT_TX(tx_head);
  541. macb->tx_head = tx_head;
  542. macb_writel(macb, NCR, macb_readl(macb, NCR) | MACB_BIT(TSTART));
  543. macb_writel(macb, NCR, macb_readl(macb, NCR) | MACB_BIT(TSTART));
  544. if (TX_BUFFS_AVAIL(macb) < 1)
  545. {
  546. macb->tx_stop = 1;
  547. rt_sem_take(&macb->tx_ack, RT_WAITING_FOREVER);
  548. }
  549. rt_sem_release(&macb->tx_lock);
  550. return RT_EOK;
  551. }
  552. static void reclaim_rx_buffers(struct rt_macb_eth *macb,
  553. unsigned int new_tail)
  554. {
  555. unsigned int i;
  556. i = macb->rx_tail;
  557. while (i > new_tail)
  558. {
  559. macb->rx_ring[i].addr &= ~RXADDR_USED;
  560. i++;
  561. if (i > MACB_RX_RING_SIZE)
  562. i = 0;
  563. }
  564. while (i < new_tail)
  565. {
  566. macb->rx_ring[i].addr &= ~RXADDR_USED;
  567. i++;
  568. }
  569. macb->rx_tail = new_tail;
  570. }
  571. /* reception packet. */
  572. struct pbuf *rt_macb_rx(rt_device_t dev)
  573. {
  574. struct rt_macb_eth *macb = dev->user_data;
  575. struct pbuf* p = RT_NULL;
  576. rt_uint32_t len;
  577. unsigned int rx_tail = macb->rx_tail;
  578. void *buffer;
  579. int wrapped = 0;
  580. rt_uint32_t status;
  581. rt_sem_take(&macb->rx_lock, RT_WAITING_FOREVER);
  582. for (;;)
  583. {
  584. if (!(macb->rx_ring[rx_tail].addr & RXADDR_USED))
  585. break;
  586. status = macb->rx_ring[rx_tail].ctrl;
  587. if (status & RXBUF_FRAME_START)
  588. {
  589. if (rx_tail != macb->rx_tail)
  590. reclaim_rx_buffers(macb, rx_tail);
  591. wrapped = 0;
  592. }
  593. if (status & RXBUF_FRAME_END)
  594. {
  595. buffer = (void *)((unsigned int)macb->rx_buffer + 128 * macb->rx_tail);
  596. len = status & RXBUF_FRMLEN_MASK;
  597. p = pbuf_alloc(PBUF_LINK, len, PBUF_RAM);
  598. if (!p)
  599. {
  600. rt_kprintf("alloc pbuf failed\n");
  601. break;
  602. }
  603. if (wrapped)
  604. {
  605. unsigned int headlen, taillen;
  606. headlen = 128 * (MACB_RX_RING_SIZE
  607. - macb->rx_tail);
  608. taillen = len - headlen;
  609. EMAC_CACHE_INVALIDATE(buffer, headlen);
  610. EMAC_CACHE_INVALIDATE(macb->rx_buffer, taillen);
  611. memcpy((void *)p->payload, buffer, headlen);
  612. memcpy((void *)((unsigned int)p->payload + headlen),
  613. macb->rx_buffer, taillen);
  614. }
  615. else
  616. {
  617. EMAC_CACHE_INVALIDATE(buffer, len);
  618. memcpy((void *)p->payload, buffer, p->len);
  619. }
  620. if (++rx_tail >= MACB_RX_RING_SIZE)
  621. rx_tail = 0;
  622. reclaim_rx_buffers(macb, rx_tail);
  623. break;
  624. }
  625. else
  626. {
  627. if (++rx_tail >= MACB_RX_RING_SIZE)
  628. {
  629. wrapped = 1;
  630. rx_tail = 0;
  631. }
  632. }
  633. }
  634. rt_sem_release(&macb->rx_lock);
  635. return p;
  636. }
  637. void macb_gpio_init()
  638. {
  639. /* Pins used for MII and RMII */
  640. at91_sys_write(AT91_PIOA + PIO_PDR, (1 << 19)|(1 << 17)|(1 << 14)|(1 << 15)|(1 << 18)|(1 << 16)|(1 << 12)|(1 << 13)|(1 << 21)|(1 << 20));
  641. at91_sys_write(AT91_PIOA + PIO_ASR, (1 << 19)|(1 << 17)|(1 << 14)|(1 << 15)|(1 << 18)|(1 << 16)|(1 << 12)|(1 << 13)|(1 << 21)|(1 << 20));
  642. #ifndef GONFIG_RMII
  643. at91_sys_write(AT91_PIOA + PIO_PDR, (1 << 22)|(1 << 23)|(1 << 24)|(1 << 25)|(1 << 26)|(1 << 27)|(1 << 28)|(1 << 29));
  644. at91_sys_write(AT91_PIOA + PIO_ASR, (1 << 22)|(1 << 23)|(1 << 24)|(1 << 25)|(1 << 26)|(1 << 27)|(1 << 28)|(1 << 29));
  645. #endif
  646. }
  647. rt_err_t macb_initialize()
  648. {
  649. struct rt_macb_eth *macb = &macb_device;
  650. unsigned long macb_hz;
  651. rt_uint32_t ncfgr;
  652. #if defined(MACB_TX_SRAM)
  653. macb->tx_ring_dma = AT91SAM9260_SRAM0_BASE;
  654. macb->tx_ring = (struct macb_dma_desc *)AT91SAM9260_SRAM0_VIRT_BASE;
  655. macb->tx_buffer = (char *) macb->tx_ring + TX_RING_BYTES;
  656. macb->tx_buffer_dma = macb->tx_ring_dma + TX_RING_BYTES;
  657. #else
  658. macb->tx_ring = rt_malloc(MACB_RX_RING_SIZE * sizeof(struct macb_dma_desc));
  659. if (macb->tx_ring == RT_NULL)
  660. goto err1;
  661. EMAC_CACHE_INVALIDATE(macb->tx_ring, MACB_TX_RING_SIZE * sizeof(struct macb_dma_desc));
  662. macb->tx_ring_dma = emac_virt_to_phys((unsigned long)macb->tx_ring);
  663. macb->tx_ring = (struct macb_dma_desc *)MMU_NOCACHE_ADDR((unsigned long)macb->tx_ring);
  664. macb->tx_buffer = rt_malloc(MACB_TX_BUFFER_SIZE);
  665. if (macb->tx_buffer == RT_NULL)
  666. goto err2;
  667. macb->tx_buffer_dma = emac_virt_to_phys((unsigned long)macb->tx_buffer);
  668. #endif
  669. macb->rx_ring = rt_malloc(MACB_RX_RING_SIZE * sizeof(struct macb_dma_desc));
  670. if (macb->rx_ring == RT_NULL)
  671. goto err3;
  672. EMAC_CACHE_INVALIDATE(macb->rx_ring, MACB_RX_RING_SIZE * sizeof(struct macb_dma_desc));
  673. macb->rx_ring_dma = emac_virt_to_phys((unsigned long)macb->rx_ring);
  674. macb->rx_ring = (struct macb_dma_desc *)MMU_NOCACHE_ADDR((unsigned long)macb->rx_ring);
  675. macb->rx_buffer = rt_malloc(MACB_RX_BUFFER_SIZE);
  676. if (macb->rx_buffer == RT_NULL)
  677. goto err4;
  678. macb->rx_buffer_dma = emac_virt_to_phys((unsigned long)macb->rx_buffer);
  679. macb->tx_pending = DEF_TX_RING_PENDING;
  680. macb->regs = AT91SAM9260_BASE_EMAC;
  681. macb->phy_addr = 0x00;
  682. /*
  683. * Do some basic initialization so that we at least can talk
  684. * to the PHY
  685. */
  686. macb_hz = clk_get_rate(clk_get("mck"));
  687. if (macb_hz < 20000000)
  688. ncfgr = MACB_BF(CLK, MACB_CLK_DIV8);
  689. else if (macb_hz < 40000000)
  690. ncfgr = MACB_BF(CLK, MACB_CLK_DIV16);
  691. else if (macb_hz < 80000000)
  692. ncfgr = MACB_BF(CLK, MACB_CLK_DIV32);
  693. else
  694. ncfgr = MACB_BF(CLK, MACB_CLK_DIV64);
  695. macb_writel(macb, NCFGR, ncfgr);
  696. macb->link = 0;
  697. return RT_EOK;
  698. err4:
  699. rt_free(macb->rx_ring);
  700. macb->rx_ring = RT_NULL;
  701. err3:
  702. #if !defined(MACB_TX_SRAM)
  703. rt_free(macb->tx_buffer);
  704. macb->tx_buffer = RT_NULL;
  705. err2:
  706. rt_free(macb->tx_ring);
  707. macb->tx_ring = RT_NULL;
  708. err1:
  709. #endif
  710. return -RT_ENOMEM;
  711. }
  712. void rt_hw_macb_init()
  713. {
  714. rt_err_t ret;
  715. at91_sys_write(AT91_PMC + AT91_PMC_PCER, 1 << AT91SAM9260_ID_EMAC); //enable macb clock
  716. macb_gpio_init();
  717. rt_memset(&macb_device, 0, sizeof(macb_device));
  718. ret = macb_initialize();
  719. if (ret != RT_EOK)
  720. {
  721. rt_kprintf("AT91 EMAC initialized failed\n");
  722. return;
  723. }
  724. rt_sem_init(&macb_device.tx_ack, "tx_ack", 0, RT_IPC_FLAG_FIFO);
  725. rt_sem_init(&macb_device.tx_lock, "tx_lock", 1, RT_IPC_FLAG_FIFO);
  726. rt_sem_init(&macb_device.rx_lock, "rx_lock", 1, RT_IPC_FLAG_FIFO);
  727. macb_device.dev_addr[0] = 0x00;
  728. macb_device.dev_addr[1] = 0x60;
  729. macb_device.dev_addr[2] = 0x6E;
  730. macb_device.dev_addr[3] = 0x11;
  731. macb_device.dev_addr[4] = 0x22;
  732. macb_device.dev_addr[5] = 0x33;
  733. macb_device.parent.parent.init = rt_macb_init;
  734. macb_device.parent.parent.open = rt_macb_open;
  735. macb_device.parent.parent.close = rt_macb_close;
  736. macb_device.parent.parent.read = rt_macb_read;
  737. macb_device.parent.parent.write = rt_macb_write;
  738. macb_device.parent.parent.control = rt_macb_control;
  739. macb_device.parent.parent.user_data = &macb_device;
  740. macb_device.parent.eth_rx = rt_macb_rx;
  741. macb_device.parent.eth_tx = rt_macb_tx;
  742. rt_sem_init(&macb_device.mdio_bus_lock, "mdio_bus_lock", 1, RT_IPC_FLAG_FIFO);
  743. eth_device_init(&(macb_device.parent), "e0");
  744. }