clock_config.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884
  1. /*
  2. * Copyright 2020-2022 NXP
  3. * All rights reserved.
  4. *
  5. * SPDX-License-Identifier: BSD-3-Clause
  6. */
  7. /*
  8. * How to setup clock using clock driver functions:
  9. *
  10. * 1. Call CLOCK_InitXXXPLL() to configure corresponding PLL clock.
  11. *
  12. * 2. Call CLOCK_InitXXXpfd() to configure corresponding PLL pfd clock.
  13. *
  14. * 3. Call CLOCK_SetRootClock() to configure corresponding module clock source and divider.
  15. *
  16. */
  17. /* TEXT BELOW IS USED AS SETTING FOR TOOLS *************************************
  18. !!GlobalInfo
  19. product: Clocks v10.0
  20. processor: MIMXRT1176xxxxx
  21. package_id: MIMXRT1176DVMAA
  22. mcu_data: ksdk2_0
  23. processor_version: 12.0.0
  24. * BE CAREFUL MODIFYING THIS COMMENT - IT IS YAML SETTINGS FOR TOOLS **********/
  25. #include "clock_config.h"
  26. #include "fsl_iomuxc.h"
  27. #include "fsl_dcdc.h"
  28. #include "fsl_pmu.h"
  29. #include "fsl_clock.h"
  30. /*******************************************************************************
  31. * Definitions
  32. ******************************************************************************/
  33. /*******************************************************************************
  34. * Variables
  35. ******************************************************************************/
  36. /*******************************************************************************
  37. ************************ BOARD_InitBootClocks function ************************
  38. ******************************************************************************/
  39. void BOARD_InitBootClocks(void)
  40. {
  41. BOARD_BootClockRUN();
  42. }
  43. #if defined(XIP_BOOT_HEADER_ENABLE) && (XIP_BOOT_HEADER_ENABLE == 1)
  44. #if defined(XIP_BOOT_HEADER_DCD_ENABLE) && (XIP_BOOT_HEADER_DCD_ENABLE == 1)
  45. /* This function should not run from SDRAM since it will change SEMC configuration. */
  46. AT_QUICKACCESS_SECTION_CODE(void UpdateSemcClock(void));
  47. void UpdateSemcClock(void)
  48. {
  49. /* Enable self-refresh mode and update semc clock root to 200MHz. */
  50. SEMC->IPCMD = 0xA55A000D;
  51. while ((SEMC->INTR & 0x3) == 0)
  52. ;
  53. SEMC->INTR = 0x3;
  54. SEMC->DCCR = 0x0B;
  55. /*
  56. * Currently we are using SEMC parameter which fit both 166MHz and 200MHz, only
  57. * need to change the SEMC clock root here. If customer is using their own DCD and
  58. * want to switch from 166MHz to 200MHz, extra SEMC configuration might need to be
  59. * adjusted here to fine tune the SDRAM performance
  60. */
  61. CCM->CLOCK_ROOT[kCLOCK_Root_Semc].CONTROL = 0x602;
  62. }
  63. #endif
  64. #endif
  65. /*******************************************************************************
  66. ********************** Configuration BOARD_BootClockRUN ***********************
  67. ******************************************************************************/
  68. /* TEXT BELOW IS USED AS SETTING FOR TOOLS *************************************
  69. !!Configuration
  70. name: BOARD_BootClockRUN
  71. called_from_default_init: true
  72. outputs:
  73. - {id: ACMP_CLK_ROOT.outFreq, value: 24 MHz}
  74. - {id: ADC1_CLK_ROOT.outFreq, value: 24 MHz}
  75. - {id: ADC2_CLK_ROOT.outFreq, value: 24 MHz}
  76. - {id: ARM_PLL_CLK.outFreq, value: 996 MHz}
  77. - {id: ASRC_CLK_ROOT.outFreq, value: 24 MHz}
  78. - {id: AXI_CLK_ROOT.outFreq, value: 996 MHz}
  79. - {id: BUS_CLK_ROOT.outFreq, value: 240 MHz}
  80. - {id: BUS_LPSR_CLK_ROOT.outFreq, value: 160 MHz}
  81. - {id: CAN1_CLK_ROOT.outFreq, value: 24 MHz}
  82. - {id: CAN2_CLK_ROOT.outFreq, value: 24 MHz}
  83. - {id: CAN3_CLK_ROOT.outFreq, value: 24 MHz}
  84. - {id: CCM_CLKO1_CLK_ROOT.outFreq, value: 24 MHz}
  85. - {id: CCM_CLKO2_CLK_ROOT.outFreq, value: 24 MHz}
  86. - {id: CLK_1M.outFreq, value: 1 MHz}
  87. - {id: CSI2_CLK_ROOT.outFreq, value: 24 MHz}
  88. - {id: CSI2_ESC_CLK_ROOT.outFreq, value: 24 MHz}
  89. - {id: CSI2_UI_CLK_ROOT.outFreq, value: 24 MHz}
  90. - {id: CSI_CLK_ROOT.outFreq, value: 24 MHz}
  91. - {id: CSSYS_CLK_ROOT.outFreq, value: 24 MHz}
  92. - {id: CSTRACE_CLK_ROOT.outFreq, value: 132 MHz}
  93. - {id: ELCDIF_CLK_ROOT.outFreq, value: 24 MHz}
  94. - {id: EMV1_CLK_ROOT.outFreq, value: 24 MHz}
  95. - {id: EMV2_CLK_ROOT.outFreq, value: 24 MHz}
  96. - {id: ENET1_CLK_ROOT.outFreq, value: 24 MHz}
  97. - {id: ENET2_CLK_ROOT.outFreq, value: 24 MHz}
  98. - {id: ENET_1G_TX_CLK.outFreq, value: 24 MHz}
  99. - {id: ENET_25M_CLK_ROOT.outFreq, value: 24 MHz}
  100. - {id: ENET_QOS_CLK_ROOT.outFreq, value: 24 MHz}
  101. - {id: ENET_TIMER1_CLK_ROOT.outFreq, value: 24 MHz}
  102. - {id: ENET_TIMER2_CLK_ROOT.outFreq, value: 24 MHz}
  103. - {id: ENET_TIMER3_CLK_ROOT.outFreq, value: 24 MHz}
  104. - {id: FLEXIO1_CLK_ROOT.outFreq, value: 24 MHz}
  105. - {id: FLEXIO2_CLK_ROOT.outFreq, value: 24 MHz}
  106. - {id: FLEXSPI1_CLK_ROOT.outFreq, value: 24 MHz}
  107. - {id: FLEXSPI2_CLK_ROOT.outFreq, value: 24 MHz}
  108. - {id: GC355_CLK_ROOT.outFreq, value: 492.0000125 MHz}
  109. - {id: GPT1_CLK_ROOT.outFreq, value: 24 MHz}
  110. - {id: GPT1_ipg_clk_highfreq.outFreq, value: 24 MHz}
  111. - {id: GPT2_CLK_ROOT.outFreq, value: 24 MHz}
  112. - {id: GPT2_ipg_clk_highfreq.outFreq, value: 24 MHz}
  113. - {id: GPT3_CLK_ROOT.outFreq, value: 24 MHz}
  114. - {id: GPT3_ipg_clk_highfreq.outFreq, value: 24 MHz}
  115. - {id: GPT4_CLK_ROOT.outFreq, value: 24 MHz}
  116. - {id: GPT4_ipg_clk_highfreq.outFreq, value: 24 MHz}
  117. - {id: GPT5_CLK_ROOT.outFreq, value: 24 MHz}
  118. - {id: GPT5_ipg_clk_highfreq.outFreq, value: 24 MHz}
  119. - {id: GPT6_CLK_ROOT.outFreq, value: 24 MHz}
  120. - {id: GPT6_ipg_clk_highfreq.outFreq, value: 24 MHz}
  121. - {id: LCDIFV2_CLK_ROOT.outFreq, value: 24 MHz}
  122. - {id: LPI2C1_CLK_ROOT.outFreq, value: 24 MHz}
  123. - {id: LPI2C2_CLK_ROOT.outFreq, value: 24 MHz}
  124. - {id: LPI2C3_CLK_ROOT.outFreq, value: 24 MHz}
  125. - {id: LPI2C4_CLK_ROOT.outFreq, value: 24 MHz}
  126. - {id: LPI2C5_CLK_ROOT.outFreq, value: 24 MHz}
  127. - {id: LPI2C6_CLK_ROOT.outFreq, value: 24 MHz}
  128. - {id: LPSPI1_CLK_ROOT.outFreq, value: 24 MHz}
  129. - {id: LPSPI2_CLK_ROOT.outFreq, value: 24 MHz}
  130. - {id: LPSPI3_CLK_ROOT.outFreq, value: 24 MHz}
  131. - {id: LPSPI4_CLK_ROOT.outFreq, value: 24 MHz}
  132. - {id: LPSPI5_CLK_ROOT.outFreq, value: 24 MHz}
  133. - {id: LPSPI6_CLK_ROOT.outFreq, value: 24 MHz}
  134. - {id: LPUART10_CLK_ROOT.outFreq, value: 24 MHz}
  135. - {id: LPUART11_CLK_ROOT.outFreq, value: 24 MHz}
  136. - {id: LPUART12_CLK_ROOT.outFreq, value: 24 MHz}
  137. - {id: LPUART1_CLK_ROOT.outFreq, value: 24 MHz}
  138. - {id: LPUART2_CLK_ROOT.outFreq, value: 24 MHz}
  139. - {id: LPUART3_CLK_ROOT.outFreq, value: 24 MHz}
  140. - {id: LPUART4_CLK_ROOT.outFreq, value: 24 MHz}
  141. - {id: LPUART5_CLK_ROOT.outFreq, value: 24 MHz}
  142. - {id: LPUART6_CLK_ROOT.outFreq, value: 24 MHz}
  143. - {id: LPUART7_CLK_ROOT.outFreq, value: 24 MHz}
  144. - {id: LPUART8_CLK_ROOT.outFreq, value: 24 MHz}
  145. - {id: LPUART9_CLK_ROOT.outFreq, value: 24 MHz}
  146. - {id: M4_CLK_ROOT.outFreq, value: 240 MHz}
  147. - {id: M4_SYSTICK_CLK_ROOT.outFreq, value: 24 MHz}
  148. - {id: M7_CLK_ROOT.outFreq, value: 996 MHz}
  149. - {id: M7_SYSTICK_CLK_ROOT.outFreq, value: 100 kHz}
  150. - {id: MIC_CLK_ROOT.outFreq, value: 24 MHz}
  151. - {id: MIPI_DSI_TX_CLK_ESC_ROOT.outFreq, value: 24 MHz}
  152. - {id: MIPI_ESC_CLK_ROOT.outFreq, value: 24 MHz}
  153. - {id: MIPI_REF_CLK_ROOT.outFreq, value: 24 MHz}
  154. - {id: MQS_CLK_ROOT.outFreq, value: 24 MHz}
  155. - {id: MQS_MCLK.outFreq, value: 24 MHz}
  156. - {id: OSC_24M.outFreq, value: 24 MHz}
  157. - {id: OSC_32K.outFreq, value: 32.768 kHz}
  158. - {id: OSC_RC_16M.outFreq, value: 16 MHz}
  159. - {id: OSC_RC_400M.outFreq, value: 400 MHz}
  160. - {id: OSC_RC_48M.outFreq, value: 48 MHz}
  161. - {id: OSC_RC_48M_DIV2.outFreq, value: 24 MHz}
  162. - {id: PLL_VIDEO_CLK.outFreq, value: 984.000025 MHz}
  163. - {id: SAI1_CLK_ROOT.outFreq, value: 24 MHz}
  164. - {id: SAI1_MCLK1.outFreq, value: 24 MHz}
  165. - {id: SAI1_MCLK3.outFreq, value: 24 MHz}
  166. - {id: SAI2_CLK_ROOT.outFreq, value: 24 MHz}
  167. - {id: SAI2_MCLK1.outFreq, value: 24 MHz}
  168. - {id: SAI2_MCLK3.outFreq, value: 24 MHz}
  169. - {id: SAI3_CLK_ROOT.outFreq, value: 24 MHz}
  170. - {id: SAI3_MCLK1.outFreq, value: 24 MHz}
  171. - {id: SAI3_MCLK3.outFreq, value: 24 MHz}
  172. - {id: SAI4_CLK_ROOT.outFreq, value: 24 MHz}
  173. - {id: SAI4_MCLK1.outFreq, value: 24 MHz}
  174. - {id: SEMC_CLK_ROOT.outFreq, value: 198 MHz}
  175. - {id: SPDIF_CLK_ROOT.outFreq, value: 24 MHz}
  176. - {id: SYS_PLL2_CLK.outFreq, value: 528 MHz}
  177. - {id: SYS_PLL2_PFD0_CLK.outFreq, value: 352 MHz}
  178. - {id: SYS_PLL2_PFD1_CLK.outFreq, value: 594 MHz}
  179. - {id: SYS_PLL2_PFD2_CLK.outFreq, value: 396 MHz}
  180. - {id: SYS_PLL2_PFD3_CLK.outFreq, value: 297 MHz}
  181. - {id: SYS_PLL3_CLK.outFreq, value: 480 MHz}
  182. - {id: SYS_PLL3_DIV2_CLK.outFreq, value: 240 MHz}
  183. - {id: SYS_PLL3_PFD0_CLK.outFreq, value: 8640/13 MHz}
  184. - {id: SYS_PLL3_PFD1_CLK.outFreq, value: 8640/17 MHz}
  185. - {id: SYS_PLL3_PFD2_CLK.outFreq, value: 270 MHz}
  186. - {id: SYS_PLL3_PFD3_CLK.outFreq, value: 4320/11 MHz}
  187. - {id: USDHC1_CLK_ROOT.outFreq, value: 24 MHz}
  188. - {id: USDHC2_CLK_ROOT.outFreq, value: 24 MHz}
  189. settings:
  190. - {id: CoreBusClockRootsInitializationConfig, value: selectedCore}
  191. - {id: SOCDomainVoltage, value: OD}
  192. - {id: ANADIG_OSC_OSC_24M_CTRL_LP_EN_CFG, value: Low}
  193. - {id: ANADIG_OSC_OSC_24M_CTRL_OSC_EN_CFG, value: Enabled}
  194. - {id: ANADIG_PLL.PLL_AUDIO_BYPASS.sel, value: ANADIG_OSC.OSC_24M}
  195. - {id: ANADIG_PLL.PLL_VIDEO.denom, value: '960000'}
  196. - {id: ANADIG_PLL.PLL_VIDEO.div, value: '41'}
  197. - {id: ANADIG_PLL.PLL_VIDEO.num, value: '1'}
  198. - {id: ANADIG_PLL.SYS_PLL1_BYPASS.sel, value: ANADIG_OSC.OSC_24M}
  199. - {id: ANADIG_PLL.SYS_PLL2.denom, value: '268435455'}
  200. - {id: ANADIG_PLL.SYS_PLL2.div, value: '22'}
  201. - {id: ANADIG_PLL.SYS_PLL2.num, value: '0'}
  202. - {id: ANADIG_PLL.SYS_PLL2_SS_DIV.scale, value: '268435455'}
  203. - {id: ANADIG_PLL.SYS_PLL3_PFD3_DIV.scale, value: '22', locked: true}
  204. - {id: ANADIG_PLL.SYS_PLL3_PFD3_MUL.scale, value: '18', locked: true}
  205. - {id: ANADIG_PLL_ARM_PLL_CTRL_POWERUP_CFG, value: Enabled}
  206. - {id: ANADIG_PLL_PLL_AUDIO_CTRL_GATE_CFG, value: Disabled}
  207. - {id: ANADIG_PLL_PLL_VIDEO_CTRL0_POWERUP_CFG, value: Enabled}
  208. - {id: ANADIG_PLL_SYS_PLL1_CTRL0_POWERUP_CFG, value: Disabled}
  209. - {id: ANADIG_PLL_SYS_PLL1_CTRL_GATE_CFG, value: Disabled}
  210. - {id: ANADIG_PLL_SYS_PLL2_CTRL_POWERUP_CFG, value: Enabled}
  211. - {id: ANADIG_PLL_SYS_PLL3_CTRL_POWERUP_CFG, value: Enabled}
  212. - {id: ANADIG_PLL_SYS_PLL3_CTRL_SYS_PLL3_DIV2_CFG, value: Enabled}
  213. - {id: CCM.CLOCK_ROOT0.MUX.sel, value: ANADIG_PLL.ARM_PLL_CLK}
  214. - {id: CCM.CLOCK_ROOT1.DIV.scale, value: '2', locked: true}
  215. - {id: CCM.CLOCK_ROOT1.MUX.sel, value: ANADIG_PLL.SYS_PLL3_CLK}
  216. - {id: CCM.CLOCK_ROOT2.DIV.scale, value: '2'}
  217. - {id: CCM.CLOCK_ROOT2.MUX.sel, value: ANADIG_PLL.SYS_PLL3_CLK}
  218. - {id: CCM.CLOCK_ROOT25.DIV.scale, value: '22'}
  219. - {id: CCM.CLOCK_ROOT25.MUX.sel, value: ANADIG_PLL.SYS_PLL2_CLK}
  220. - {id: CCM.CLOCK_ROOT26.DIV.scale, value: '22'}
  221. - {id: CCM.CLOCK_ROOT26.MUX.sel, value: ANADIG_PLL.SYS_PLL2_CLK}
  222. - {id: CCM.CLOCK_ROOT3.DIV.scale, value: '3'}
  223. - {id: CCM.CLOCK_ROOT3.MUX.sel, value: ANADIG_PLL.SYS_PLL3_CLK}
  224. - {id: CCM.CLOCK_ROOT4.DIV.scale, value: '3'}
  225. - {id: CCM.CLOCK_ROOT4.MUX.sel, value: ANADIG_PLL.SYS_PLL2_PFD1_CLK}
  226. - {id: CCM.CLOCK_ROOT6.DIV.scale, value: '4', locked: true}
  227. - {id: CCM.CLOCK_ROOT6.MUX.sel, value: ANADIG_PLL.SYS_PLL2_CLK}
  228. - {id: CCM.CLOCK_ROOT68.DIV.scale, value: '2'}
  229. - {id: CCM.CLOCK_ROOT68.MUX.sel, value: ANADIG_PLL.PLL_VIDEO_CLK}
  230. - {id: CCM.CLOCK_ROOT8.DIV.scale, value: '240'}
  231. * BE CAREFUL MODIFYING THIS COMMENT - IT IS YAML SETTINGS FOR TOOLS **********/
  232. /*******************************************************************************
  233. * Variables for BOARD_BootClockRUN configuration
  234. ******************************************************************************/
  235. #ifndef SKIP_POWER_ADJUSTMENT
  236. #if __CORTEX_M == 7
  237. #define BYPASS_LDO_LPSR 1
  238. #define SKIP_LDO_ADJUSTMENT 1
  239. #elif __CORTEX_M == 4
  240. #define SKIP_DCDC_ADJUSTMENT 1
  241. #define SKIP_FBB_ENABLE 1
  242. #endif
  243. #endif
  244. const clock_arm_pll_config_t armPllConfig_BOARD_BootClockRUN =
  245. {
  246. .postDivider = kCLOCK_PllPostDiv2, /* Post divider, 0 - DIV by 2, 1 - DIV by 4, 2 - DIV by 8, 3 - DIV by 1 */
  247. .loopDivider = 166, /* PLL Loop divider, Fout = Fin * ( loopDivider / ( 2 * postDivider ) ) */
  248. };
  249. const clock_sys_pll2_config_t sysPll2Config_BOARD_BootClockRUN =
  250. {
  251. .mfd = 268435455, /* Denominator of spread spectrum */
  252. .ss = NULL, /* Spread spectrum parameter */
  253. .ssEnable = false, /* Enable spread spectrum or not */
  254. };
  255. const clock_video_pll_config_t videoPllConfig_BOARD_BootClockRUN =
  256. {
  257. .loopDivider = 41, /* PLL Loop divider, valid range for DIV_SELECT divider value: 27 ~ 54. */
  258. .postDivider = 0, /* Divider after PLL, should only be 1, 2, 4, 8, 16, 32 */
  259. .numerator = 1, /* 30 bit numerator of fractional loop divider, Fout = Fin * ( loopDivider + numerator / denominator ) */
  260. .denominator = 960000, /* 30 bit denominator of fractional loop divider, Fout = Fin * ( loopDivider + numerator / denominator ) */
  261. .ss = NULL, /* Spread spectrum parameter */
  262. .ssEnable = false, /* Enable spread spectrum or not */
  263. };
  264. /*******************************************************************************
  265. * Code for BOARD_BootClockRUN configuration
  266. ******************************************************************************/
  267. void BOARD_BootClockRUN(void)
  268. {
  269. clock_root_config_t rootCfg = {0};
  270. /* Set DCDC to DCM mode to improve the efficiency for light loading in run mode and transient performance with a big loading step. */
  271. DCDC_BootIntoDCM(DCDC);
  272. #if !defined(SKIP_DCDC_ADJUSTMENT) || (!SKIP_DCDC_ADJUSTMENT)
  273. if((OCOTP->FUSEN[16].FUSE == 0x57AC5969U) && ((OCOTP->FUSEN[17].FUSE & 0xFFU) == 0x0BU))
  274. {
  275. DCDC_SetVDD1P0BuckModeTargetVoltage(DCDC, kDCDC_1P0BuckTarget1P15V);
  276. }
  277. else
  278. {
  279. /* Set 1.125V for production samples to align with data sheet requirement */
  280. DCDC_SetVDD1P0BuckModeTargetVoltage(DCDC, kDCDC_1P0BuckTarget1P125V);
  281. }
  282. #endif
  283. #if !defined(SKIP_FBB_ENABLE) || (!SKIP_FBB_ENABLE)
  284. /* Check if FBB need to be enabled in OverDrive(OD) mode */
  285. if(((OCOTP->FUSEN[7].FUSE & 0x10U) >> 4U) != 1)
  286. {
  287. PMU_EnableBodyBias(ANADIG_PMU, kPMU_FBB_CM7, true);
  288. }
  289. else
  290. {
  291. PMU_EnableBodyBias(ANADIG_PMU, kPMU_FBB_CM7, false);
  292. }
  293. #endif
  294. #if defined(BYPASS_LDO_LPSR) && BYPASS_LDO_LPSR
  295. PMU_StaticEnableLpsrAnaLdoBypassMode(ANADIG_LDO_SNVS, true);
  296. PMU_StaticEnableLpsrDigLdoBypassMode(ANADIG_LDO_SNVS, true);
  297. #endif
  298. #if !defined(SKIP_LDO_ADJUSTMENT) || (!SKIP_LDO_ADJUSTMENT)
  299. pmu_static_lpsr_ana_ldo_config_t lpsrAnaConfig;
  300. pmu_static_lpsr_dig_config_t lpsrDigConfig;
  301. if((ANADIG_LDO_SNVS->PMU_LDO_LPSR_ANA & ANADIG_LDO_SNVS_PMU_LDO_LPSR_ANA_BYPASS_MODE_EN_MASK) == 0UL)
  302. {
  303. PMU_StaticGetLpsrAnaLdoDefaultConfig(&lpsrAnaConfig);
  304. PMU_StaticLpsrAnaLdoInit(ANADIG_LDO_SNVS, &lpsrAnaConfig);
  305. }
  306. if((ANADIG_LDO_SNVS->PMU_LDO_LPSR_DIG & ANADIG_LDO_SNVS_PMU_LDO_LPSR_DIG_BYPASS_MODE_MASK) == 0UL)
  307. {
  308. PMU_StaticGetLpsrDigLdoDefaultConfig(&lpsrDigConfig);
  309. lpsrDigConfig.targetVoltage = kPMU_LpsrDigTargetStableVoltage1P117V;
  310. PMU_StaticLpsrDigLdoInit(ANADIG_LDO_SNVS, &lpsrDigConfig);
  311. }
  312. #endif
  313. /* Config CLK_1M */
  314. CLOCK_OSC_Set1MHzOutputBehavior(kCLOCK_1MHzOutEnableFreeRunning1Mhz);
  315. /* Init OSC RC 16M */
  316. ANADIG_OSC->OSC_16M_CTRL |= ANADIG_OSC_OSC_16M_CTRL_EN_IRC4M16M_MASK;
  317. /* Init OSC RC 400M */
  318. CLOCK_OSC_EnableOscRc400M();
  319. CLOCK_OSC_GateOscRc400M(true);
  320. /* Init OSC RC 48M */
  321. CLOCK_OSC_EnableOsc48M(true);
  322. CLOCK_OSC_EnableOsc48MDiv2(true);
  323. /* Config OSC 24M */
  324. ANADIG_OSC->OSC_24M_CTRL |= ANADIG_OSC_OSC_24M_CTRL_OSC_EN(1) | ANADIG_OSC_OSC_24M_CTRL_BYPASS_EN(0) | ANADIG_OSC_OSC_24M_CTRL_BYPASS_CLK(0) | ANADIG_OSC_OSC_24M_CTRL_LP_EN(1) | ANADIG_OSC_OSC_24M_CTRL_OSC_24M_GATE(0);
  325. /* Wait for 24M OSC to be stable. */
  326. while (ANADIG_OSC_OSC_24M_CTRL_OSC_24M_STABLE_MASK !=
  327. (ANADIG_OSC->OSC_24M_CTRL & ANADIG_OSC_OSC_24M_CTRL_OSC_24M_STABLE_MASK))
  328. {
  329. }
  330. /* Swicth both core, M7 Systick and Bus_Lpsr to OscRC48MDiv2 first */
  331. #if __CORTEX_M == 7
  332. rootCfg.mux = kCLOCK_M7_ClockRoot_MuxOscRc48MDiv2;
  333. rootCfg.div = 1;
  334. CLOCK_SetRootClock(kCLOCK_Root_M7, &rootCfg);
  335. rootCfg.mux = kCLOCK_M7_SYSTICK_ClockRoot_MuxOscRc48MDiv2;
  336. rootCfg.div = 1;
  337. CLOCK_SetRootClock(kCLOCK_Root_M7_Systick, &rootCfg);
  338. #endif
  339. #if __CORTEX_M == 4
  340. rootCfg.mux = kCLOCK_M4_ClockRoot_MuxOscRc48MDiv2;
  341. rootCfg.div = 1;
  342. CLOCK_SetRootClock(kCLOCK_Root_M4, &rootCfg);
  343. rootCfg.mux = kCLOCK_BUS_LPSR_ClockRoot_MuxOscRc48MDiv2;
  344. rootCfg.div = 1;
  345. CLOCK_SetRootClock(kCLOCK_Root_Bus_Lpsr, &rootCfg);
  346. #endif
  347. /*
  348. * if DCD is used, please make sure the clock source of SEMC is not changed in the following PLL/PFD configuration code.
  349. */
  350. /* Init Arm Pll. */
  351. CLOCK_InitArmPll(&armPllConfig_BOARD_BootClockRUN);
  352. /* Bypass Sys Pll1. */
  353. CLOCK_SetPllBypass(kCLOCK_PllSys1, true);
  354. /* DeInit Sys Pll1. */
  355. CLOCK_DeinitSysPll1();
  356. /* Init Sys Pll2. */
  357. CLOCK_InitSysPll2(&sysPll2Config_BOARD_BootClockRUN);
  358. /* Init System Pll2 pfd0. */
  359. CLOCK_InitPfd(kCLOCK_PllSys2, kCLOCK_Pfd0, 27);
  360. /* Init System Pll2 pfd1. */
  361. CLOCK_InitPfd(kCLOCK_PllSys2, kCLOCK_Pfd1, 16);
  362. /* Init System Pll2 pfd2. */
  363. CLOCK_InitPfd(kCLOCK_PllSys2, kCLOCK_Pfd2, 24);
  364. /* Init System Pll2 pfd3. */
  365. CLOCK_InitPfd(kCLOCK_PllSys2, kCLOCK_Pfd3, 32);
  366. /* Init Sys Pll3. */
  367. CLOCK_InitSysPll3();
  368. /* Init System Pll3 pfd0. */
  369. CLOCK_InitPfd(kCLOCK_PllSys3, kCLOCK_Pfd0, 13);
  370. /* Init System Pll3 pfd1. */
  371. CLOCK_InitPfd(kCLOCK_PllSys3, kCLOCK_Pfd1, 17);
  372. /* Init System Pll3 pfd2. */
  373. CLOCK_InitPfd(kCLOCK_PllSys3, kCLOCK_Pfd2, 32);
  374. /* Init System Pll3 pfd3. */
  375. CLOCK_InitPfd(kCLOCK_PllSys3, kCLOCK_Pfd3, 22);
  376. /* Bypass Audio Pll. */
  377. CLOCK_SetPllBypass(kCLOCK_PllAudio, true);
  378. /* DeInit Audio Pll. */
  379. CLOCK_DeinitAudioPll();
  380. /* Init Video Pll. */
  381. CLOCK_InitVideoPll(&videoPllConfig_BOARD_BootClockRUN);
  382. /* Module clock root configurations. */
  383. /* Configure M7 using ARM_PLL_CLK */
  384. #if __CORTEX_M == 7
  385. rootCfg.mux = kCLOCK_M7_ClockRoot_MuxArmPllOut;
  386. rootCfg.div = 1;
  387. CLOCK_SetRootClock(kCLOCK_Root_M7, &rootCfg);
  388. #endif
  389. /* Configure M4 using SYS_PLL3_CLK */
  390. #if __CORTEX_M == 4
  391. rootCfg.mux = kCLOCK_M4_ClockRoot_MuxSysPll3Out;
  392. rootCfg.div = 2;
  393. CLOCK_SetRootClock(kCLOCK_Root_M4, &rootCfg);
  394. #endif
  395. /* Configure BUS using SYS_PLL3_CLK */
  396. rootCfg.mux = kCLOCK_BUS_ClockRoot_MuxSysPll3Out;
  397. rootCfg.div = 2;
  398. CLOCK_SetRootClock(kCLOCK_Root_Bus, &rootCfg);
  399. /* Configure BUS_LPSR using SYS_PLL3_CLK */
  400. rootCfg.mux = kCLOCK_BUS_LPSR_ClockRoot_MuxSysPll3Out;
  401. rootCfg.div = 3;
  402. CLOCK_SetRootClock(kCLOCK_Root_Bus_Lpsr, &rootCfg);
  403. /* Configure SEMC using SYS_PLL2_PFD1_CLK */
  404. #ifndef SKIP_SEMC_INIT
  405. rootCfg.mux = kCLOCK_SEMC_ClockRoot_MuxSysPll2Pfd1;
  406. rootCfg.div = 3;
  407. CLOCK_SetRootClock(kCLOCK_Root_Semc, &rootCfg);
  408. #endif
  409. #if defined(XIP_BOOT_HEADER_ENABLE) && (XIP_BOOT_HEADER_ENABLE == 1)
  410. #if defined(XIP_BOOT_HEADER_DCD_ENABLE) && (XIP_BOOT_HEADER_DCD_ENABLE == 1)
  411. UpdateSemcClock();
  412. #endif
  413. #endif
  414. /* Configure CSSYS using OSC_RC_48M_DIV2 */
  415. rootCfg.mux = kCLOCK_CSSYS_ClockRoot_MuxOscRc48MDiv2;
  416. rootCfg.div = 1;
  417. CLOCK_SetRootClock(kCLOCK_Root_Cssys, &rootCfg);
  418. /* Configure CSTRACE using SYS_PLL2_CLK */
  419. rootCfg.mux = kCLOCK_CSTRACE_ClockRoot_MuxSysPll2Out;
  420. rootCfg.div = 4;
  421. CLOCK_SetRootClock(kCLOCK_Root_Cstrace, &rootCfg);
  422. /* Configure M4_SYSTICK using OSC_RC_48M_DIV2 */
  423. #if __CORTEX_M == 4
  424. rootCfg.mux = kCLOCK_M4_SYSTICK_ClockRoot_MuxOscRc48MDiv2;
  425. rootCfg.div = 1;
  426. CLOCK_SetRootClock(kCLOCK_Root_M4_Systick, &rootCfg);
  427. #endif
  428. /* Configure M7_SYSTICK using OSC_RC_48M_DIV2 */
  429. #if __CORTEX_M == 7
  430. rootCfg.mux = kCLOCK_M7_SYSTICK_ClockRoot_MuxOscRc48MDiv2;
  431. rootCfg.div = 240;
  432. CLOCK_SetRootClock(kCLOCK_Root_M7_Systick, &rootCfg);
  433. #endif
  434. /* Configure ADC1 using OSC_RC_48M_DIV2 */
  435. rootCfg.mux = kCLOCK_ADC1_ClockRoot_MuxOscRc48MDiv2;
  436. rootCfg.div = 1;
  437. CLOCK_SetRootClock(kCLOCK_Root_Adc1, &rootCfg);
  438. /* Configure ADC2 using OSC_RC_48M_DIV2 */
  439. rootCfg.mux = kCLOCK_ADC2_ClockRoot_MuxOscRc48MDiv2;
  440. rootCfg.div = 1;
  441. CLOCK_SetRootClock(kCLOCK_Root_Adc2, &rootCfg);
  442. /* Configure ACMP using OSC_RC_48M_DIV2 */
  443. rootCfg.mux = kCLOCK_ACMP_ClockRoot_MuxOscRc48MDiv2;
  444. rootCfg.div = 1;
  445. CLOCK_SetRootClock(kCLOCK_Root_Acmp, &rootCfg);
  446. /* Configure FLEXIO1 using OSC_RC_48M_DIV2 */
  447. rootCfg.mux = kCLOCK_FLEXIO1_ClockRoot_MuxOscRc48MDiv2;
  448. rootCfg.div = 1;
  449. CLOCK_SetRootClock(kCLOCK_Root_Flexio1, &rootCfg);
  450. /* Configure FLEXIO2 using OSC_RC_48M_DIV2 */
  451. rootCfg.mux = kCLOCK_FLEXIO2_ClockRoot_MuxOscRc48MDiv2;
  452. rootCfg.div = 1;
  453. CLOCK_SetRootClock(kCLOCK_Root_Flexio2, &rootCfg);
  454. /* Configure GPT1 using OSC_RC_48M_DIV2 */
  455. rootCfg.mux = kCLOCK_GPT1_ClockRoot_MuxOscRc48MDiv2;
  456. rootCfg.div = 1;
  457. CLOCK_SetRootClock(kCLOCK_Root_Gpt1, &rootCfg);
  458. /* Configure GPT2 using OSC_RC_48M_DIV2 */
  459. rootCfg.mux = kCLOCK_GPT2_ClockRoot_MuxOscRc48MDiv2;
  460. rootCfg.div = 1;
  461. CLOCK_SetRootClock(kCLOCK_Root_Gpt2, &rootCfg);
  462. /* Configure GPT3 using OSC_RC_48M_DIV2 */
  463. rootCfg.mux = kCLOCK_GPT3_ClockRoot_MuxOscRc48MDiv2;
  464. rootCfg.div = 1;
  465. CLOCK_SetRootClock(kCLOCK_Root_Gpt3, &rootCfg);
  466. /* Configure GPT4 using OSC_RC_48M_DIV2 */
  467. rootCfg.mux = kCLOCK_GPT4_ClockRoot_MuxOscRc48MDiv2;
  468. rootCfg.div = 1;
  469. CLOCK_SetRootClock(kCLOCK_Root_Gpt4, &rootCfg);
  470. /* Configure GPT5 using OSC_RC_48M_DIV2 */
  471. rootCfg.mux = kCLOCK_GPT5_ClockRoot_MuxOscRc48MDiv2;
  472. rootCfg.div = 1;
  473. CLOCK_SetRootClock(kCLOCK_Root_Gpt5, &rootCfg);
  474. /* Configure GPT6 using OSC_RC_48M_DIV2 */
  475. rootCfg.mux = kCLOCK_GPT6_ClockRoot_MuxOscRc48MDiv2;
  476. rootCfg.div = 1;
  477. CLOCK_SetRootClock(kCLOCK_Root_Gpt6, &rootCfg);
  478. /* Configure FLEXSPI1 using OSC_RC_48M_DIV2 */
  479. #if !(defined(XIP_EXTERNAL_FLASH) && (XIP_EXTERNAL_FLASH == 1) || defined(FLEXSPI_IN_USE))
  480. rootCfg.mux = kCLOCK_FLEXSPI1_ClockRoot_MuxOscRc48MDiv2;
  481. rootCfg.div = 1;
  482. CLOCK_SetRootClock(kCLOCK_Root_Flexspi1, &rootCfg);
  483. #endif
  484. /* Configure FLEXSPI2 using OSC_RC_48M_DIV2 */
  485. rootCfg.mux = kCLOCK_FLEXSPI2_ClockRoot_MuxOscRc48MDiv2;
  486. rootCfg.div = 1;
  487. CLOCK_SetRootClock(kCLOCK_Root_Flexspi2, &rootCfg);
  488. /* Configure CAN1 using OSC_RC_48M_DIV2 */
  489. rootCfg.mux = kCLOCK_CAN1_ClockRoot_MuxOscRc48MDiv2;
  490. rootCfg.div = 1;
  491. CLOCK_SetRootClock(kCLOCK_Root_Can1, &rootCfg);
  492. /* Configure CAN2 using OSC_RC_48M_DIV2 */
  493. rootCfg.mux = kCLOCK_CAN2_ClockRoot_MuxOscRc48MDiv2;
  494. rootCfg.div = 1;
  495. CLOCK_SetRootClock(kCLOCK_Root_Can2, &rootCfg);
  496. /* Configure CAN3 using OSC_RC_48M_DIV2 */
  497. rootCfg.mux = kCLOCK_CAN3_ClockRoot_MuxOscRc48MDiv2;
  498. rootCfg.div = 1;
  499. CLOCK_SetRootClock(kCLOCK_Root_Can3, &rootCfg);
  500. /* Configure LPUART1 using SYS_PLL2_CLK */
  501. rootCfg.mux = kCLOCK_LPUART1_ClockRoot_MuxSysPll2Out;
  502. rootCfg.div = 22;
  503. CLOCK_SetRootClock(kCLOCK_Root_Lpuart1, &rootCfg);
  504. /* Configure LPUART2 using SYS_PLL2_CLK */
  505. rootCfg.mux = kCLOCK_LPUART2_ClockRoot_MuxSysPll2Out;
  506. rootCfg.div = 22;
  507. CLOCK_SetRootClock(kCLOCK_Root_Lpuart2, &rootCfg);
  508. /* Configure LPUART3 using OSC_RC_48M_DIV2 */
  509. rootCfg.mux = kCLOCK_LPUART3_ClockRoot_MuxOscRc48MDiv2;
  510. rootCfg.div = 1;
  511. CLOCK_SetRootClock(kCLOCK_Root_Lpuart3, &rootCfg);
  512. /* Configure LPUART4 using OSC_RC_48M_DIV2 */
  513. rootCfg.mux = kCLOCK_LPUART4_ClockRoot_MuxOscRc48MDiv2;
  514. rootCfg.div = 1;
  515. CLOCK_SetRootClock(kCLOCK_Root_Lpuart4, &rootCfg);
  516. /* Configure LPUART5 using OSC_RC_48M_DIV2 */
  517. rootCfg.mux = kCLOCK_LPUART5_ClockRoot_MuxOscRc48MDiv2;
  518. rootCfg.div = 1;
  519. CLOCK_SetRootClock(kCLOCK_Root_Lpuart5, &rootCfg);
  520. /* Configure LPUART6 using OSC_RC_48M_DIV2 */
  521. rootCfg.mux = kCLOCK_LPUART6_ClockRoot_MuxOscRc48MDiv2;
  522. rootCfg.div = 1;
  523. CLOCK_SetRootClock(kCLOCK_Root_Lpuart6, &rootCfg);
  524. /* Configure LPUART7 using OSC_RC_48M_DIV2 */
  525. rootCfg.mux = kCLOCK_LPUART7_ClockRoot_MuxOscRc48MDiv2;
  526. rootCfg.div = 1;
  527. CLOCK_SetRootClock(kCLOCK_Root_Lpuart7, &rootCfg);
  528. /* Configure LPUART8 using OSC_RC_48M_DIV2 */
  529. rootCfg.mux = kCLOCK_LPUART8_ClockRoot_MuxOscRc48MDiv2;
  530. rootCfg.div = 1;
  531. CLOCK_SetRootClock(kCLOCK_Root_Lpuart8, &rootCfg);
  532. /* Configure LPUART9 using OSC_RC_48M_DIV2 */
  533. rootCfg.mux = kCLOCK_LPUART9_ClockRoot_MuxOscRc48MDiv2;
  534. rootCfg.div = 1;
  535. CLOCK_SetRootClock(kCLOCK_Root_Lpuart9, &rootCfg);
  536. /* Configure LPUART10 using OSC_RC_48M_DIV2 */
  537. rootCfg.mux = kCLOCK_LPUART10_ClockRoot_MuxOscRc48MDiv2;
  538. rootCfg.div = 1;
  539. CLOCK_SetRootClock(kCLOCK_Root_Lpuart10, &rootCfg);
  540. /* Configure LPUART11 using OSC_RC_48M_DIV2 */
  541. rootCfg.mux = kCLOCK_LPUART11_ClockRoot_MuxOscRc48MDiv2;
  542. rootCfg.div = 1;
  543. CLOCK_SetRootClock(kCLOCK_Root_Lpuart11, &rootCfg);
  544. /* Configure LPUART12 using OSC_RC_48M_DIV2 */
  545. rootCfg.mux = kCLOCK_LPUART12_ClockRoot_MuxOscRc48MDiv2;
  546. rootCfg.div = 1;
  547. CLOCK_SetRootClock(kCLOCK_Root_Lpuart12, &rootCfg);
  548. /* Configure LPI2C1 using OSC_RC_48M_DIV2 */
  549. rootCfg.mux = kCLOCK_LPI2C1_ClockRoot_MuxOscRc48MDiv2;
  550. rootCfg.div = 1;
  551. CLOCK_SetRootClock(kCLOCK_Root_Lpi2c1, &rootCfg);
  552. /* Configure LPI2C2 using OSC_RC_48M_DIV2 */
  553. rootCfg.mux = kCLOCK_LPI2C2_ClockRoot_MuxOscRc48MDiv2;
  554. rootCfg.div = 1;
  555. CLOCK_SetRootClock(kCLOCK_Root_Lpi2c2, &rootCfg);
  556. /* Configure LPI2C3 using OSC_RC_48M_DIV2 */
  557. rootCfg.mux = kCLOCK_LPI2C3_ClockRoot_MuxOscRc48MDiv2;
  558. rootCfg.div = 1;
  559. CLOCK_SetRootClock(kCLOCK_Root_Lpi2c3, &rootCfg);
  560. /* Configure LPI2C4 using OSC_RC_48M_DIV2 */
  561. rootCfg.mux = kCLOCK_LPI2C4_ClockRoot_MuxOscRc48MDiv2;
  562. rootCfg.div = 1;
  563. CLOCK_SetRootClock(kCLOCK_Root_Lpi2c4, &rootCfg);
  564. /* Configure LPI2C5 using OSC_RC_48M_DIV2 */
  565. rootCfg.mux = kCLOCK_LPI2C5_ClockRoot_MuxOscRc48MDiv2;
  566. rootCfg.div = 1;
  567. CLOCK_SetRootClock(kCLOCK_Root_Lpi2c5, &rootCfg);
  568. /* Configure LPI2C6 using OSC_RC_48M_DIV2 */
  569. rootCfg.mux = kCLOCK_LPI2C6_ClockRoot_MuxOscRc48MDiv2;
  570. rootCfg.div = 1;
  571. CLOCK_SetRootClock(kCLOCK_Root_Lpi2c6, &rootCfg);
  572. /* Configure LPSPI1 using OSC_RC_48M_DIV2 */
  573. rootCfg.mux = kCLOCK_LPSPI1_ClockRoot_MuxOscRc48MDiv2;
  574. rootCfg.div = 1;
  575. CLOCK_SetRootClock(kCLOCK_Root_Lpspi1, &rootCfg);
  576. /* Configure LPSPI2 using OSC_RC_48M_DIV2 */
  577. rootCfg.mux = kCLOCK_LPSPI2_ClockRoot_MuxOscRc48MDiv2;
  578. rootCfg.div = 1;
  579. CLOCK_SetRootClock(kCLOCK_Root_Lpspi2, &rootCfg);
  580. /* Configure LPSPI3 using OSC_RC_48M_DIV2 */
  581. rootCfg.mux = kCLOCK_LPSPI3_ClockRoot_MuxOscRc48MDiv2;
  582. rootCfg.div = 1;
  583. CLOCK_SetRootClock(kCLOCK_Root_Lpspi3, &rootCfg);
  584. /* Configure LPSPI4 using OSC_RC_48M_DIV2 */
  585. rootCfg.mux = kCLOCK_LPSPI4_ClockRoot_MuxOscRc48MDiv2;
  586. rootCfg.div = 1;
  587. CLOCK_SetRootClock(kCLOCK_Root_Lpspi4, &rootCfg);
  588. /* Configure LPSPI5 using OSC_RC_48M_DIV2 */
  589. rootCfg.mux = kCLOCK_LPSPI5_ClockRoot_MuxOscRc48MDiv2;
  590. rootCfg.div = 1;
  591. CLOCK_SetRootClock(kCLOCK_Root_Lpspi5, &rootCfg);
  592. /* Configure LPSPI6 using OSC_RC_48M_DIV2 */
  593. rootCfg.mux = kCLOCK_LPSPI6_ClockRoot_MuxOscRc48MDiv2;
  594. rootCfg.div = 1;
  595. CLOCK_SetRootClock(kCLOCK_Root_Lpspi6, &rootCfg);
  596. /* Configure EMV1 using OSC_RC_48M_DIV2 */
  597. rootCfg.mux = kCLOCK_EMV1_ClockRoot_MuxOscRc48MDiv2;
  598. rootCfg.div = 1;
  599. CLOCK_SetRootClock(kCLOCK_Root_Emv1, &rootCfg);
  600. /* Configure EMV2 using OSC_RC_48M_DIV2 */
  601. rootCfg.mux = kCLOCK_EMV2_ClockRoot_MuxOscRc48MDiv2;
  602. rootCfg.div = 1;
  603. CLOCK_SetRootClock(kCLOCK_Root_Emv2, &rootCfg);
  604. /* Configure ENET1 using OSC_RC_48M_DIV2 */
  605. rootCfg.mux = kCLOCK_ENET1_ClockRoot_MuxOscRc48MDiv2;
  606. rootCfg.div = 1;
  607. CLOCK_SetRootClock(kCLOCK_Root_Enet1, &rootCfg);
  608. /* Configure ENET2 using OSC_RC_48M_DIV2 */
  609. rootCfg.mux = kCLOCK_ENET2_ClockRoot_MuxOscRc48MDiv2;
  610. rootCfg.div = 1;
  611. CLOCK_SetRootClock(kCLOCK_Root_Enet2, &rootCfg);
  612. /* Configure ENET_QOS using OSC_RC_48M_DIV2 */
  613. rootCfg.mux = kCLOCK_ENET_QOS_ClockRoot_MuxOscRc48MDiv2;
  614. rootCfg.div = 1;
  615. CLOCK_SetRootClock(kCLOCK_Root_Enet_Qos, &rootCfg);
  616. /* Configure ENET_25M using OSC_RC_48M_DIV2 */
  617. rootCfg.mux = kCLOCK_ENET_25M_ClockRoot_MuxOscRc48MDiv2;
  618. rootCfg.div = 1;
  619. CLOCK_SetRootClock(kCLOCK_Root_Enet_25m, &rootCfg);
  620. /* Configure ENET_TIMER1 using OSC_RC_48M_DIV2 */
  621. rootCfg.mux = kCLOCK_ENET_TIMER1_ClockRoot_MuxOscRc48MDiv2;
  622. rootCfg.div = 1;
  623. CLOCK_SetRootClock(kCLOCK_Root_Enet_Timer1, &rootCfg);
  624. /* Configure ENET_TIMER2 using OSC_RC_48M_DIV2 */
  625. rootCfg.mux = kCLOCK_ENET_TIMER2_ClockRoot_MuxOscRc48MDiv2;
  626. rootCfg.div = 1;
  627. CLOCK_SetRootClock(kCLOCK_Root_Enet_Timer2, &rootCfg);
  628. /* Configure ENET_TIMER3 using OSC_RC_48M_DIV2 */
  629. rootCfg.mux = kCLOCK_ENET_TIMER3_ClockRoot_MuxOscRc48MDiv2;
  630. rootCfg.div = 1;
  631. CLOCK_SetRootClock(kCLOCK_Root_Enet_Timer3, &rootCfg);
  632. /* Configure USDHC1 using OSC_RC_48M_DIV2 */
  633. rootCfg.mux = kCLOCK_USDHC1_ClockRoot_MuxOscRc48MDiv2;
  634. rootCfg.div = 1;
  635. CLOCK_SetRootClock(kCLOCK_Root_Usdhc1, &rootCfg);
  636. /* Configure USDHC2 using OSC_RC_48M_DIV2 */
  637. rootCfg.mux = kCLOCK_USDHC2_ClockRoot_MuxOscRc48MDiv2;
  638. rootCfg.div = 1;
  639. CLOCK_SetRootClock(kCLOCK_Root_Usdhc2, &rootCfg);
  640. /* Configure ASRC using OSC_RC_48M_DIV2 */
  641. rootCfg.mux = kCLOCK_ASRC_ClockRoot_MuxOscRc48MDiv2;
  642. rootCfg.div = 1;
  643. CLOCK_SetRootClock(kCLOCK_Root_Asrc, &rootCfg);
  644. /* Configure MQS using OSC_RC_48M_DIV2 */
  645. rootCfg.mux = kCLOCK_MQS_ClockRoot_MuxOscRc48MDiv2;
  646. rootCfg.div = 1;
  647. CLOCK_SetRootClock(kCLOCK_Root_Mqs, &rootCfg);
  648. /* Configure MIC using OSC_RC_48M_DIV2 */
  649. rootCfg.mux = kCLOCK_MIC_ClockRoot_MuxOscRc48MDiv2;
  650. rootCfg.div = 1;
  651. CLOCK_SetRootClock(kCLOCK_Root_Mic, &rootCfg);
  652. /* Configure SPDIF using OSC_RC_48M_DIV2 */
  653. rootCfg.mux = kCLOCK_SPDIF_ClockRoot_MuxOscRc48MDiv2;
  654. rootCfg.div = 1;
  655. CLOCK_SetRootClock(kCLOCK_Root_Spdif, &rootCfg);
  656. /* Configure SAI1 using OSC_RC_48M_DIV2 */
  657. rootCfg.mux = kCLOCK_SAI1_ClockRoot_MuxOscRc48MDiv2;
  658. rootCfg.div = 1;
  659. CLOCK_SetRootClock(kCLOCK_Root_Sai1, &rootCfg);
  660. /* Configure SAI2 using OSC_RC_48M_DIV2 */
  661. rootCfg.mux = kCLOCK_SAI2_ClockRoot_MuxOscRc48MDiv2;
  662. rootCfg.div = 1;
  663. CLOCK_SetRootClock(kCLOCK_Root_Sai2, &rootCfg);
  664. /* Configure SAI3 using OSC_RC_48M_DIV2 */
  665. rootCfg.mux = kCLOCK_SAI3_ClockRoot_MuxOscRc48MDiv2;
  666. rootCfg.div = 1;
  667. CLOCK_SetRootClock(kCLOCK_Root_Sai3, &rootCfg);
  668. /* Configure SAI4 using OSC_RC_48M_DIV2 */
  669. rootCfg.mux = kCLOCK_SAI4_ClockRoot_MuxOscRc48MDiv2;
  670. rootCfg.div = 1;
  671. CLOCK_SetRootClock(kCLOCK_Root_Sai4, &rootCfg);
  672. /* Configure GC355 using PLL_VIDEO_CLK */
  673. rootCfg.mux = kCLOCK_GC355_ClockRoot_MuxVideoPllOut;
  674. rootCfg.div = 2;
  675. CLOCK_SetRootClock(kCLOCK_Root_Gc355, &rootCfg);
  676. /* Configure LCDIF using OSC_RC_48M_DIV2 */
  677. rootCfg.mux = kCLOCK_LCDIF_ClockRoot_MuxOscRc48MDiv2;
  678. rootCfg.div = 1;
  679. CLOCK_SetRootClock(kCLOCK_Root_Lcdif, &rootCfg);
  680. /* Configure LCDIFV2 using OSC_RC_48M_DIV2 */
  681. rootCfg.mux = kCLOCK_LCDIFV2_ClockRoot_MuxOscRc48MDiv2;
  682. rootCfg.div = 1;
  683. CLOCK_SetRootClock(kCLOCK_Root_Lcdifv2, &rootCfg);
  684. /* Configure MIPI_REF using OSC_RC_48M_DIV2 */
  685. rootCfg.mux = kCLOCK_MIPI_REF_ClockRoot_MuxOscRc48MDiv2;
  686. rootCfg.div = 1;
  687. CLOCK_SetRootClock(kCLOCK_Root_Mipi_Ref, &rootCfg);
  688. /* Configure MIPI_ESC using OSC_RC_48M_DIV2 */
  689. rootCfg.mux = kCLOCK_MIPI_ESC_ClockRoot_MuxOscRc48MDiv2;
  690. rootCfg.div = 1;
  691. CLOCK_SetRootClock(kCLOCK_Root_Mipi_Esc, &rootCfg);
  692. /* Configure CSI2 using OSC_RC_48M_DIV2 */
  693. rootCfg.mux = kCLOCK_CSI2_ClockRoot_MuxOscRc48MDiv2;
  694. rootCfg.div = 1;
  695. CLOCK_SetRootClock(kCLOCK_Root_Csi2, &rootCfg);
  696. /* Configure CSI2_ESC using OSC_RC_48M_DIV2 */
  697. rootCfg.mux = kCLOCK_CSI2_ESC_ClockRoot_MuxOscRc48MDiv2;
  698. rootCfg.div = 1;
  699. CLOCK_SetRootClock(kCLOCK_Root_Csi2_Esc, &rootCfg);
  700. /* Configure CSI2_UI using OSC_RC_48M_DIV2 */
  701. rootCfg.mux = kCLOCK_CSI2_UI_ClockRoot_MuxOscRc48MDiv2;
  702. rootCfg.div = 1;
  703. CLOCK_SetRootClock(kCLOCK_Root_Csi2_Ui, &rootCfg);
  704. /* Configure CSI using OSC_RC_48M_DIV2 */
  705. rootCfg.mux = kCLOCK_CSI_ClockRoot_MuxOscRc48MDiv2;
  706. rootCfg.div = 1;
  707. CLOCK_SetRootClock(kCLOCK_Root_Csi, &rootCfg);
  708. /* Configure CKO1 using OSC_RC_48M_DIV2 */
  709. rootCfg.mux = kCLOCK_CKO1_ClockRoot_MuxOscRc48MDiv2;
  710. rootCfg.div = 1;
  711. CLOCK_SetRootClock(kCLOCK_Root_Cko1, &rootCfg);
  712. /* Configure CKO2 using OSC_RC_48M_DIV2 */
  713. rootCfg.mux = kCLOCK_CKO2_ClockRoot_MuxOscRc48MDiv2;
  714. rootCfg.div = 1;
  715. CLOCK_SetRootClock(kCLOCK_Root_Cko2, &rootCfg);
  716. /* Set SAI1 MCLK1 clock source. */
  717. IOMUXC_SetSaiMClkClockSource(IOMUXC_GPR, kIOMUXC_GPR_SAI1MClk1Sel, 0);
  718. /* Set SAI1 MCLK2 clock source. */
  719. IOMUXC_SetSaiMClkClockSource(IOMUXC_GPR, kIOMUXC_GPR_SAI1MClk2Sel, 3);
  720. /* Set SAI1 MCLK3 clock source. */
  721. IOMUXC_SetSaiMClkClockSource(IOMUXC_GPR, kIOMUXC_GPR_SAI1MClk3Sel, 0);
  722. /* Set SAI2 MCLK3 clock source. */
  723. IOMUXC_SetSaiMClkClockSource(IOMUXC_GPR, kIOMUXC_GPR_SAI2MClk3Sel, 0);
  724. /* Set SAI3 MCLK3 clock source. */
  725. IOMUXC_SetSaiMClkClockSource(IOMUXC_GPR, kIOMUXC_GPR_SAI3MClk3Sel, 0);
  726. /* Set MQS configuration. */
  727. IOMUXC_MQSConfig(IOMUXC_GPR,kIOMUXC_MqsPwmOverSampleRate32, 0);
  728. /* Set ENET Ref clock source. */
  729. IOMUXC_GPR->GPR4 &= ~IOMUXC_GPR_GPR4_ENET_REF_CLK_DIR_MASK;
  730. /* Set ENET_1G Tx clock source. */
  731. IOMUXC_GPR->GPR5 = ((IOMUXC_GPR->GPR5 & ~IOMUXC_GPR_GPR5_ENET1G_TX_CLK_SEL_MASK) | IOMUXC_GPR_GPR5_ENET1G_RGMII_EN_MASK);
  732. /* Set ENET_1G Ref clock source. */
  733. IOMUXC_GPR->GPR5 &= ~IOMUXC_GPR_GPR5_ENET1G_REF_CLK_DIR_MASK;
  734. /* Set ENET_QOS Tx clock source. */
  735. IOMUXC_GPR->GPR6 &= ~IOMUXC_GPR_GPR6_ENET_QOS_RGMII_EN_MASK;
  736. /* Set ENET_QOS Ref clock source. */
  737. IOMUXC_GPR->GPR6 &= ~IOMUXC_GPR_GPR6_ENET_QOS_REF_CLK_DIR_MASK;
  738. /* Set GPT1 High frequency reference clock source. */
  739. IOMUXC_GPR->GPR22 &= ~IOMUXC_GPR_GPR22_REF_1M_CLK_GPT1_MASK;
  740. /* Set GPT2 High frequency reference clock source. */
  741. IOMUXC_GPR->GPR23 &= ~IOMUXC_GPR_GPR23_REF_1M_CLK_GPT2_MASK;
  742. /* Set GPT3 High frequency reference clock source. */
  743. IOMUXC_GPR->GPR24 &= ~IOMUXC_GPR_GPR24_REF_1M_CLK_GPT3_MASK;
  744. /* Set GPT4 High frequency reference clock source. */
  745. IOMUXC_GPR->GPR25 &= ~IOMUXC_GPR_GPR25_REF_1M_CLK_GPT4_MASK;
  746. /* Set GPT5 High frequency reference clock source. */
  747. IOMUXC_GPR->GPR26 &= ~IOMUXC_GPR_GPR26_REF_1M_CLK_GPT5_MASK;
  748. /* Set GPT6 High frequency reference clock source. */
  749. IOMUXC_GPR->GPR27 &= ~IOMUXC_GPR_GPR27_REF_1M_CLK_GPT6_MASK;
  750. #if __CORTEX_M == 7
  751. SystemCoreClock = CLOCK_GetRootClockFreq(kCLOCK_Root_M7);
  752. #else
  753. SystemCoreClock = CLOCK_GetRootClockFreq(kCLOCK_Root_M4);
  754. #endif
  755. }