fsl_flexram.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. /*
  2. * Copyright 2017 NXP
  3. * All rights reserved.
  4. *
  5. * Redistribution and use in source and binary forms, with or without modification,
  6. * are permitted provided that the following conditions are met:
  7. *
  8. * o Redistributions of source code must retain the above copyright notice, this list
  9. * of conditions and the following disclaimer.
  10. *
  11. * o Redistributions in binary form must reproduce the above copyright notice, this
  12. * list of conditions and the following disclaimer in the documentation and/or
  13. * other materials provided with the distribution.
  14. *
  15. * o Neither the name of the copyright holder nor the names of its
  16. * contributors may be used to endorse or promote products derived from this
  17. * software without specific prior written permission.
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  20. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  21. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  22. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  23. * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  24. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  25. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  26. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  28. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. */
  30. #include "fsl_flexram.h"
  31. /*******************************************************************************
  32. * Definitions
  33. ******************************************************************************/
  34. /*******************************************************************************
  35. * Prototypes
  36. ******************************************************************************/
  37. /*!
  38. * @brief Gets the instance from the base address to be used to gate or ungate the module clock
  39. *
  40. * @param base FLEXRAM base address
  41. *
  42. * @return The FLEXRAM instance
  43. */
  44. static uint32_t FLEXRAM_GetInstance(FLEXRAM_Type *base);
  45. /*!
  46. * @brief FLEXRAM map TCM size to register value
  47. *
  48. * @param tcmBankNum tcm banknumber
  49. * @retval register value correspond to the tcm size
  50. */
  51. static uint8_t FLEXRAM_MapTcmSizeToRegister(uint8_t tcmBankNum);
  52. /*!
  53. * @brief FLEXRAM configure TCM size
  54. * This function is used to set the TCM to the actual size.When access to the TCM memory boundary ,hardfault will
  55. * raised by core.
  56. * @param itcmBankNum itcm bank number to allocate
  57. * @param dtcmBankNum dtcm bank number to allocate
  58. */
  59. static status_t FLEXRAM_SetTCMSize(uint8_t itcmBankNum, uint8_t dtcmBankNum);
  60. /*******************************************************************************
  61. * Variables
  62. ******************************************************************************/
  63. /*! @brief Pointers to FLEXRAM bases for each instance. */
  64. static FLEXRAM_Type *const s_flexramBases[] = FLEXRAM_BASE_PTRS;
  65. #if !(defined(FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL) && FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL)
  66. /*! @brief Pointers to FLEXRAM clocks for each instance. */
  67. static const clock_ip_name_t s_flexramClocks[] = FLEXRAM_CLOCKS;
  68. #endif /* FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL */
  69. /*******************************************************************************
  70. * Code
  71. ******************************************************************************/
  72. static uint32_t FLEXRAM_GetInstance(FLEXRAM_Type *base)
  73. {
  74. uint32_t instance;
  75. /* Find the instance index from base address mappings. */
  76. for (instance = 0; instance < ARRAY_SIZE(s_flexramBases); instance++)
  77. {
  78. if (s_flexramBases[instance] == base)
  79. {
  80. break;
  81. }
  82. }
  83. assert(instance < ARRAY_SIZE(s_flexramBases));
  84. return instance;
  85. }
  86. void FLEXRAM_Init(FLEXRAM_Type *base)
  87. {
  88. #if !(defined(FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL) && FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL)
  89. /* Ungate ENET clock. */
  90. CLOCK_EnableClock(s_flexramClocks[FLEXRAM_GetInstance(base)]);
  91. #endif /* FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL */
  92. /* enable all the interrupt status */
  93. base->INT_STAT_EN |= kFLEXRAM_InterruptStatusAll;
  94. /* clear all the interrupt status */
  95. base->INT_STATUS |= kFLEXRAM_InterruptStatusAll;
  96. /* disable all the interrpt */
  97. base->INT_SIG_EN = 0U;
  98. }
  99. void FLEXRAN_Deinit(FLEXRAM_Type *base)
  100. {
  101. #if !(defined(FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL) && FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL)
  102. /* Ungate ENET clock. */
  103. CLOCK_DisableClock(s_flexramClocks[FLEXRAM_GetInstance(base)]);
  104. #endif /* FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL */
  105. }
  106. static uint8_t FLEXRAM_MapTcmSizeToRegister(uint8_t tcmBankNum)
  107. {
  108. uint8_t tcmSizeConfig = 0U;
  109. switch (tcmBankNum * FSL_FEATURE_FLEXRAM_INTERNAL_RAM_BANK_SIZE)
  110. {
  111. case kFLEXRAM_TCMSize32KB:
  112. tcmSizeConfig = 6U;
  113. break;
  114. case kFLEXRAM_TCMSize64KB:
  115. tcmSizeConfig = 7U;
  116. break;
  117. case kFLEXRAM_TCMSize128KB:
  118. tcmSizeConfig = 8U;
  119. break;
  120. case kFLEXRAM_TCMSize256KB:
  121. tcmSizeConfig = 9U;
  122. break;
  123. case kFLEXRAM_TCMSize512KB:
  124. tcmSizeConfig = 10U;
  125. break;
  126. default:
  127. break;
  128. }
  129. return tcmSizeConfig;
  130. }
  131. static status_t FLEXRAM_SetTCMSize(uint8_t itcmBankNum, uint8_t dtcmBankNum)
  132. {
  133. /* dtcm configuration */
  134. if (dtcmBankNum != 0U)
  135. {
  136. IOMUXC_GPR->GPR14 &= ~IOMUXC_GPR_GPR14_CM7_MX6RT_CFGDTCMSZ_MASK;
  137. IOMUXC_GPR->GPR14 |= IOMUXC_GPR_GPR14_CM7_MX6RT_CFGDTCMSZ(FLEXRAM_MapTcmSizeToRegister(dtcmBankNum));
  138. IOMUXC_GPR->GPR16 |= IOMUXC_GPR_GPR16_INIT_DTCM_EN_MASK;
  139. }
  140. else
  141. {
  142. IOMUXC_GPR->GPR16 &= ~IOMUXC_GPR_GPR16_INIT_DTCM_EN_MASK;
  143. }
  144. /* itcm configuration */
  145. if (itcmBankNum != 0U)
  146. {
  147. IOMUXC_GPR->GPR14 &= ~IOMUXC_GPR_GPR14_CM7_MX6RT_CFGITCMSZ_MASK;
  148. IOMUXC_GPR->GPR14 |= IOMUXC_GPR_GPR14_CM7_MX6RT_CFGITCMSZ(FLEXRAM_MapTcmSizeToRegister(itcmBankNum));
  149. IOMUXC_GPR->GPR16 |= IOMUXC_GPR_GPR16_INIT_ITCM_EN_MASK;
  150. }
  151. else
  152. {
  153. IOMUXC_GPR->GPR16 &= ~IOMUXC_GPR_GPR16_INIT_ITCM_EN_MASK;
  154. }
  155. return kStatus_Success;
  156. }
  157. status_t FLEXRAM_AllocateRam(flexram_allocate_ram_t *config)
  158. {
  159. uint8_t dtcmBankNum = config->dtcmBankNum;
  160. uint8_t itcmBankNum = config->itcmBankNum;
  161. uint8_t ocramBankNum = config->ocramBankNum;
  162. uint32_t bankCfg = 0U, i = 0U;
  163. /* check the arguments */
  164. if ((FSL_FEATURE_FLEXRAM_INTERNAL_RAM_TOTAL_BANK_NUMBERS < (dtcmBankNum + itcmBankNum + ocramBankNum)) ||
  165. ((dtcmBankNum != 0U) && ((dtcmBankNum & (dtcmBankNum - 1u)) != 0U)) ||
  166. ((itcmBankNum != 0U) && ((itcmBankNum & (itcmBankNum - 1u)) != 0U)))
  167. {
  168. return kStatus_InvalidArgument;
  169. }
  170. /* flexram bank config value */
  171. for (i = 0U; i < FSL_FEATURE_FLEXRAM_INTERNAL_RAM_TOTAL_BANK_NUMBERS; i++)
  172. {
  173. if (i < ocramBankNum)
  174. {
  175. bankCfg |= ((uint32_t)kFLEXRAM_BankOCRAM) << (i * 2);
  176. continue;
  177. }
  178. if (i < (dtcmBankNum + ocramBankNum))
  179. {
  180. bankCfg |= ((uint32_t)kFLEXRAM_BankDTCM) << (i * 2);
  181. continue;
  182. }
  183. if (i < (dtcmBankNum + ocramBankNum + itcmBankNum))
  184. {
  185. bankCfg |= ((uint32_t)kFLEXRAM_BankITCM) << (i * 2);
  186. continue;
  187. }
  188. }
  189. IOMUXC_GPR->GPR17 = bankCfg;
  190. /* set TCM size */
  191. FLEXRAM_SetTCMSize(itcmBankNum, dtcmBankNum);
  192. /* select ram allocate source from FLEXRAM_BANK_CFG */
  193. FLEXRAM_SetAllocateRamSrc(kFLEXRAM_BankAllocateThroughBankCfg);
  194. return kStatus_Success;
  195. }