drv_gpio.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389
  1. /*
  2. * Copyright (c) 2006-2024 RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-07-1 Rbb666 first version
  9. * 2025-04-24 Passionate0424 fix ifx_pin_irq_enable
  10. */
  11. #include "drv_gpio.h"
  12. #ifdef RT_USING_PIN
  13. #define PIN_GET(pin) ((uint8_t)(((uint8_t)pin) & 0x07U))
  14. #define PORT_GET(pin) ((uint8_t)(((uint8_t)pin) >> 3U))
  15. #if defined(SOC_XMC7200D_E272K8384AA)
  16. #define __IFX_PORT_MAX 35u
  17. #else
  18. #define __IFX_PORT_MAX 14u
  19. #endif
  20. #define PIN_IFXPORT_MAX __IFX_PORT_MAX
  21. static cyhal_gpio_callback_data_t irq_cb_data[PIN_IFXPORT_MAX];
  22. static struct pin_irq_map pin_irq_map[] =
  23. {
  24. {CYHAL_PORT_0, ioss_interrupts_gpio_0_IRQn},
  25. #if !defined(SOC_CY8C6245LQI_S3D72) && !defined(SOC_CY8C6244LQI_S4D92)
  26. {CYHAL_PORT_1, ioss_interrupts_gpio_1_IRQn},
  27. #endif
  28. {CYHAL_PORT_2, ioss_interrupts_gpio_2_IRQn},
  29. {CYHAL_PORT_3, ioss_interrupts_gpio_3_IRQn},
  30. #if !defined(SOC_CY8C6245LQI_S3D72) && !defined(SOC_CY8C6244LQI_S4D92)
  31. {CYHAL_PORT_4, ioss_interrupts_gpio_4_IRQn},
  32. #endif
  33. {CYHAL_PORT_5, ioss_interrupts_gpio_5_IRQn},
  34. {CYHAL_PORT_6, ioss_interrupts_gpio_6_IRQn},
  35. {CYHAL_PORT_7, ioss_interrupts_gpio_7_IRQn},
  36. {CYHAL_PORT_8, ioss_interrupts_gpio_8_IRQn},
  37. {CYHAL_PORT_9, ioss_interrupts_gpio_9_IRQn},
  38. {CYHAL_PORT_10, ioss_interrupts_gpio_10_IRQn},
  39. {CYHAL_PORT_11, ioss_interrupts_gpio_11_IRQn},
  40. {CYHAL_PORT_12, ioss_interrupts_gpio_12_IRQn},
  41. #if !defined(SOC_CY8C6245LQI_S3D72) && !defined(SOC_CY8C6244LQI_S4D92)
  42. {CYHAL_PORT_13, ioss_interrupts_gpio_13_IRQn},
  43. #endif
  44. {CYHAL_PORT_14, ioss_interrupts_gpio_14_IRQn},
  45. #if defined(SOC_XMC7200D_E272K8384AA)
  46. {CYHAL_PORT_15, ioss_interrupts_gpio_15_IRQn},
  47. {CYHAL_PORT_16, ioss_interrupts_gpio_16_IRQn},
  48. {CYHAL_PORT_17, ioss_interrupts_gpio_17_IRQn},
  49. {CYHAL_PORT_18, ioss_interrupts_gpio_18_IRQn},
  50. {CYHAL_PORT_19, ioss_interrupts_gpio_19_IRQn},
  51. {CYHAL_PORT_20, ioss_interrupts_gpio_20_IRQn},
  52. {CYHAL_PORT_21, ioss_interrupts_gpio_21_IRQn},
  53. {CYHAL_PORT_22, ioss_interrupts_gpio_23_IRQn},
  54. {CYHAL_PORT_24, ioss_interrupts_gpio_24_IRQn},
  55. {CYHAL_PORT_25, ioss_interrupts_gpio_25_IRQn},
  56. {CYHAL_PORT_26, ioss_interrupts_gpio_26_IRQn},
  57. {CYHAL_PORT_27, ioss_interrupts_gpio_27_IRQn},
  58. {CYHAL_PORT_28, ioss_interrupts_gpio_28_IRQn},
  59. {CYHAL_PORT_29, ioss_interrupts_gpio_29_IRQn},
  60. {CYHAL_PORT_30, ioss_interrupts_gpio_30_IRQn},
  61. {CYHAL_PORT_31, ioss_interrupts_gpio_31_IRQn},
  62. {CYHAL_PORT_32, ioss_interrupts_gpio_32_IRQn},
  63. {CYHAL_PORT_33, ioss_interrupts_gpio_33_IRQn},
  64. {CYHAL_PORT_34, ioss_interrupts_gpio_34_IRQn},
  65. #endif
  66. };
  67. static struct rt_pin_irq_hdr pin_irq_handler_tab[] =
  68. {
  69. {-1, 0, RT_NULL, RT_NULL},
  70. {-1, 0, RT_NULL, RT_NULL},
  71. {-1, 0, RT_NULL, RT_NULL},
  72. {-1, 0, RT_NULL, RT_NULL},
  73. {-1, 0, RT_NULL, RT_NULL},
  74. {-1, 0, RT_NULL, RT_NULL},
  75. {-1, 0, RT_NULL, RT_NULL},
  76. {-1, 0, RT_NULL, RT_NULL},
  77. {-1, 0, RT_NULL, RT_NULL},
  78. {-1, 0, RT_NULL, RT_NULL},
  79. {-1, 0, RT_NULL, RT_NULL},
  80. {-1, 0, RT_NULL, RT_NULL},
  81. {-1, 0, RT_NULL, RT_NULL},
  82. {-1, 0, RT_NULL, RT_NULL},
  83. {-1, 0, RT_NULL, RT_NULL},
  84. {-1, 0, RT_NULL, RT_NULL},
  85. #if defined(SOC_XMC7200D_E272K8384AA)
  86. {-1, 0, RT_NULL, RT_NULL},
  87. {-1, 0, RT_NULL, RT_NULL},
  88. {-1, 0, RT_NULL, RT_NULL},
  89. {-1, 0, RT_NULL, RT_NULL},
  90. {-1, 0, RT_NULL, RT_NULL},
  91. {-1, 0, RT_NULL, RT_NULL},
  92. {-1, 0, RT_NULL, RT_NULL},
  93. {-1, 0, RT_NULL, RT_NULL},
  94. {-1, 0, RT_NULL, RT_NULL},
  95. {-1, 0, RT_NULL, RT_NULL},
  96. {-1, 0, RT_NULL, RT_NULL},
  97. {-1, 0, RT_NULL, RT_NULL},
  98. {-1, 0, RT_NULL, RT_NULL},
  99. {-1, 0, RT_NULL, RT_NULL},
  100. {-1, 0, RT_NULL, RT_NULL},
  101. {-1, 0, RT_NULL, RT_NULL},
  102. {-1, 0, RT_NULL, RT_NULL},
  103. {-1, 0, RT_NULL, RT_NULL},
  104. {-1, 0, RT_NULL, RT_NULL},
  105. #endif
  106. };
  107. rt_inline void pin_irq_handler(int irqno)
  108. {
  109. Cy_GPIO_ClearInterrupt(CYHAL_GET_PORTADDR(irqno), CYHAL_GET_PIN(irqno));
  110. if (pin_irq_handler_tab[irqno].hdr)
  111. {
  112. pin_irq_handler_tab[irqno].hdr(pin_irq_handler_tab[irqno].args);
  113. }
  114. }
  115. void gpio_exint_handler(uint16_t GPIO_Port)
  116. {
  117. pin_irq_handler(GPIO_Port);
  118. }
  119. /* interrupt callback definition*/
  120. static void irq_callback(void *callback_arg, cyhal_gpio_event_t event)
  121. {
  122. /* To avoid compiler warnings */
  123. (void) callback_arg;
  124. (void) event;
  125. /* enter interrupt */
  126. rt_interrupt_enter();
  127. gpio_exint_handler(*(rt_uint16_t *)callback_arg);
  128. /* leave interrupt */
  129. rt_interrupt_leave();
  130. }
  131. static void ifx_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  132. {
  133. rt_uint16_t gpio_pin;
  134. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  135. {
  136. gpio_pin = pin;
  137. }
  138. else
  139. {
  140. return;
  141. }
  142. switch (mode)
  143. {
  144. case PIN_MODE_OUTPUT:
  145. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_OUTPUT, CYHAL_GPIO_DRIVE_STRONG, true);
  146. break;
  147. case PIN_MODE_INPUT:
  148. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_INPUT, CYHAL_GPIO_DRIVE_NONE, false);
  149. break;
  150. case PIN_MODE_INPUT_PULLUP:
  151. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_BIDIRECTIONAL, CYHAL_GPIO_DRIVE_PULLUP, true);
  152. break;
  153. case PIN_MODE_INPUT_PULLDOWN:
  154. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_BIDIRECTIONAL, CYHAL_GPIO_DRIVE_PULLDOWN, false);
  155. break;
  156. case PIN_MODE_OUTPUT_OD:
  157. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_BIDIRECTIONAL, CYHAL_GPIO_DRIVE_PULLUP, true);
  158. break;
  159. }
  160. }
  161. static void ifx_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  162. {
  163. rt_uint16_t gpio_pin;
  164. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  165. {
  166. gpio_pin = pin;
  167. }
  168. else
  169. {
  170. return;
  171. }
  172. cyhal_gpio_write(gpio_pin, value);
  173. }
  174. static rt_ssize_t ifx_pin_read(struct rt_device *device, rt_base_t pin)
  175. {
  176. rt_uint16_t gpio_pin;
  177. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  178. {
  179. gpio_pin = pin;
  180. }
  181. else
  182. {
  183. return -RT_EINVAL;
  184. }
  185. return cyhal_gpio_read(gpio_pin);
  186. }
  187. static rt_err_t ifx_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  188. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  189. {
  190. rt_uint16_t gpio_port;
  191. rt_uint16_t gpio_pin;
  192. rt_base_t level;
  193. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  194. {
  195. gpio_port = PORT_GET(pin);
  196. gpio_pin = pin;
  197. }
  198. else
  199. {
  200. return -RT_ERROR;
  201. }
  202. level = rt_hw_interrupt_disable();
  203. if (pin_irq_handler_tab[gpio_port].pin == pin &&
  204. pin_irq_handler_tab[gpio_port].hdr == hdr &&
  205. pin_irq_handler_tab[gpio_port].mode == mode &&
  206. pin_irq_handler_tab[gpio_port].args == args)
  207. {
  208. rt_hw_interrupt_enable(level);
  209. return RT_EOK;
  210. }
  211. if (pin_irq_handler_tab[gpio_port].pin != -1)
  212. {
  213. rt_hw_interrupt_enable(level);
  214. return -RT_EBUSY;
  215. }
  216. pin_irq_handler_tab[gpio_port].pin = pin;
  217. pin_irq_handler_tab[gpio_port].hdr = hdr;
  218. pin_irq_handler_tab[gpio_port].mode = mode;
  219. pin_irq_handler_tab[gpio_port].args = args;
  220. rt_hw_interrupt_enable(level);
  221. return RT_EOK;
  222. }
  223. static rt_err_t ifx_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
  224. {
  225. rt_uint16_t gpio_port;
  226. rt_uint16_t gpio_pin;
  227. rt_base_t level;
  228. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  229. {
  230. gpio_port = PORT_GET(pin);
  231. gpio_pin = pin;
  232. }
  233. else
  234. {
  235. return -RT_ERROR;
  236. }
  237. level = rt_hw_interrupt_disable();
  238. if (pin_irq_handler_tab[gpio_port].pin == -1)
  239. {
  240. rt_hw_interrupt_enable(level);
  241. return RT_EOK;
  242. }
  243. pin_irq_handler_tab[gpio_port].pin = -1;
  244. pin_irq_handler_tab[gpio_port].hdr = RT_NULL;
  245. pin_irq_handler_tab[gpio_port].mode = 0;
  246. pin_irq_handler_tab[gpio_port].args = RT_NULL;
  247. rt_hw_interrupt_enable(level);
  248. return RT_EOK;
  249. }
  250. static rt_err_t ifx_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  251. rt_uint8_t enabled)
  252. {
  253. rt_uint16_t gpio_port;
  254. rt_uint16_t gpio_pin;
  255. rt_base_t level;
  256. rt_uint8_t pin_irq_mode;
  257. const struct pin_irq_map *irqmap;
  258. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  259. {
  260. gpio_port = PORT_GET(pin);
  261. gpio_pin = pin;
  262. }
  263. else
  264. {
  265. return -RT_ERROR;
  266. }
  267. if (enabled == PIN_IRQ_ENABLE)
  268. {
  269. level = rt_hw_interrupt_disable();
  270. if (pin_irq_handler_tab[gpio_port].pin == -1)
  271. {
  272. rt_hw_interrupt_enable(level);
  273. return -RT_EINVAL;
  274. }
  275. irqmap = &pin_irq_map[gpio_port];
  276. #if !defined(COMPONENT_CAT1C)
  277. IRQn_Type irqn = (IRQn_Type)(irqmap->irqno + PORT_GET(irqmap->port));
  278. irq_cb_data[irqn].callback = irq_callback;
  279. irq_cb_data[irqn].callback_arg = (rt_uint16_t *)&pin_irq_map[gpio_port].port;
  280. cyhal_gpio_register_callback(gpio_pin, &irq_cb_data[irqn]);
  281. #endif
  282. Cy_GPIO_ClearInterrupt(CYHAL_GET_PORTADDR(gpio_pin), CYHAL_GET_PIN(gpio_pin));
  283. switch (pin_irq_handler_tab[gpio_port].mode)
  284. {
  285. case PIN_IRQ_MODE_RISING:
  286. pin_irq_mode = CYHAL_GPIO_IRQ_RISE;
  287. break;
  288. case PIN_IRQ_MODE_FALLING:
  289. pin_irq_mode = CYHAL_GPIO_IRQ_FALL;
  290. break;
  291. case PIN_IRQ_MODE_RISING_FALLING:
  292. pin_irq_mode = CYHAL_GPIO_IRQ_BOTH;
  293. break;
  294. default:
  295. break;
  296. }
  297. cyhal_gpio_enable_event(gpio_pin, pin_irq_mode, GPIO_INTERRUPT_PRIORITY, RT_TRUE);
  298. rt_hw_interrupt_enable(level);
  299. }
  300. else if (enabled == PIN_IRQ_DISABLE)
  301. {
  302. level = rt_hw_interrupt_disable();
  303. irqmap = &pin_irq_map[gpio_port];
  304. #if !defined(COMPONENT_CAT1C)
  305. IRQn_Type irqn = (IRQn_Type)(irqmap->irqno + PORT_GET(irqmap->port));
  306. _cyhal_irq_disable(irqn);
  307. #endif
  308. rt_hw_interrupt_enable(level);
  309. }
  310. else
  311. {
  312. return -RT_EINVAL;
  313. }
  314. return RT_EOK;
  315. }
  316. const static struct rt_pin_ops _ifx_pin_ops =
  317. {
  318. ifx_pin_mode,
  319. ifx_pin_write,
  320. ifx_pin_read,
  321. ifx_pin_attach_irq,
  322. ifx_pin_dettach_irq,
  323. ifx_pin_irq_enable,
  324. RT_NULL,
  325. };
  326. int rt_hw_pin_init(void)
  327. {
  328. return rt_device_pin_register("pin", &_ifx_pin_ops, RT_NULL);
  329. }
  330. #endif /* RT_USING_PIN */