usart.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614
  1. /*
  2. * File : usart.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2006-2013, RT-Thread Development Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2009-01-05 Bernard the first version
  13. * 2010-03-29 Bernard remove interrupt Tx and DMA Rx mode
  14. * 2013-05-13 aozima update for kehong-lingtai.
  15. * 2015-01-31 armink make sure the serial transmit complete in putc()
  16. * 2016-05-13 armink add DMA Rx mode
  17. */
  18. #include "stm32f10x.h"
  19. #include "usart.h"
  20. #include "board.h"
  21. #include <rtdevice.h>
  22. /* USART1 */
  23. #define UART1_GPIO_TX GPIO_Pin_9
  24. #define UART1_GPIO_RX GPIO_Pin_10
  25. #define UART1_GPIO GPIOA
  26. /* USART2 */
  27. #define UART2_GPIO_TX GPIO_Pin_2
  28. #define UART2_GPIO_RX GPIO_Pin_3
  29. #define UART2_GPIO GPIOA
  30. /* USART3_REMAP[1:0] = 00 */
  31. #define UART3_GPIO_TX GPIO_Pin_10
  32. #define UART3_GPIO_RX GPIO_Pin_11
  33. #define UART3_GPIO GPIOB
  34. /* USART4 */
  35. #define UART4_GPIO_TX GPIO_Pin_10
  36. #define UART4_GPIO_RX GPIO_Pin_11
  37. #define UART4_GPIO GPIOC
  38. /* STM32 uart driver */
  39. struct stm32_uart
  40. {
  41. USART_TypeDef *uart_device;
  42. IRQn_Type irq;
  43. struct stm32_uart_dma {
  44. /* dma channel */
  45. DMA_Channel_TypeDef *rx_ch;
  46. /* dma global flag */
  47. uint32_t rx_gl_flag;
  48. /* dma irq channel */
  49. uint8_t rx_irq_ch;
  50. /* last receive index */
  51. rt_size_t last_recv_len;
  52. } dma;
  53. };
  54. static void DMA_Configuration(struct rt_serial_device *serial);
  55. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  56. {
  57. struct stm32_uart* uart;
  58. USART_InitTypeDef USART_InitStructure;
  59. RT_ASSERT(serial != RT_NULL);
  60. RT_ASSERT(cfg != RT_NULL);
  61. uart = (struct stm32_uart *)serial->parent.user_data;
  62. USART_InitStructure.USART_BaudRate = cfg->baud_rate;
  63. if (cfg->data_bits == DATA_BITS_8){
  64. USART_InitStructure.USART_WordLength = USART_WordLength_8b;
  65. } else if (cfg->data_bits == DATA_BITS_9) {
  66. USART_InitStructure.USART_WordLength = USART_WordLength_9b;
  67. }
  68. if (cfg->stop_bits == STOP_BITS_1){
  69. USART_InitStructure.USART_StopBits = USART_StopBits_1;
  70. } else if (cfg->stop_bits == STOP_BITS_2){
  71. USART_InitStructure.USART_StopBits = USART_StopBits_2;
  72. }
  73. if (cfg->parity == PARITY_NONE){
  74. USART_InitStructure.USART_Parity = USART_Parity_No;
  75. } else if (cfg->parity == PARITY_ODD) {
  76. USART_InitStructure.USART_Parity = USART_Parity_Odd;
  77. } else if (cfg->parity == PARITY_EVEN) {
  78. USART_InitStructure.USART_Parity = USART_Parity_Even;
  79. }
  80. USART_InitStructure.USART_HardwareFlowControl = USART_HardwareFlowControl_None;
  81. USART_InitStructure.USART_Mode = USART_Mode_Rx | USART_Mode_Tx;
  82. USART_Init(uart->uart_device, &USART_InitStructure);
  83. /* Enable USART */
  84. USART_Cmd(uart->uart_device, ENABLE);
  85. return RT_EOK;
  86. }
  87. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  88. {
  89. struct stm32_uart* uart;
  90. rt_uint32_t ctrl_arg = (rt_uint32_t)(arg);
  91. RT_ASSERT(serial != RT_NULL);
  92. uart = (struct stm32_uart *)serial->parent.user_data;
  93. switch (cmd)
  94. {
  95. /* disable interrupt */
  96. case RT_DEVICE_CTRL_CLR_INT:
  97. /* disable rx irq */
  98. UART_DISABLE_IRQ(uart->irq);
  99. /* disable interrupt */
  100. USART_ITConfig(uart->uart_device, USART_IT_RXNE, DISABLE);
  101. break;
  102. /* enable interrupt */
  103. case RT_DEVICE_CTRL_SET_INT:
  104. /* enable rx irq */
  105. UART_ENABLE_IRQ(uart->irq);
  106. /* enable interrupt */
  107. USART_ITConfig(uart->uart_device, USART_IT_RXNE, ENABLE);
  108. break;
  109. /* USART config */
  110. case RT_DEVICE_CTRL_CONFIG :
  111. if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX) {
  112. DMA_Configuration(serial);
  113. }
  114. break;
  115. }
  116. return RT_EOK;
  117. }
  118. static int stm32_putc(struct rt_serial_device *serial, char c)
  119. {
  120. struct stm32_uart* uart;
  121. RT_ASSERT(serial != RT_NULL);
  122. uart = (struct stm32_uart *)serial->parent.user_data;
  123. uart->uart_device->DR = c;
  124. while (!(uart->uart_device->SR & USART_FLAG_TC));
  125. return 1;
  126. }
  127. static int stm32_getc(struct rt_serial_device *serial)
  128. {
  129. int ch;
  130. struct stm32_uart* uart;
  131. RT_ASSERT(serial != RT_NULL);
  132. uart = (struct stm32_uart *)serial->parent.user_data;
  133. ch = -1;
  134. if (uart->uart_device->SR & USART_FLAG_RXNE)
  135. {
  136. ch = uart->uart_device->DR & 0xff;
  137. }
  138. return ch;
  139. }
  140. /**
  141. * Serial port receive idle process. This need add to uart idle ISR.
  142. *
  143. * @param serial serial device
  144. */
  145. static void dma_uart_rx_idle_isr(struct rt_serial_device *serial) {
  146. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  147. rt_size_t recv_total_len, recv_len;
  148. /* disable dma, stop receive data */
  149. DMA_Cmd(uart->dma.rx_ch, DISABLE);
  150. recv_total_len = serial->config.bufsz - DMA_GetCurrDataCounter(uart->dma.rx_ch);
  151. if (recv_total_len > uart->dma.last_recv_len) {
  152. recv_len = recv_total_len - uart->dma.last_recv_len;
  153. } else {
  154. recv_len = recv_total_len;
  155. }
  156. uart->dma.last_recv_len = recv_total_len;
  157. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  158. /* read a data for clear receive idle interrupt flag */
  159. USART_ReceiveData(uart->uart_device);
  160. DMA_ClearFlag(uart->dma.rx_gl_flag);
  161. DMA_Cmd(uart->dma.rx_ch, ENABLE);
  162. }
  163. /**
  164. * DMA receive done process. This need add to DMA receive done ISR.
  165. *
  166. * @param serial serial device
  167. */
  168. static void dma_rx_done_isr(struct rt_serial_device *serial) {
  169. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  170. rt_size_t recv_total_len, recv_len;
  171. /* disable dma, stop receive data */
  172. DMA_Cmd(uart->dma.rx_ch, DISABLE);
  173. recv_total_len = serial->config.bufsz - DMA_GetCurrDataCounter(uart->dma.rx_ch);
  174. if (recv_total_len > uart->dma.last_recv_len) {
  175. recv_len = recv_total_len - uart->dma.last_recv_len;
  176. } else {
  177. recv_len = recv_total_len;
  178. }
  179. uart->dma.last_recv_len = recv_total_len;
  180. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  181. DMA_ClearFlag(uart->dma.rx_gl_flag);
  182. /* reload */
  183. DMA_SetCurrDataCounter(uart->dma.rx_ch, serial->config.bufsz);
  184. DMA_Cmd(uart->dma.rx_ch, ENABLE);
  185. }
  186. /**
  187. * Uart common interrupt process. This need add to uart ISR.
  188. *
  189. * @param serial serial device
  190. */
  191. static void uart_isr(struct rt_serial_device *serial) {
  192. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  193. RT_ASSERT(uart != RT_NULL);
  194. if(USART_GetITStatus(uart->uart_device, USART_IT_RXNE) != RESET)
  195. {
  196. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  197. /* clear interrupt */
  198. USART_ClearITPendingBit(uart->uart_device, USART_IT_RXNE);
  199. }
  200. if(USART_GetITStatus(uart->uart_device, USART_IT_IDLE) != RESET)
  201. {
  202. dma_uart_rx_idle_isr(serial);
  203. }
  204. if (USART_GetITStatus(uart->uart_device, USART_IT_TC) != RESET)
  205. {
  206. /* clear interrupt */
  207. USART_ClearITPendingBit(uart->uart_device, USART_IT_TC);
  208. }
  209. if (USART_GetFlagStatus(uart->uart_device, USART_FLAG_ORE) == SET)
  210. {
  211. stm32_getc(serial);
  212. }
  213. }
  214. static const struct rt_uart_ops stm32_uart_ops =
  215. {
  216. stm32_configure,
  217. stm32_control,
  218. stm32_putc,
  219. stm32_getc,
  220. };
  221. #if defined(RT_USING_UART1)
  222. /* UART1 device driver structure */
  223. struct stm32_uart uart1 =
  224. {
  225. USART1,
  226. USART1_IRQn,
  227. {
  228. DMA1_Channel5,
  229. DMA1_FLAG_GL5,
  230. DMA1_Channel5_IRQn,
  231. 0,
  232. },
  233. };
  234. struct rt_serial_device serial1;
  235. void USART1_IRQHandler(void)
  236. {
  237. /* enter interrupt */
  238. rt_interrupt_enter();
  239. uart_isr(&serial1);
  240. /* leave interrupt */
  241. rt_interrupt_leave();
  242. }
  243. void DMA1_Channel5_IRQHandler(void) {
  244. /* enter interrupt */
  245. rt_interrupt_enter();
  246. dma_rx_done_isr(&serial1);
  247. /* leave interrupt */
  248. rt_interrupt_leave();
  249. }
  250. #endif /* RT_USING_UART1 */
  251. #if defined(RT_USING_UART2)
  252. /* UART2 device driver structure */
  253. struct stm32_uart uart2 =
  254. {
  255. USART2,
  256. USART2_IRQn,
  257. {
  258. DMA1_Channel6,
  259. DMA1_FLAG_GL6,
  260. DMA1_Channel6_IRQn,
  261. 0,
  262. },
  263. };
  264. struct rt_serial_device serial2;
  265. void USART2_IRQHandler(void)
  266. {
  267. /* enter interrupt */
  268. rt_interrupt_enter();
  269. uart_isr(&serial2);
  270. /* leave interrupt */
  271. rt_interrupt_leave();
  272. }
  273. void DMA1_Channel6_IRQHandler(void) {
  274. /* enter interrupt */
  275. rt_interrupt_enter();
  276. dma_rx_done_isr(&serial2);
  277. /* leave interrupt */
  278. rt_interrupt_leave();
  279. }
  280. #endif /* RT_USING_UART2 */
  281. #if defined(RT_USING_UART3)
  282. /* UART3 device driver structure */
  283. struct stm32_uart uart3 =
  284. {
  285. USART3,
  286. USART3_IRQn,
  287. {
  288. DMA1_Channel3,
  289. DMA1_FLAG_GL3,
  290. DMA1_Channel3_IRQn,
  291. 0,
  292. },
  293. };
  294. struct rt_serial_device serial3;
  295. void USART3_IRQHandler(void)
  296. {
  297. /* enter interrupt */
  298. rt_interrupt_enter();
  299. uart_isr(&serial3);
  300. /* leave interrupt */
  301. rt_interrupt_leave();
  302. }
  303. void DMA1_Channel3_IRQHandler(void) {
  304. /* enter interrupt */
  305. rt_interrupt_enter();
  306. dma_rx_done_isr(&serial3);
  307. /* leave interrupt */
  308. rt_interrupt_leave();
  309. }
  310. #endif /* RT_USING_UART3 */
  311. #if defined(RT_USING_UART4)
  312. /* UART4 device driver structure */
  313. struct stm32_uart uart4 =
  314. {
  315. UART4,
  316. UART4_IRQn,
  317. {
  318. DMA2_Channel3,
  319. DMA2_FLAG_GL3,
  320. DMA2_Channel3_IRQn,
  321. 0,
  322. },
  323. };
  324. struct rt_serial_device serial4;
  325. void UART4_IRQHandler(void)
  326. {
  327. /* enter interrupt */
  328. rt_interrupt_enter();
  329. uart_isr(&serial4);
  330. /* leave interrupt */
  331. rt_interrupt_leave();
  332. }
  333. void DMA2_Channel3_IRQHandler(void) {
  334. /* enter interrupt */
  335. rt_interrupt_enter();
  336. dma_rx_done_isr(&serial4);
  337. /* leave interrupt */
  338. rt_interrupt_leave();
  339. }
  340. #endif /* RT_USING_UART4 */
  341. static void RCC_Configuration(void)
  342. {
  343. #if defined(RT_USING_UART1)
  344. /* Enable UART GPIO clocks */
  345. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOA | RCC_APB2Periph_AFIO, ENABLE);
  346. /* Enable UART clock */
  347. RCC_APB2PeriphClockCmd(RCC_APB2Periph_USART1, ENABLE);
  348. #endif /* RT_USING_UART1 */
  349. #if defined(RT_USING_UART2)
  350. /* Enable UART GPIO clocks */
  351. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOA | RCC_APB2Periph_AFIO, ENABLE);
  352. /* Enable UART clock */
  353. RCC_APB1PeriphClockCmd(RCC_APB1Periph_USART2, ENABLE);
  354. #endif /* RT_USING_UART2 */
  355. #if defined(RT_USING_UART3)
  356. /* Enable UART GPIO clocks */
  357. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOB | RCC_APB2Periph_AFIO, ENABLE);
  358. /* Enable UART clock */
  359. RCC_APB1PeriphClockCmd(RCC_APB1Periph_USART3, ENABLE);
  360. #endif /* RT_USING_UART3 */
  361. #if defined(RT_USING_UART4)
  362. /* Enable UART GPIO clocks */
  363. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOC | RCC_APB2Periph_AFIO, ENABLE);
  364. /* Enable UART clock */
  365. RCC_APB1PeriphClockCmd(RCC_APB1Periph_UART4, ENABLE);
  366. #endif /* RT_USING_UART4 */
  367. }
  368. static void GPIO_Configuration(void)
  369. {
  370. GPIO_InitTypeDef GPIO_InitStructure;
  371. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_2MHz;
  372. #if defined(RT_USING_UART1)
  373. /* Configure USART Rx/tx PIN */
  374. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  375. GPIO_InitStructure.GPIO_Pin = UART1_GPIO_RX;
  376. GPIO_Init(UART1_GPIO, &GPIO_InitStructure);
  377. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  378. GPIO_InitStructure.GPIO_Pin = UART1_GPIO_TX;
  379. GPIO_Init(UART1_GPIO, &GPIO_InitStructure);
  380. #endif /* RT_USING_UART1 */
  381. #if defined(RT_USING_UART2)
  382. /* Configure USART Rx/tx PIN */
  383. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  384. GPIO_InitStructure.GPIO_Pin = UART2_GPIO_RX;
  385. GPIO_Init(UART2_GPIO, &GPIO_InitStructure);
  386. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  387. GPIO_InitStructure.GPIO_Pin = UART2_GPIO_TX;
  388. GPIO_Init(UART2_GPIO, &GPIO_InitStructure);
  389. #endif /* RT_USING_UART2 */
  390. #if defined(RT_USING_UART3)
  391. /* Configure USART Rx/tx PIN */
  392. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  393. GPIO_InitStructure.GPIO_Pin = UART3_GPIO_RX;
  394. GPIO_Init(UART3_GPIO, &GPIO_InitStructure);
  395. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  396. GPIO_InitStructure.GPIO_Pin = UART3_GPIO_TX;
  397. GPIO_Init(UART3_GPIO, &GPIO_InitStructure);
  398. #endif /* RT_USING_UART3 */
  399. #if defined(RT_USING_UART4)
  400. /* Configure USART Rx/tx PIN */
  401. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  402. GPIO_InitStructure.GPIO_Pin = UART4_GPIO_RX;
  403. GPIO_Init(UART4_GPIO, &GPIO_InitStructure);
  404. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  405. GPIO_InitStructure.GPIO_Pin = UART4_GPIO_TX;
  406. GPIO_Init(UART4_GPIO, &GPIO_InitStructure);
  407. #endif /* RT_USING_UART4 */
  408. }
  409. static void NVIC_Configuration(struct stm32_uart* uart)
  410. {
  411. NVIC_InitTypeDef NVIC_InitStructure;
  412. /* Enable the USART1 Interrupt */
  413. NVIC_InitStructure.NVIC_IRQChannel = uart->irq;
  414. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
  415. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 0;
  416. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  417. NVIC_Init(&NVIC_InitStructure);
  418. }
  419. static void DMA_Configuration(struct rt_serial_device *serial) {
  420. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  421. struct rt_serial_rx_fifo *rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  422. DMA_InitTypeDef DMA_InitStructure;
  423. NVIC_InitTypeDef NVIC_InitStructure;
  424. /* enable transmit idle interrupt */
  425. USART_ITConfig(uart->uart_device, USART_IT_IDLE , ENABLE);
  426. /* DMA clock enable */
  427. RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA1, ENABLE);
  428. RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA2, ENABLE);
  429. /* rx dma config */
  430. DMA_DeInit(uart->dma.rx_ch);
  431. DMA_InitStructure.DMA_PeripheralBaseAddr = (uint32_t)&(uart->uart_device->DR);
  432. DMA_InitStructure.DMA_MemoryBaseAddr = (uint32_t) rx_fifo->buffer;
  433. DMA_InitStructure.DMA_DIR = DMA_DIR_PeripheralSRC;
  434. DMA_InitStructure.DMA_BufferSize = serial->config.bufsz;
  435. DMA_InitStructure.DMA_PeripheralInc = DMA_PeripheralInc_Disable;
  436. DMA_InitStructure.DMA_MemoryInc = DMA_MemoryInc_Enable;
  437. DMA_InitStructure.DMA_PeripheralDataSize = DMA_PeripheralDataSize_Byte;
  438. DMA_InitStructure.DMA_MemoryDataSize = DMA_MemoryDataSize_Byte;
  439. DMA_InitStructure.DMA_Mode = DMA_Mode_Normal;
  440. DMA_InitStructure.DMA_Priority = DMA_Priority_High;
  441. DMA_InitStructure.DMA_M2M = DMA_M2M_Disable;
  442. DMA_Init(uart->dma.rx_ch, &DMA_InitStructure);
  443. DMA_ClearFlag(uart->dma.rx_gl_flag);
  444. DMA_ITConfig(uart->dma.rx_ch, DMA_IT_TC, ENABLE);
  445. USART_DMACmd(uart->uart_device, USART_DMAReq_Rx, ENABLE);
  446. DMA_Cmd(uart->dma.rx_ch, ENABLE);
  447. /* rx dma interrupt config */
  448. NVIC_InitStructure.NVIC_IRQChannel = uart->dma.rx_irq_ch;
  449. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
  450. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 1;
  451. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  452. NVIC_Init(&NVIC_InitStructure);
  453. }
  454. void rt_hw_usart_init(void)
  455. {
  456. struct stm32_uart* uart;
  457. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  458. RCC_Configuration();
  459. GPIO_Configuration();
  460. #if defined(RT_USING_UART1)
  461. uart = &uart1;
  462. config.baud_rate = BAUD_RATE_115200;
  463. serial1.ops = &stm32_uart_ops;
  464. serial1.config = config;
  465. NVIC_Configuration(uart);
  466. /* register UART1 device */
  467. rt_hw_serial_register(&serial1, "uart1",
  468. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_DMA_RX,
  469. uart);
  470. #endif /* RT_USING_UART1 */
  471. #if defined(RT_USING_UART2)
  472. uart = &uart2;
  473. config.baud_rate = BAUD_RATE_115200;
  474. serial2.ops = &stm32_uart_ops;
  475. serial2.config = config;
  476. NVIC_Configuration(uart);
  477. /* register UART2 device */
  478. rt_hw_serial_register(&serial2, "uart2",
  479. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_DMA_RX,
  480. uart);
  481. #endif /* RT_USING_UART2 */
  482. #if defined(RT_USING_UART3)
  483. uart = &uart3;
  484. config.baud_rate = BAUD_RATE_115200;
  485. serial3.ops = &stm32_uart_ops;
  486. serial3.config = config;
  487. NVIC_Configuration(uart);
  488. /* register UART3 device */
  489. rt_hw_serial_register(&serial3, "uart3",
  490. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_DMA_RX,
  491. uart);
  492. #endif /* RT_USING_UART3 */
  493. #if defined(RT_USING_UART4)
  494. uart = &uart4;
  495. config.baud_rate = BAUD_RATE_115200;
  496. serial4.ops = &stm32_uart_ops;
  497. serial4.config = config;
  498. NVIC_Configuration(uart);
  499. /* register UART4 device */
  500. rt_hw_serial_register(&serial4, "uart4",
  501. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_DMA_RX,
  502. uart);
  503. #endif /* RT_USING_UART4 */
  504. }