drv_gpio.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 balanceTWK first version
  9. * 2019-04-23 WillianChan Fix GPIO serial number disorder
  10. * 2020-06-16 thread-liu add STM32MP1
  11. * 2020-09-01 thread-liu add GPIOZ
  12. * 2020-09-18 geniusgogo optimization design pin-index algorithm
  13. */
  14. #include <board.h>
  15. #include "drv_gpio.h"
  16. #ifdef RT_USING_PIN
  17. #define PIN_NUM(port, no) (((((port) & 0xFu) << 4) | ((no) & 0xFu)))
  18. #define PIN_PORT(pin) ((uint8_t)(((pin) >> 4) & 0xFu))
  19. #define PIN_NO(pin) ((uint8_t)((pin) & 0xFu))
  20. #define PIN_STPORT(pin) ((GPIO_TypeDef *)(GPIOA_BASE + (0x400u * PIN_PORT(pin))))
  21. #define PIN_STPIN(pin) ((uint16_t)(1u << PIN_NO(pin)))
  22. #if defined(GPIOZ)
  23. #define __STM32_PORT_MAX 12u
  24. #elif defined(GPIOK)
  25. #define __STM32_PORT_MAX 11u
  26. #elif defined(GPIOJ)
  27. #define __STM32_PORT_MAX 10u
  28. #elif defined(GPIOI)
  29. #define __STM32_PORT_MAX 9u
  30. #elif defined(GPIOH)
  31. #define __STM32_PORT_MAX 8u
  32. #elif defined(GPIOG)
  33. #define __STM32_PORT_MAX 7u
  34. #elif defined(GPIOF)
  35. #define __STM32_PORT_MAX 6u
  36. #elif defined(GPIOE)
  37. #define __STM32_PORT_MAX 5u
  38. #elif defined(GPIOD)
  39. #define __STM32_PORT_MAX 4u
  40. #elif defined(GPIOC)
  41. #define __STM32_PORT_MAX 3u
  42. #elif defined(GPIOB)
  43. #define __STM32_PORT_MAX 2u
  44. #elif defined(GPIOA)
  45. #define __STM32_PORT_MAX 1u
  46. #else
  47. #define __STM32_PORT_MAX 0u
  48. #error Unsupported STM32 GPIO peripheral.
  49. #endif
  50. #define PIN_STPORT_MAX __STM32_PORT_MAX
  51. static const struct pin_irq_map pin_irq_map[] =
  52. {
  53. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32L0) || defined(SOC_SERIES_STM32G0)
  54. {GPIO_PIN_0, EXTI0_1_IRQn},
  55. {GPIO_PIN_1, EXTI0_1_IRQn},
  56. {GPIO_PIN_2, EXTI2_3_IRQn},
  57. {GPIO_PIN_3, EXTI2_3_IRQn},
  58. {GPIO_PIN_4, EXTI4_15_IRQn},
  59. {GPIO_PIN_5, EXTI4_15_IRQn},
  60. {GPIO_PIN_6, EXTI4_15_IRQn},
  61. {GPIO_PIN_7, EXTI4_15_IRQn},
  62. {GPIO_PIN_8, EXTI4_15_IRQn},
  63. {GPIO_PIN_9, EXTI4_15_IRQn},
  64. {GPIO_PIN_10, EXTI4_15_IRQn},
  65. {GPIO_PIN_11, EXTI4_15_IRQn},
  66. {GPIO_PIN_12, EXTI4_15_IRQn},
  67. {GPIO_PIN_13, EXTI4_15_IRQn},
  68. {GPIO_PIN_14, EXTI4_15_IRQn},
  69. {GPIO_PIN_15, EXTI4_15_IRQn},
  70. #elif defined(SOC_SERIES_STM32MP1)
  71. {GPIO_PIN_0, EXTI0_IRQn},
  72. {GPIO_PIN_1, EXTI1_IRQn},
  73. {GPIO_PIN_2, EXTI2_IRQn},
  74. {GPIO_PIN_3, EXTI3_IRQn},
  75. {GPIO_PIN_4, EXTI4_IRQn},
  76. {GPIO_PIN_5, EXTI5_IRQn},
  77. {GPIO_PIN_6, EXTI6_IRQn},
  78. {GPIO_PIN_7, EXTI7_IRQn},
  79. {GPIO_PIN_8, EXTI8_IRQn},
  80. {GPIO_PIN_9, EXTI9_IRQn},
  81. {GPIO_PIN_10, EXTI10_IRQn},
  82. {GPIO_PIN_11, EXTI11_IRQn},
  83. {GPIO_PIN_12, EXTI12_IRQn},
  84. {GPIO_PIN_13, EXTI13_IRQn},
  85. {GPIO_PIN_14, EXTI14_IRQn},
  86. {GPIO_PIN_15, EXTI15_IRQn},
  87. #else
  88. {GPIO_PIN_0, EXTI0_IRQn},
  89. {GPIO_PIN_1, EXTI1_IRQn},
  90. {GPIO_PIN_2, EXTI2_IRQn},
  91. {GPIO_PIN_3, EXTI3_IRQn},
  92. {GPIO_PIN_4, EXTI4_IRQn},
  93. {GPIO_PIN_5, EXTI9_5_IRQn},
  94. {GPIO_PIN_6, EXTI9_5_IRQn},
  95. {GPIO_PIN_7, EXTI9_5_IRQn},
  96. {GPIO_PIN_8, EXTI9_5_IRQn},
  97. {GPIO_PIN_9, EXTI9_5_IRQn},
  98. {GPIO_PIN_10, EXTI15_10_IRQn},
  99. {GPIO_PIN_11, EXTI15_10_IRQn},
  100. {GPIO_PIN_12, EXTI15_10_IRQn},
  101. {GPIO_PIN_13, EXTI15_10_IRQn},
  102. {GPIO_PIN_14, EXTI15_10_IRQn},
  103. {GPIO_PIN_15, EXTI15_10_IRQn},
  104. #endif
  105. };
  106. static struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  107. {
  108. {-1, 0, RT_NULL, RT_NULL},
  109. {-1, 0, RT_NULL, RT_NULL},
  110. {-1, 0, RT_NULL, RT_NULL},
  111. {-1, 0, RT_NULL, RT_NULL},
  112. {-1, 0, RT_NULL, RT_NULL},
  113. {-1, 0, RT_NULL, RT_NULL},
  114. {-1, 0, RT_NULL, RT_NULL},
  115. {-1, 0, RT_NULL, RT_NULL},
  116. {-1, 0, RT_NULL, RT_NULL},
  117. {-1, 0, RT_NULL, RT_NULL},
  118. {-1, 0, RT_NULL, RT_NULL},
  119. {-1, 0, RT_NULL, RT_NULL},
  120. {-1, 0, RT_NULL, RT_NULL},
  121. {-1, 0, RT_NULL, RT_NULL},
  122. {-1, 0, RT_NULL, RT_NULL},
  123. {-1, 0, RT_NULL, RT_NULL},
  124. };
  125. static uint32_t pin_irq_enable_mask = 0;
  126. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  127. static rt_base_t stm32_pin_get(const char *name)
  128. {
  129. rt_base_t pin = 0;
  130. int hw_port_num, hw_pin_num = 0;
  131. int i, name_len;
  132. name_len = rt_strlen(name);
  133. if ((name_len < 4) || (name_len >= 6))
  134. {
  135. return -RT_EINVAL;
  136. }
  137. if ((name[0] != 'P') || (name[2] != '.'))
  138. {
  139. return -RT_EINVAL;
  140. }
  141. if ((name[1] >= 'A') && (name[1] <= 'Z'))
  142. {
  143. hw_port_num = (int)(name[1] - 'A');
  144. }
  145. else
  146. {
  147. return -RT_EINVAL;
  148. }
  149. for (i = 3; i < name_len; i++)
  150. {
  151. hw_pin_num *= 10;
  152. hw_pin_num += name[i] - '0';
  153. }
  154. pin = PIN_NUM(hw_port_num, hw_pin_num);
  155. return pin;
  156. }
  157. static void stm32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  158. {
  159. GPIO_TypeDef *gpio_port;
  160. uint16_t gpio_pin;
  161. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  162. {
  163. gpio_port = PIN_STPORT(pin);
  164. gpio_pin = PIN_STPIN(pin);
  165. HAL_GPIO_WritePin(gpio_port, gpio_pin, (GPIO_PinState)value);
  166. }
  167. }
  168. static int stm32_pin_read(rt_device_t dev, rt_base_t pin)
  169. {
  170. GPIO_TypeDef *gpio_port;
  171. uint16_t gpio_pin;
  172. int value = PIN_LOW;
  173. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  174. {
  175. gpio_port = PIN_STPORT(pin);
  176. gpio_pin = PIN_STPIN(pin);
  177. value = HAL_GPIO_ReadPin(gpio_port, gpio_pin);
  178. }
  179. return value;
  180. }
  181. static void stm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  182. {
  183. GPIO_InitTypeDef GPIO_InitStruct;
  184. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  185. {
  186. return;
  187. }
  188. /* Configure GPIO_InitStructure */
  189. GPIO_InitStruct.Pin = PIN_STPIN(pin);
  190. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  191. GPIO_InitStruct.Pull = GPIO_NOPULL;
  192. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  193. if (mode == PIN_MODE_OUTPUT)
  194. {
  195. /* output setting */
  196. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  197. GPIO_InitStruct.Pull = GPIO_NOPULL;
  198. }
  199. else if (mode == PIN_MODE_INPUT)
  200. {
  201. /* input setting: not pull. */
  202. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  203. GPIO_InitStruct.Pull = GPIO_NOPULL;
  204. }
  205. else if (mode == PIN_MODE_INPUT_PULLUP)
  206. {
  207. /* input setting: pull up. */
  208. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  209. GPIO_InitStruct.Pull = GPIO_PULLUP;
  210. }
  211. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  212. {
  213. /* input setting: pull down. */
  214. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  215. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  216. }
  217. else if (mode == PIN_MODE_OUTPUT_OD)
  218. {
  219. /* output setting: od. */
  220. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_OD;
  221. GPIO_InitStruct.Pull = GPIO_NOPULL;
  222. }
  223. HAL_GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  224. }
  225. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  226. {
  227. int i;
  228. for (i = 0; i < 32; i++)
  229. {
  230. if ((0x01 << i) == bit)
  231. {
  232. return i;
  233. }
  234. }
  235. return -1;
  236. }
  237. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  238. {
  239. rt_int32_t mapindex = bit2bitno(pinbit);
  240. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  241. {
  242. return RT_NULL;
  243. }
  244. return &pin_irq_map[mapindex];
  245. };
  246. static rt_err_t stm32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  247. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  248. {
  249. rt_base_t level;
  250. rt_int32_t irqindex = -1;
  251. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  252. {
  253. return -RT_ENOSYS;
  254. }
  255. irqindex = bit2bitno(PIN_STPIN(pin));
  256. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  257. {
  258. return RT_ENOSYS;
  259. }
  260. level = rt_hw_interrupt_disable();
  261. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  262. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  263. pin_irq_hdr_tab[irqindex].mode == mode &&
  264. pin_irq_hdr_tab[irqindex].args == args)
  265. {
  266. rt_hw_interrupt_enable(level);
  267. return RT_EOK;
  268. }
  269. if (pin_irq_hdr_tab[irqindex].pin != -1)
  270. {
  271. rt_hw_interrupt_enable(level);
  272. return RT_EBUSY;
  273. }
  274. pin_irq_hdr_tab[irqindex].pin = pin;
  275. pin_irq_hdr_tab[irqindex].hdr = hdr;
  276. pin_irq_hdr_tab[irqindex].mode = mode;
  277. pin_irq_hdr_tab[irqindex].args = args;
  278. rt_hw_interrupt_enable(level);
  279. return RT_EOK;
  280. }
  281. static rt_err_t stm32_pin_dettach_irq(struct rt_device *device, rt_int32_t pin)
  282. {
  283. rt_base_t level;
  284. rt_int32_t irqindex = -1;
  285. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  286. {
  287. return -RT_ENOSYS;
  288. }
  289. irqindex = bit2bitno(PIN_STPIN(pin));
  290. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  291. {
  292. return RT_ENOSYS;
  293. }
  294. level = rt_hw_interrupt_disable();
  295. if (pin_irq_hdr_tab[irqindex].pin == -1)
  296. {
  297. rt_hw_interrupt_enable(level);
  298. return RT_EOK;
  299. }
  300. pin_irq_hdr_tab[irqindex].pin = -1;
  301. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  302. pin_irq_hdr_tab[irqindex].mode = 0;
  303. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  304. rt_hw_interrupt_enable(level);
  305. return RT_EOK;
  306. }
  307. static rt_err_t stm32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  308. rt_uint32_t enabled)
  309. {
  310. const struct pin_irq_map *irqmap;
  311. rt_base_t level;
  312. rt_int32_t irqindex = -1;
  313. GPIO_InitTypeDef GPIO_InitStruct;
  314. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  315. {
  316. return -RT_ENOSYS;
  317. }
  318. if (enabled == PIN_IRQ_ENABLE)
  319. {
  320. irqindex = bit2bitno(PIN_STPIN(pin));
  321. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  322. {
  323. return RT_ENOSYS;
  324. }
  325. level = rt_hw_interrupt_disable();
  326. if (pin_irq_hdr_tab[irqindex].pin == -1)
  327. {
  328. rt_hw_interrupt_enable(level);
  329. return RT_ENOSYS;
  330. }
  331. irqmap = &pin_irq_map[irqindex];
  332. /* Configure GPIO_InitStructure */
  333. GPIO_InitStruct.Pin = PIN_STPIN(pin);
  334. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  335. switch (pin_irq_hdr_tab[irqindex].mode)
  336. {
  337. case PIN_IRQ_MODE_RISING:
  338. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  339. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING;
  340. break;
  341. case PIN_IRQ_MODE_FALLING:
  342. GPIO_InitStruct.Pull = GPIO_PULLUP;
  343. GPIO_InitStruct.Mode = GPIO_MODE_IT_FALLING;
  344. break;
  345. case PIN_IRQ_MODE_RISING_FALLING:
  346. GPIO_InitStruct.Pull = GPIO_NOPULL;
  347. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING_FALLING;
  348. break;
  349. }
  350. HAL_GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  351. HAL_NVIC_SetPriority(irqmap->irqno, 5, 0);
  352. HAL_NVIC_EnableIRQ(irqmap->irqno);
  353. pin_irq_enable_mask |= irqmap->pinbit;
  354. rt_hw_interrupt_enable(level);
  355. }
  356. else if (enabled == PIN_IRQ_DISABLE)
  357. {
  358. irqmap = get_pin_irq_map(PIN_STPIN(pin));
  359. if (irqmap == RT_NULL)
  360. {
  361. return RT_ENOSYS;
  362. }
  363. level = rt_hw_interrupt_disable();
  364. HAL_GPIO_DeInit(PIN_STPORT(pin), PIN_STPIN(pin));
  365. pin_irq_enable_mask &= ~irqmap->pinbit;
  366. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0)
  367. if ((irqmap->pinbit >= GPIO_PIN_0) && (irqmap->pinbit <= GPIO_PIN_1))
  368. {
  369. if (!(pin_irq_enable_mask & (GPIO_PIN_0 | GPIO_PIN_1)))
  370. {
  371. HAL_NVIC_DisableIRQ(irqmap->irqno);
  372. }
  373. }
  374. else if ((irqmap->pinbit >= GPIO_PIN_2) && (irqmap->pinbit <= GPIO_PIN_3))
  375. {
  376. if (!(pin_irq_enable_mask & (GPIO_PIN_2 | GPIO_PIN_3)))
  377. {
  378. HAL_NVIC_DisableIRQ(irqmap->irqno);
  379. }
  380. }
  381. else if ((irqmap->pinbit >= GPIO_PIN_4) && (irqmap->pinbit <= GPIO_PIN_15))
  382. {
  383. if (!(pin_irq_enable_mask & (GPIO_PIN_4 | GPIO_PIN_5 | GPIO_PIN_6 | GPIO_PIN_7 | GPIO_PIN_8 | GPIO_PIN_9 |
  384. GPIO_PIN_10 | GPIO_PIN_11 | GPIO_PIN_12 | GPIO_PIN_13 | GPIO_PIN_14 | GPIO_PIN_15)))
  385. {
  386. HAL_NVIC_DisableIRQ(irqmap->irqno);
  387. }
  388. }
  389. else
  390. {
  391. HAL_NVIC_DisableIRQ(irqmap->irqno);
  392. }
  393. #else
  394. if ((irqmap->pinbit >= GPIO_PIN_5) && (irqmap->pinbit <= GPIO_PIN_9))
  395. {
  396. if (!(pin_irq_enable_mask & (GPIO_PIN_5 | GPIO_PIN_6 | GPIO_PIN_7 | GPIO_PIN_8 | GPIO_PIN_9)))
  397. {
  398. HAL_NVIC_DisableIRQ(irqmap->irqno);
  399. }
  400. }
  401. else if ((irqmap->pinbit >= GPIO_PIN_10) && (irqmap->pinbit <= GPIO_PIN_15))
  402. {
  403. if (!(pin_irq_enable_mask & (GPIO_PIN_10 | GPIO_PIN_11 | GPIO_PIN_12 | GPIO_PIN_13 | GPIO_PIN_14 | GPIO_PIN_15)))
  404. {
  405. HAL_NVIC_DisableIRQ(irqmap->irqno);
  406. }
  407. }
  408. else
  409. {
  410. HAL_NVIC_DisableIRQ(irqmap->irqno);
  411. }
  412. #endif
  413. rt_hw_interrupt_enable(level);
  414. }
  415. else
  416. {
  417. return -RT_ENOSYS;
  418. }
  419. return RT_EOK;
  420. }
  421. const static struct rt_pin_ops _stm32_pin_ops =
  422. {
  423. stm32_pin_mode,
  424. stm32_pin_write,
  425. stm32_pin_read,
  426. stm32_pin_attach_irq,
  427. stm32_pin_dettach_irq,
  428. stm32_pin_irq_enable,
  429. stm32_pin_get,
  430. };
  431. rt_inline void pin_irq_hdr(int irqno)
  432. {
  433. if (pin_irq_hdr_tab[irqno].hdr)
  434. {
  435. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  436. }
  437. }
  438. #if defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32MP1)
  439. void HAL_GPIO_EXTI_Rising_Callback(uint16_t GPIO_Pin)
  440. {
  441. pin_irq_hdr(bit2bitno(GPIO_Pin));
  442. }
  443. void HAL_GPIO_EXTI_Falling_Callback(uint16_t GPIO_Pin)
  444. {
  445. pin_irq_hdr(bit2bitno(GPIO_Pin));
  446. }
  447. #else
  448. void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin)
  449. {
  450. pin_irq_hdr(bit2bitno(GPIO_Pin));
  451. }
  452. #endif
  453. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32L0)
  454. void EXTI0_1_IRQHandler(void)
  455. {
  456. rt_interrupt_enter();
  457. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  458. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  459. rt_interrupt_leave();
  460. }
  461. void EXTI2_3_IRQHandler(void)
  462. {
  463. rt_interrupt_enter();
  464. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  465. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  466. rt_interrupt_leave();
  467. }
  468. void EXTI4_15_IRQHandler(void)
  469. {
  470. rt_interrupt_enter();
  471. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  472. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  473. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  474. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  475. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  476. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  477. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  478. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  479. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  480. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  481. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  482. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  483. rt_interrupt_leave();
  484. }
  485. #elif defined(SOC_STM32MP157A)
  486. void EXTI0_IRQHandler(void)
  487. {
  488. rt_interrupt_enter();
  489. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  490. rt_interrupt_leave();
  491. }
  492. void EXTI1_IRQHandler(void)
  493. {
  494. rt_interrupt_enter();
  495. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  496. rt_interrupt_leave();
  497. }
  498. void EXTI2_IRQHandler(void)
  499. {
  500. rt_interrupt_enter();
  501. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  502. rt_interrupt_leave();
  503. }
  504. void EXTI3_IRQHandler(void)
  505. {
  506. rt_interrupt_enter();
  507. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  508. rt_interrupt_leave();
  509. }
  510. void EXTI4_IRQHandler(void)
  511. {
  512. rt_interrupt_enter();
  513. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  514. rt_interrupt_leave();
  515. }
  516. void EXTI5_IRQHandler(void)
  517. {
  518. rt_interrupt_enter();
  519. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  520. rt_interrupt_leave();
  521. }
  522. void EXTI6_IRQHandler(void)
  523. {
  524. rt_interrupt_enter();
  525. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  526. rt_interrupt_leave();
  527. }
  528. void EXTI7_IRQHandler(void)
  529. {
  530. rt_interrupt_enter();
  531. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  532. rt_interrupt_leave();
  533. }
  534. void EXTI8_IRQHandler(void)
  535. {
  536. rt_interrupt_enter();
  537. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  538. rt_interrupt_leave();
  539. }
  540. void EXTI9_IRQHandler(void)
  541. {
  542. rt_interrupt_enter();
  543. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  544. rt_interrupt_leave();
  545. }
  546. void EXTI10_IRQHandler(void)
  547. {
  548. rt_interrupt_enter();
  549. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  550. rt_interrupt_leave();
  551. }
  552. void EXTI11_IRQHandler(void)
  553. {
  554. rt_interrupt_enter();
  555. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  556. rt_interrupt_leave();
  557. }
  558. void EXTI12_IRQHandler(void)
  559. {
  560. rt_interrupt_enter();
  561. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  562. rt_interrupt_leave();
  563. }
  564. void EXTI13_IRQHandler(void)
  565. {
  566. rt_interrupt_enter();
  567. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  568. rt_interrupt_leave();
  569. }
  570. void EXTI14_IRQHandler(void)
  571. {
  572. rt_interrupt_enter();
  573. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  574. rt_interrupt_leave();
  575. }
  576. void EXTI15_IRQHandler(void)
  577. {
  578. rt_interrupt_enter();
  579. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  580. rt_interrupt_leave();
  581. }
  582. #else
  583. void EXTI0_IRQHandler(void)
  584. {
  585. rt_interrupt_enter();
  586. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  587. rt_interrupt_leave();
  588. }
  589. void EXTI1_IRQHandler(void)
  590. {
  591. rt_interrupt_enter();
  592. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  593. rt_interrupt_leave();
  594. }
  595. void EXTI2_IRQHandler(void)
  596. {
  597. rt_interrupt_enter();
  598. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  599. rt_interrupt_leave();
  600. }
  601. void EXTI3_IRQHandler(void)
  602. {
  603. rt_interrupt_enter();
  604. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  605. rt_interrupt_leave();
  606. }
  607. void EXTI4_IRQHandler(void)
  608. {
  609. rt_interrupt_enter();
  610. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  611. rt_interrupt_leave();
  612. }
  613. void EXTI9_5_IRQHandler(void)
  614. {
  615. rt_interrupt_enter();
  616. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  617. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  618. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  619. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  620. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  621. rt_interrupt_leave();
  622. }
  623. void EXTI15_10_IRQHandler(void)
  624. {
  625. rt_interrupt_enter();
  626. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  627. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  628. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  629. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  630. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  631. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  632. rt_interrupt_leave();
  633. }
  634. #endif
  635. int rt_hw_pin_init(void)
  636. {
  637. #if defined(__HAL_RCC_GPIOA_CLK_ENABLE)
  638. __HAL_RCC_GPIOA_CLK_ENABLE();
  639. #endif
  640. #if defined(__HAL_RCC_GPIOB_CLK_ENABLE)
  641. __HAL_RCC_GPIOB_CLK_ENABLE();
  642. #endif
  643. #if defined(__HAL_RCC_GPIOC_CLK_ENABLE)
  644. __HAL_RCC_GPIOC_CLK_ENABLE();
  645. #endif
  646. #if defined(__HAL_RCC_GPIOD_CLK_ENABLE)
  647. __HAL_RCC_GPIOD_CLK_ENABLE();
  648. #endif
  649. #if defined(__HAL_RCC_GPIOE_CLK_ENABLE)
  650. __HAL_RCC_GPIOE_CLK_ENABLE();
  651. #endif
  652. #if defined(__HAL_RCC_GPIOF_CLK_ENABLE)
  653. __HAL_RCC_GPIOF_CLK_ENABLE();
  654. #endif
  655. #if defined(__HAL_RCC_GPIOG_CLK_ENABLE)
  656. #ifdef SOC_SERIES_STM32L4
  657. HAL_PWREx_EnableVddIO2();
  658. #endif
  659. __HAL_RCC_GPIOG_CLK_ENABLE();
  660. #endif
  661. #if defined(__HAL_RCC_GPIOH_CLK_ENABLE)
  662. __HAL_RCC_GPIOH_CLK_ENABLE();
  663. #endif
  664. #if defined(__HAL_RCC_GPIOI_CLK_ENABLE)
  665. __HAL_RCC_GPIOI_CLK_ENABLE();
  666. #endif
  667. #if defined(__HAL_RCC_GPIOJ_CLK_ENABLE)
  668. __HAL_RCC_GPIOJ_CLK_ENABLE();
  669. #endif
  670. #if defined(__HAL_RCC_GPIOK_CLK_ENABLE)
  671. __HAL_RCC_GPIOK_CLK_ENABLE();
  672. #endif
  673. return rt_device_pin_register("pin", &_stm32_pin_ops, RT_NULL);
  674. }
  675. #endif /* RT_USING_PIN */