usart.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2009-01-05 Bernard the first version
  9. * 2010-03-29 Bernard remove interrupt Tx and DMA Rx mode
  10. * 2013-05-13 aozima update for kehong-lingtai.
  11. * 2015-01-31 armink make sure the serial transmit complete in putc()
  12. * 2016-05-13 armink add DMA Rx mode
  13. * 2017-01-19 aubr.cool add interrupt Tx mode
  14. * 2017-04-13 aubr.cool correct Rx parity err
  15. */
  16. #include "stm32f10x.h"
  17. #include "usart.h"
  18. #include "board.h"
  19. #include <rtdevice.h>
  20. /* USART1 */
  21. #define UART1_GPIO_TX GPIO_Pin_9
  22. #define UART1_GPIO_RX GPIO_Pin_10
  23. #define UART1_GPIO GPIOA
  24. /* USART2 */
  25. #define UART2_GPIO_TX GPIO_Pin_2
  26. #define UART2_GPIO_RX GPIO_Pin_3
  27. #define UART2_GPIO GPIOA
  28. /* USART3_REMAP[1:0] = 00 */
  29. #define UART3_GPIO_TX GPIO_Pin_10
  30. #define UART3_GPIO_RX GPIO_Pin_11
  31. #define UART3_GPIO GPIOB
  32. /* USART4 */
  33. #define UART4_GPIO_TX GPIO_Pin_10
  34. #define UART4_GPIO_RX GPIO_Pin_11
  35. #define UART4_GPIO GPIOC
  36. /* STM32 uart driver */
  37. struct stm32_uart
  38. {
  39. USART_TypeDef *uart_device;
  40. IRQn_Type irq;
  41. struct stm32_uart_dma
  42. {
  43. /* dma channel */
  44. DMA_Channel_TypeDef *rx_ch;
  45. /* dma global flag */
  46. uint32_t rx_gl_flag;
  47. /* dma irq channel */
  48. uint8_t rx_irq_ch;
  49. /* setting receive len */
  50. rt_size_t setting_recv_len;
  51. /* last receive index */
  52. rt_size_t last_recv_index;
  53. } dma;
  54. };
  55. static void DMA_Configuration(struct rt_serial_device *serial);
  56. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  57. {
  58. struct stm32_uart* uart;
  59. USART_InitTypeDef USART_InitStructure;
  60. RT_ASSERT(serial != RT_NULL);
  61. RT_ASSERT(cfg != RT_NULL);
  62. uart = (struct stm32_uart *)serial->parent.user_data;
  63. USART_InitStructure.USART_BaudRate = cfg->baud_rate;
  64. if (cfg->data_bits == DATA_BITS_8){
  65. USART_InitStructure.USART_WordLength = USART_WordLength_8b;
  66. } else if (cfg->data_bits == DATA_BITS_9) {
  67. USART_InitStructure.USART_WordLength = USART_WordLength_9b;
  68. }
  69. if (cfg->stop_bits == STOP_BITS_1){
  70. USART_InitStructure.USART_StopBits = USART_StopBits_1;
  71. } else if (cfg->stop_bits == STOP_BITS_2){
  72. USART_InitStructure.USART_StopBits = USART_StopBits_2;
  73. }
  74. if (cfg->parity == PARITY_NONE){
  75. USART_InitStructure.USART_Parity = USART_Parity_No;
  76. } else if (cfg->parity == PARITY_ODD) {
  77. USART_InitStructure.USART_Parity = USART_Parity_Odd;
  78. } else if (cfg->parity == PARITY_EVEN) {
  79. USART_InitStructure.USART_Parity = USART_Parity_Even;
  80. }
  81. USART_InitStructure.USART_HardwareFlowControl = USART_HardwareFlowControl_None;
  82. USART_InitStructure.USART_Mode = USART_Mode_Rx | USART_Mode_Tx;
  83. USART_Init(uart->uart_device, &USART_InitStructure);
  84. /* Enable USART */
  85. USART_Cmd(uart->uart_device, ENABLE);
  86. return RT_EOK;
  87. }
  88. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  89. {
  90. struct stm32_uart* uart;
  91. rt_uint32_t ctrl_arg = (rt_uint32_t)(arg);
  92. RT_ASSERT(serial != RT_NULL);
  93. uart = (struct stm32_uart *)serial->parent.user_data;
  94. switch (cmd)
  95. {
  96. /* disable interrupt */
  97. case RT_DEVICE_CTRL_CLR_INT:
  98. /* disable rx irq */
  99. UART_DISABLE_IRQ(uart->irq);
  100. /* disable interrupt */
  101. USART_ITConfig(uart->uart_device, USART_IT_RXNE, DISABLE);
  102. break;
  103. /* enable interrupt */
  104. case RT_DEVICE_CTRL_SET_INT:
  105. /* enable rx irq */
  106. UART_ENABLE_IRQ(uart->irq);
  107. /* enable interrupt */
  108. USART_ITConfig(uart->uart_device, USART_IT_RXNE, ENABLE);
  109. break;
  110. /* USART config */
  111. case RT_DEVICE_CTRL_CONFIG :
  112. if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX) {
  113. DMA_Configuration(serial);
  114. }
  115. break;
  116. }
  117. return RT_EOK;
  118. }
  119. static int stm32_putc(struct rt_serial_device *serial, char c)
  120. {
  121. struct stm32_uart* uart;
  122. RT_ASSERT(serial != RT_NULL);
  123. uart = (struct stm32_uart *)serial->parent.user_data;
  124. if (serial->parent.open_flag & RT_DEVICE_FLAG_INT_TX)
  125. {
  126. if (!(uart->uart_device->SR & USART_FLAG_TXE))
  127. {
  128. USART_ITConfig(uart->uart_device, USART_IT_TC, ENABLE);
  129. return -1;
  130. }
  131. uart->uart_device->DR = c;
  132. USART_ITConfig(uart->uart_device, USART_IT_TC, ENABLE);
  133. }
  134. else
  135. {
  136. USART_ClearFlag(uart->uart_device,USART_FLAG_TC);
  137. uart->uart_device->DR = c;
  138. while (!(uart->uart_device->SR & USART_FLAG_TC));
  139. }
  140. return 1;
  141. }
  142. static int stm32_getc(struct rt_serial_device *serial)
  143. {
  144. int ch;
  145. struct stm32_uart* uart;
  146. RT_ASSERT(serial != RT_NULL);
  147. uart = (struct stm32_uart *)serial->parent.user_data;
  148. ch = -1;
  149. if (uart->uart_device->SR & USART_FLAG_RXNE)
  150. {
  151. ch = uart->uart_device->DR & 0xff;
  152. }
  153. return ch;
  154. }
  155. /**
  156. * Serial port receive idle process. This need add to uart idle ISR.
  157. *
  158. * @param serial serial device
  159. */
  160. static void dma_uart_rx_idle_isr(struct rt_serial_device *serial) {
  161. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  162. rt_size_t recv_total_index, recv_len;
  163. rt_base_t level;
  164. /* disable interrupt */
  165. level = rt_hw_interrupt_disable();
  166. recv_total_index = uart->dma.setting_recv_len - DMA_GetCurrDataCounter(uart->dma.rx_ch);
  167. recv_len = recv_total_index - uart->dma.last_recv_index;
  168. uart->dma.last_recv_index = recv_total_index;
  169. /* enable interrupt */
  170. rt_hw_interrupt_enable(level);
  171. if (recv_len) rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  172. /* read a data for clear receive idle interrupt flag */
  173. USART_ReceiveData(uart->uart_device);
  174. DMA_ClearFlag(uart->dma.rx_gl_flag);
  175. }
  176. /**
  177. * DMA receive done process. This need add to DMA receive done ISR.
  178. *
  179. * @param serial serial device
  180. */
  181. static void dma_rx_done_isr(struct rt_serial_device *serial) {
  182. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  183. rt_size_t recv_len;
  184. rt_base_t level;
  185. /* disable interrupt */
  186. level = rt_hw_interrupt_disable();
  187. recv_len = uart->dma.setting_recv_len - uart->dma.last_recv_index;
  188. /* reset last recv index */
  189. uart->dma.last_recv_index = 0;
  190. /* enable interrupt */
  191. rt_hw_interrupt_enable(level);
  192. if (recv_len) rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  193. DMA_ClearFlag(uart->dma.rx_gl_flag);
  194. }
  195. /**
  196. * Uart common interrupt process. This need add to uart ISR.
  197. *
  198. * @param serial serial device
  199. */
  200. static void uart_isr(struct rt_serial_device *serial) {
  201. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  202. RT_ASSERT(uart != RT_NULL);
  203. if(USART_GetITStatus(uart->uart_device, USART_IT_RXNE) != RESET)
  204. {
  205. if(USART_GetFlagStatus(uart->uart_device, USART_FLAG_PE) == RESET)
  206. {
  207. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  208. }
  209. /* clear interrupt */
  210. USART_ClearITPendingBit(uart->uart_device, USART_IT_RXNE);
  211. }
  212. if(USART_GetITStatus(uart->uart_device, USART_IT_IDLE) != RESET)
  213. {
  214. dma_uart_rx_idle_isr(serial);
  215. }
  216. if (USART_GetITStatus(uart->uart_device, USART_IT_TC) != RESET)
  217. {
  218. /* clear interrupt */
  219. if(serial->parent.open_flag & RT_DEVICE_FLAG_INT_TX)
  220. {
  221. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DONE);
  222. }
  223. USART_ITConfig(uart->uart_device, USART_IT_TC, DISABLE);
  224. USART_ClearITPendingBit(uart->uart_device, USART_IT_TC);
  225. }
  226. if (USART_GetFlagStatus(uart->uart_device, USART_FLAG_ORE) == SET)
  227. {
  228. USART_ReceiveData(uart->uart_device);
  229. }
  230. }
  231. static const struct rt_uart_ops stm32_uart_ops =
  232. {
  233. stm32_configure,
  234. stm32_control,
  235. stm32_putc,
  236. stm32_getc,
  237. };
  238. #if defined(RT_USING_UART1)
  239. /* UART1 device driver structure */
  240. struct stm32_uart uart1 =
  241. {
  242. USART1,
  243. USART1_IRQn,
  244. {
  245. DMA1_Channel5,
  246. DMA1_FLAG_GL5,
  247. DMA1_Channel5_IRQn,
  248. 0,
  249. },
  250. };
  251. struct rt_serial_device serial1;
  252. void USART1_IRQHandler(void)
  253. {
  254. /* enter interrupt */
  255. rt_interrupt_enter();
  256. uart_isr(&serial1);
  257. /* leave interrupt */
  258. rt_interrupt_leave();
  259. }
  260. void DMA1_Channel5_IRQHandler(void) {
  261. /* enter interrupt */
  262. rt_interrupt_enter();
  263. dma_rx_done_isr(&serial1);
  264. /* leave interrupt */
  265. rt_interrupt_leave();
  266. }
  267. #endif /* RT_USING_UART1 */
  268. #if defined(RT_USING_UART2)
  269. /* UART2 device driver structure */
  270. struct stm32_uart uart2 =
  271. {
  272. USART2,
  273. USART2_IRQn,
  274. {
  275. DMA1_Channel6,
  276. DMA1_FLAG_GL6,
  277. DMA1_Channel6_IRQn,
  278. 0,
  279. },
  280. };
  281. struct rt_serial_device serial2;
  282. void USART2_IRQHandler(void)
  283. {
  284. /* enter interrupt */
  285. rt_interrupt_enter();
  286. uart_isr(&serial2);
  287. /* leave interrupt */
  288. rt_interrupt_leave();
  289. }
  290. void DMA1_Channel6_IRQHandler(void) {
  291. /* enter interrupt */
  292. rt_interrupt_enter();
  293. dma_rx_done_isr(&serial2);
  294. /* leave interrupt */
  295. rt_interrupt_leave();
  296. }
  297. #endif /* RT_USING_UART2 */
  298. #if defined(RT_USING_UART3)
  299. /* UART3 device driver structure */
  300. struct stm32_uart uart3 =
  301. {
  302. USART3,
  303. USART3_IRQn,
  304. {
  305. DMA1_Channel3,
  306. DMA1_FLAG_GL3,
  307. DMA1_Channel3_IRQn,
  308. 0,
  309. },
  310. };
  311. struct rt_serial_device serial3;
  312. void USART3_IRQHandler(void)
  313. {
  314. /* enter interrupt */
  315. rt_interrupt_enter();
  316. uart_isr(&serial3);
  317. /* leave interrupt */
  318. rt_interrupt_leave();
  319. }
  320. void DMA1_Channel3_IRQHandler(void) {
  321. /* enter interrupt */
  322. rt_interrupt_enter();
  323. dma_rx_done_isr(&serial3);
  324. /* leave interrupt */
  325. rt_interrupt_leave();
  326. }
  327. #endif /* RT_USING_UART3 */
  328. #if defined(RT_USING_UART4)
  329. /* UART4 device driver structure */
  330. struct stm32_uart uart4 =
  331. {
  332. UART4,
  333. UART4_IRQn,
  334. {
  335. DMA2_Channel3,
  336. DMA2_FLAG_GL3,
  337. DMA2_Channel3_IRQn,
  338. 0,
  339. },
  340. };
  341. struct rt_serial_device serial4;
  342. void UART4_IRQHandler(void)
  343. {
  344. /* enter interrupt */
  345. rt_interrupt_enter();
  346. uart_isr(&serial4);
  347. /* leave interrupt */
  348. rt_interrupt_leave();
  349. }
  350. void DMA2_Channel3_IRQHandler(void) {
  351. /* enter interrupt */
  352. rt_interrupt_enter();
  353. dma_rx_done_isr(&serial4);
  354. /* leave interrupt */
  355. rt_interrupt_leave();
  356. }
  357. #endif /* RT_USING_UART4 */
  358. static void RCC_Configuration(void)
  359. {
  360. #if defined(RT_USING_UART1)
  361. /* Enable UART GPIO clocks */
  362. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOA | RCC_APB2Periph_AFIO, ENABLE);
  363. /* Enable UART clock */
  364. RCC_APB2PeriphClockCmd(RCC_APB2Periph_USART1, ENABLE);
  365. #endif /* RT_USING_UART1 */
  366. #if defined(RT_USING_UART2)
  367. /* Enable UART GPIO clocks */
  368. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOA | RCC_APB2Periph_AFIO, ENABLE);
  369. /* Enable UART clock */
  370. RCC_APB1PeriphClockCmd(RCC_APB1Periph_USART2, ENABLE);
  371. #endif /* RT_USING_UART2 */
  372. #if defined(RT_USING_UART3)
  373. /* Enable UART GPIO clocks */
  374. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOB | RCC_APB2Periph_AFIO, ENABLE);
  375. /* Enable UART clock */
  376. RCC_APB1PeriphClockCmd(RCC_APB1Periph_USART3, ENABLE);
  377. #endif /* RT_USING_UART3 */
  378. #if defined(RT_USING_UART4)
  379. /* Enable UART GPIO clocks */
  380. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOC | RCC_APB2Periph_AFIO, ENABLE);
  381. /* Enable UART clock */
  382. RCC_APB1PeriphClockCmd(RCC_APB1Periph_UART4, ENABLE);
  383. #endif /* RT_USING_UART4 */
  384. }
  385. static void GPIO_Configuration(void)
  386. {
  387. GPIO_InitTypeDef GPIO_InitStructure;
  388. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_2MHz;
  389. #if defined(RT_USING_UART1)
  390. /* Configure USART Rx/tx PIN */
  391. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  392. GPIO_InitStructure.GPIO_Pin = UART1_GPIO_RX;
  393. GPIO_Init(UART1_GPIO, &GPIO_InitStructure);
  394. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  395. GPIO_InitStructure.GPIO_Pin = UART1_GPIO_TX;
  396. GPIO_Init(UART1_GPIO, &GPIO_InitStructure);
  397. #endif /* RT_USING_UART1 */
  398. #if defined(RT_USING_UART2)
  399. /* Configure USART Rx/tx PIN */
  400. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  401. GPIO_InitStructure.GPIO_Pin = UART2_GPIO_RX;
  402. GPIO_Init(UART2_GPIO, &GPIO_InitStructure);
  403. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  404. GPIO_InitStructure.GPIO_Pin = UART2_GPIO_TX;
  405. GPIO_Init(UART2_GPIO, &GPIO_InitStructure);
  406. #endif /* RT_USING_UART2 */
  407. #if defined(RT_USING_UART3)
  408. /* Configure USART Rx/tx PIN */
  409. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  410. GPIO_InitStructure.GPIO_Pin = UART3_GPIO_RX;
  411. GPIO_Init(UART3_GPIO, &GPIO_InitStructure);
  412. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  413. GPIO_InitStructure.GPIO_Pin = UART3_GPIO_TX;
  414. GPIO_Init(UART3_GPIO, &GPIO_InitStructure);
  415. #endif /* RT_USING_UART3 */
  416. #if defined(RT_USING_UART4)
  417. /* Configure USART Rx/tx PIN */
  418. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  419. GPIO_InitStructure.GPIO_Pin = UART4_GPIO_RX;
  420. GPIO_Init(UART4_GPIO, &GPIO_InitStructure);
  421. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  422. GPIO_InitStructure.GPIO_Pin = UART4_GPIO_TX;
  423. GPIO_Init(UART4_GPIO, &GPIO_InitStructure);
  424. #endif /* RT_USING_UART4 */
  425. }
  426. static void NVIC_Configuration(struct stm32_uart* uart)
  427. {
  428. NVIC_InitTypeDef NVIC_InitStructure;
  429. /* Enable the USART1 Interrupt */
  430. NVIC_InitStructure.NVIC_IRQChannel = uart->irq;
  431. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
  432. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 1;
  433. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  434. NVIC_Init(&NVIC_InitStructure);
  435. }
  436. static void DMA_Configuration(struct rt_serial_device *serial) {
  437. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  438. struct rt_serial_rx_fifo *rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  439. DMA_InitTypeDef DMA_InitStructure;
  440. NVIC_InitTypeDef NVIC_InitStructure;
  441. uart->dma.setting_recv_len = serial->config.bufsz;
  442. /* enable transmit idle interrupt */
  443. USART_ITConfig(uart->uart_device, USART_IT_IDLE , ENABLE);
  444. /* DMA clock enable */
  445. RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA1, ENABLE);
  446. RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA2, ENABLE);
  447. /* rx dma config */
  448. DMA_DeInit(uart->dma.rx_ch);
  449. DMA_InitStructure.DMA_PeripheralBaseAddr = (uint32_t)&(uart->uart_device->DR);
  450. DMA_InitStructure.DMA_MemoryBaseAddr = (uint32_t) rx_fifo->buffer;
  451. DMA_InitStructure.DMA_DIR = DMA_DIR_PeripheralSRC;
  452. DMA_InitStructure.DMA_BufferSize = serial->config.bufsz;
  453. DMA_InitStructure.DMA_PeripheralInc = DMA_PeripheralInc_Disable;
  454. DMA_InitStructure.DMA_MemoryInc = DMA_MemoryInc_Enable;
  455. DMA_InitStructure.DMA_PeripheralDataSize = DMA_PeripheralDataSize_Byte;
  456. DMA_InitStructure.DMA_MemoryDataSize = DMA_MemoryDataSize_Byte;
  457. DMA_InitStructure.DMA_Mode = DMA_Mode_Circular;
  458. DMA_InitStructure.DMA_Priority = DMA_Priority_High;
  459. DMA_InitStructure.DMA_M2M = DMA_M2M_Disable;
  460. DMA_Init(uart->dma.rx_ch, &DMA_InitStructure);
  461. DMA_ClearFlag(uart->dma.rx_gl_flag);
  462. DMA_ITConfig(uart->dma.rx_ch, DMA_IT_TC, ENABLE);
  463. USART_DMACmd(uart->uart_device, USART_DMAReq_Rx, ENABLE);
  464. DMA_Cmd(uart->dma.rx_ch, ENABLE);
  465. /* rx dma interrupt config */
  466. NVIC_InitStructure.NVIC_IRQChannel = uart->dma.rx_irq_ch;
  467. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
  468. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 0;
  469. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  470. NVIC_Init(&NVIC_InitStructure);
  471. }
  472. void rt_hw_usart_init(void)
  473. {
  474. struct stm32_uart* uart;
  475. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  476. RCC_Configuration();
  477. GPIO_Configuration();
  478. #if defined(RT_USING_UART1)
  479. uart = &uart1;
  480. config.baud_rate = BAUD_RATE_115200;
  481. serial1.ops = &stm32_uart_ops;
  482. serial1.config = config;
  483. NVIC_Configuration(uart);
  484. /* register UART1 device */
  485. rt_hw_serial_register(&serial1, "uart1",
  486. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  487. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  488. uart);
  489. #endif /* RT_USING_UART1 */
  490. #if defined(RT_USING_UART2)
  491. uart = &uart2;
  492. config.baud_rate = BAUD_RATE_115200;
  493. serial2.ops = &stm32_uart_ops;
  494. serial2.config = config;
  495. NVIC_Configuration(uart);
  496. /* register UART2 device */
  497. rt_hw_serial_register(&serial2, "uart2",
  498. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  499. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  500. uart);
  501. #endif /* RT_USING_UART2 */
  502. #if defined(RT_USING_UART3)
  503. uart = &uart3;
  504. config.baud_rate = BAUD_RATE_115200;
  505. serial3.ops = &stm32_uart_ops;
  506. serial3.config = config;
  507. NVIC_Configuration(uart);
  508. /* register UART3 device */
  509. rt_hw_serial_register(&serial3, "uart3",
  510. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  511. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  512. uart);
  513. #endif /* RT_USING_UART3 */
  514. #if defined(RT_USING_UART4)
  515. uart = &uart4;
  516. config.baud_rate = BAUD_RATE_115200;
  517. serial4.ops = &stm32_uart_ops;
  518. serial4.config = config;
  519. NVIC_Configuration(uart);
  520. /* register UART4 device */
  521. rt_hw_serial_register(&serial4, "uart4",
  522. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  523. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  524. uart);
  525. #endif /* RT_USING_UART4 */
  526. }