1
0

context_gcc.S 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. */
  10. #include "rtconfig.h"
  11. .section .text, "ax"
  12. #ifdef RT_USING_SMP
  13. #define rt_hw_interrupt_disable rt_hw_local_irq_disable
  14. #define rt_hw_interrupt_enable rt_hw_local_irq_enable
  15. #endif
  16. /*
  17. * rt_base_t rt_hw_interrupt_disable();
  18. */
  19. .globl rt_hw_interrupt_disable
  20. rt_hw_interrupt_disable:
  21. mrs r0, cpsr
  22. cpsid i
  23. bx lr
  24. /*
  25. * void rt_hw_interrupt_enable(rt_base_t level);
  26. */
  27. .globl rt_hw_interrupt_enable
  28. rt_hw_interrupt_enable:
  29. msr cpsr, r0
  30. bx lr
  31. /*
  32. * void rt_hw_context_switch_to(rt_uint32 to, struct rt_thread *to_thread);
  33. * r0 --> to (thread stack)
  34. * r1 --> to_thread
  35. */
  36. .globl rt_hw_context_switch_to
  37. rt_hw_context_switch_to:
  38. ldr sp, [r0] @ get new task stack pointer
  39. #ifdef RT_USING_SMP
  40. mov r0, r1
  41. bl rt_cpus_lock_status_restore
  42. #ifdef RT_USING_SMART
  43. bl rt_thread_self
  44. bl lwp_user_setting_restore
  45. #endif
  46. #else
  47. #ifdef RT_USING_SMART
  48. bl rt_thread_self
  49. mov r4, r0
  50. bl lwp_aspace_switch
  51. mov r0, r4
  52. bl lwp_user_setting_restore
  53. #endif
  54. #endif /*RT_USING_SMP*/
  55. b rt_hw_context_switch_exit
  56. .section .bss.share.isr
  57. _guest_switch_lvl:
  58. .word 0
  59. .globl vmm_virq_update
  60. .section .text.isr, "ax"
  61. /*
  62. * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to, struct rt_thread *to_thread);
  63. * r0 --> from (from_thread stack)
  64. * r1 --> to (to_thread stack)
  65. * r2 --> to_thread
  66. */
  67. .globl rt_hw_context_switch
  68. rt_hw_context_switch:
  69. stmfd sp!, {lr} @ push pc (lr should be pushed in place of PC)
  70. stmfd sp!, {r0-r12, lr} @ push lr & register file
  71. mrs r4, cpsr
  72. tst lr, #0x01
  73. orrne r4, r4, #0x20 @ it's thumb code
  74. stmfd sp!, {r4} @ push cpsr
  75. #ifdef RT_USING_SMART
  76. stmfd sp, {r13, r14}^ @ push usr_sp usr_lr
  77. sub sp, #8
  78. #endif
  79. #ifdef RT_USING_FPU
  80. /* fpu context */
  81. vmrs r6, fpexc
  82. tst r6, #(1<<30)
  83. beq 1f
  84. vstmdb sp!, {d0-d15}
  85. vstmdb sp!, {d16-d31}
  86. vmrs r5, fpscr
  87. stmfd sp!, {r5}
  88. 1:
  89. stmfd sp!, {r6}
  90. #endif
  91. str sp, [r0] @ store sp in preempted tasks TCB
  92. ldr sp, [r1] @ get new task stack pointer
  93. #ifdef RT_USING_SMP
  94. mov r0, r2
  95. bl rt_cpus_lock_status_restore
  96. #ifdef RT_USING_SMART
  97. bl rt_thread_self
  98. bl lwp_user_setting_restore
  99. #endif
  100. #else
  101. #ifdef RT_USING_SMART
  102. bl rt_thread_self
  103. mov r4, r0
  104. bl lwp_aspace_switch
  105. mov r0, r4
  106. bl lwp_user_setting_restore
  107. #endif
  108. #endif /*RT_USING_SMP*/
  109. b rt_hw_context_switch_exit
  110. /*
  111. * void rt_hw_context_switch_interrupt(rt_uint32 from, rt_uint32 to);
  112. */
  113. .equ Mode_USR, 0x10
  114. .equ Mode_FIQ, 0x11
  115. .equ Mode_IRQ, 0x12
  116. .equ Mode_SVC, 0x13
  117. .equ Mode_ABT, 0x17
  118. .equ Mode_UND, 0x1B
  119. .equ Mode_SYS, 0x1F
  120. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  121. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  122. .globl rt_thread_switch_interrupt_flag
  123. .globl rt_interrupt_from_thread
  124. .globl rt_interrupt_to_thread
  125. .globl rt_hw_context_switch_interrupt
  126. rt_hw_context_switch_interrupt:
  127. #ifdef RT_USING_SMP
  128. /* r0 :svc_mod context
  129. * r1 :addr of from_thread's sp
  130. * r2 :addr of to_thread's sp
  131. * r3 :to_thread's tcb
  132. */
  133. #ifdef RT_USING_SMART
  134. push {r0 - r3, lr}
  135. #ifdef RT_USING_SMART
  136. bl rt_thread_self
  137. bl lwp_user_setting_save
  138. #endif
  139. pop {r0 - r3, lr}
  140. #endif
  141. str r0, [r1]
  142. ldr sp, [r2]
  143. mov r0, r3
  144. #ifdef RT_USING_SMART
  145. mov r4, r0
  146. #endif
  147. bl rt_cpus_lock_status_restore
  148. #ifdef RT_USING_SMART
  149. mov r0, r4
  150. bl lwp_user_setting_restore
  151. #endif
  152. b rt_hw_context_switch_exit
  153. #else /*RT_USING_SMP*/
  154. /* r0 :addr of from_thread's sp
  155. * r1 :addr of to_thread's sp
  156. * r2 :from_thread's tcb
  157. * r3 :to_thread's tcb
  158. */
  159. #ifdef RT_USING_SMART
  160. /* now to_thread(r3) not used */
  161. ldr ip, =rt_thread_switch_interrupt_flag
  162. ldr r3, [ip]
  163. cmp r3, #1
  164. beq _reswitch
  165. ldr r3, =rt_interrupt_from_thread @ set rt_interrupt_from_thread
  166. str r0, [r3]
  167. mov r3, #1 @ set rt_thread_switch_interrupt_flag to 1
  168. str r3, [ip]
  169. #ifdef RT_USING_SMART
  170. push {r1, lr}
  171. mov r0, r2
  172. bl lwp_user_setting_save
  173. pop {r1, lr}
  174. #endif
  175. _reswitch:
  176. ldr ip, =rt_interrupt_to_thread @ set rt_interrupt_to_thread
  177. str r1, [ip]
  178. bx lr
  179. #else
  180. /* now from_thread(r2) to_thread(r3) not used */
  181. ldr ip, =rt_thread_switch_interrupt_flag
  182. ldr r3, [ip]
  183. cmp r3, #1
  184. beq _reswitch
  185. ldr r3, =rt_interrupt_from_thread @ set rt_interrupt_from_thread
  186. str r0, [r3]
  187. mov r3, #1 @ set rt_thread_switch_interrupt_flag to 1
  188. str r3, [ip]
  189. _reswitch:
  190. ldr ip, =rt_interrupt_to_thread @ set rt_interrupt_to_thread
  191. str r1, [ip]
  192. bx lr
  193. #endif
  194. #endif /*RT_USING_SMP*/
  195. .global rt_hw_context_switch_exit
  196. rt_hw_context_switch_exit:
  197. #ifdef RT_USING_SMP
  198. #ifdef RT_USING_SIGNALS
  199. mov r0, sp
  200. cps #Mode_IRQ
  201. bl rt_signal_check
  202. cps #Mode_SVC
  203. mov sp, r0
  204. #endif
  205. #endif
  206. #ifdef RT_USING_FPU
  207. /* fpu context */
  208. ldmfd sp!, {r6}
  209. vmsr fpexc, r6
  210. tst r6, #(1<<30)
  211. beq 1f
  212. ldmfd sp!, {r5}
  213. vmsr fpscr, r5
  214. vldmia sp!, {d16-d31}
  215. vldmia sp!, {d0-d15}
  216. 1:
  217. #endif
  218. #ifdef RT_USING_SMART
  219. ldmfd sp, {r13, r14}^ /* usr_sp, usr_lr */
  220. add sp, #8
  221. #endif
  222. ldmfd sp!, {r1}
  223. msr spsr_cxsf, r1 /* original mode */
  224. #ifdef RT_USING_SMART
  225. and r1, #0x1f
  226. cmp r1, #0x10
  227. bne 1f
  228. ldmfd sp!, {r0-r12,lr}
  229. ldmfd sp!, {lr}
  230. b arch_ret_to_user
  231. 1:
  232. #endif
  233. ldmfd sp!, {r0-r12,lr,pc}^ /* irq return */
  234. #ifdef RT_USING_FPU
  235. .global set_fpexc
  236. set_fpexc:
  237. vmsr fpexc, r0
  238. bx lr
  239. #endif