drv_wdt.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * Copyright (c) 2006-2020, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2020-06-08 hqfang the first version.
  9. *
  10. */
  11. #include "drv_wdt.h"
  12. #ifdef BSP_USING_WDT
  13. static rt_err_t gd32_wdog_close(rt_watchdog_t *wdt)
  14. {
  15. rt_uint32_t level;
  16. level = rt_hw_interrupt_disable();
  17. rcu_osci_off(RCU_IRC40K);
  18. rt_hw_interrupt_enable(level);
  19. return RT_EOK;
  20. }
  21. static rt_err_t gd32_wdog_open(rt_watchdog_t *wdt, rt_uint16_t oflag)
  22. {
  23. rt_uint32_t level;
  24. level = rt_hw_interrupt_disable();
  25. /* enable IRC40K */
  26. rcu_osci_on(RCU_IRC40K);
  27. /* wait till IRC40K is ready */
  28. while (SUCCESS != rcu_osci_stab_wait(RCU_IRC40K));
  29. fwdgt_counter_reload();
  30. fwdgt_enable();
  31. rt_hw_interrupt_enable(level);
  32. return RT_EOK;
  33. }
  34. static rt_err_t gd32_wdog_init(rt_watchdog_t *wdt)
  35. {
  36. /* confiure FWDGT counter clock: 40KHz(IRC40K) / 256 = 0.15625 KHz */
  37. fwdgt_config(FWDGT_RLD_RLD, FWDGT_PSC_DIV256);
  38. fwdgt_enable();
  39. return RT_EOK;
  40. }
  41. static rt_err_t gd32_wdog_refresh(rt_watchdog_t *wdt)
  42. {
  43. rt_uint32_t level;
  44. level = rt_hw_interrupt_disable();
  45. fwdgt_counter_reload();
  46. rt_hw_interrupt_enable(level);
  47. return RT_EOK;
  48. }
  49. /**
  50. * @function control wdog
  51. *
  52. * @param
  53. * wdt whick wdog used
  54. * cmd control wdog options
  55. * args argument of conrtol
  56. * @retval rt_err_t the status of control result
  57. *
  58. *
  59. */
  60. #define WDT_RELOAD_SECOND ((FWDGT_RLD & FWDGT_RLD_RLD) / 156)
  61. static rt_err_t gd32_wdog_control(rt_watchdog_t *wdt, int cmd, void *args)
  62. {
  63. RT_ASSERT(wdt != NULL);
  64. uint16_t reload_value;
  65. static uint16_t wdt_started = 0;
  66. static rt_tick_t last_tick = 0;
  67. switch (cmd)
  68. {
  69. case RT_DEVICE_CTRL_WDT_GET_TIMEOUT:
  70. {
  71. *(uint16_t *)args = WDT_RELOAD_SECOND;
  72. }
  73. break;
  74. case RT_DEVICE_CTRL_WDT_SET_TIMEOUT:
  75. {
  76. RT_ASSERT(*(uint16_t *)args != 0);
  77. reload_value = *(uint16_t *)args;
  78. // 6.4ms 1 tick, 1s -> 1000 / 6.4 = 625 / 4 ticks
  79. reload_value = ((uint32_t)reload_value * 625) / 4;
  80. fwdgt_write_enable();
  81. while (FWDGT_STAT & FWDGT_STAT_RUD);
  82. FWDGT_RLD = FWDGT_RLD_RLD & reload_value;
  83. fwdgt_write_disable();
  84. }
  85. break;
  86. case RT_DEVICE_CTRL_WDT_GET_TIMELEFT:
  87. *(uint16_t *)args = WDT_RELOAD_SECOND - \
  88. (rt_tick_get() - last_tick) / RT_TICK_PER_SECOND;
  89. break;
  90. case RT_DEVICE_CTRL_WDT_KEEPALIVE:
  91. {
  92. last_tick = rt_tick_get();
  93. gd32_wdog_refresh(wdt);
  94. }
  95. break;
  96. case RT_DEVICE_CTRL_WDT_START:
  97. {
  98. gd32_wdog_open(wdt, *(rt_uint32_t *)args);
  99. last_tick = rt_tick_get();
  100. wdt_started = 1;
  101. while (FWDGT_STAT & FWDGT_STAT_RUD);
  102. }
  103. break;
  104. case RT_DEVICE_CTRL_WDT_STOP:
  105. {
  106. gd32_wdog_close(wdt);
  107. wdt_started = 0;
  108. }
  109. break;
  110. default:
  111. return RT_EINVAL;
  112. }
  113. return RT_EOK;
  114. }
  115. static struct rt_watchdog_ops gd32_wdog_ops =
  116. {
  117. .init = gd32_wdog_init,
  118. .control = gd32_wdog_control,
  119. };
  120. static struct rt_watchdog_device gd32_wdt_device;
  121. int rt_hw_wdt_init(void)
  122. {
  123. int result = RT_EOK;
  124. rcu_osci_off(RCU_IRC40K);
  125. gd32_wdt_device.ops = &gd32_wdog_ops;
  126. result = rt_hw_watchdog_register(&gd32_wdt_device, "wdt", \
  127. RT_DEVICE_FLAG_RDWR, (void *)FWDGT);
  128. return result;
  129. }
  130. INIT_DEVICE_EXPORT(rt_hw_wdt_init);
  131. #endif /* BSP_USING_WDT */