drv_gpio.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. *
  7. * Change Logs:
  8. * Date Author Notes
  9. * 2017-10-20 ZYH the first version
  10. * 2017-11-15 ZYH update to 3.0.0
  11. */
  12. #include <rthw.h>
  13. #include <rtdevice.h>
  14. #include <board.h>
  15. #include <rtthread.h>
  16. #ifdef RT_USING_PIN
  17. #define __STM32_PIN(index, gpio, gpio_index) (gpio | gpio_index)
  18. #define __STM32_PIN_DEFAULT 0
  19. #define A (1U << 8)
  20. #define B (2U << 8)
  21. #define C (3U << 8)
  22. #define D (4U << 8)
  23. #define E (5U << 8)
  24. #define F (6U << 8)
  25. #define G (7U << 8)
  26. #define H (8U << 8)
  27. #define I (9U << 8)
  28. #define J (10U << 8)
  29. #define K (11U << 8)
  30. static GPIO_TypeDef * get_st_gpio(rt_uint16_t gpio_pin)
  31. {
  32. switch(gpio_pin & 0xFF00)
  33. {
  34. case A:
  35. #ifdef GPIOA
  36. return GPIOA;
  37. #endif
  38. case B:
  39. #ifdef GPIOB
  40. return GPIOB;
  41. #endif
  42. case C:
  43. #ifdef GPIOC
  44. return GPIOC;
  45. #endif
  46. case D:
  47. #ifdef GPIOD
  48. return GPIOD;
  49. #endif
  50. case E:
  51. #ifdef GPIOE
  52. return GPIOE;
  53. #endif
  54. case F:
  55. #ifdef GPIOF
  56. return GPIOF;
  57. #endif
  58. case G:
  59. #ifdef GPIOG
  60. return GPIOG;
  61. #endif
  62. case H:
  63. #ifdef GPIOH
  64. return GPIOH;
  65. #endif
  66. case I:
  67. #ifdef GPIOI
  68. return GPIOI;
  69. #endif
  70. case J:
  71. #ifdef GPIOJ
  72. return GPIOJ;
  73. #endif
  74. case K:
  75. #ifdef GPIOK
  76. return GPIOK;
  77. #endif
  78. default:
  79. return RT_NULL;
  80. }
  81. }
  82. #define get_st_pin(gpio_pin) (0x01 << (gpio_pin&0xFF))
  83. static void drv_clock_enable(rt_uint16_t gpio_pin)
  84. {
  85. switch(gpio_pin & 0xFF00)
  86. {
  87. case A:
  88. #ifdef __HAL_RCC_GPIOA_CLK_ENABLE
  89. __HAL_RCC_GPIOA_CLK_ENABLE();
  90. #endif
  91. break;
  92. case B:
  93. #ifdef __HAL_RCC_GPIOB_CLK_ENABLE
  94. __HAL_RCC_GPIOB_CLK_ENABLE();
  95. #endif
  96. break;
  97. case C:
  98. #ifdef __HAL_RCC_GPIOC_CLK_ENABLE
  99. __HAL_RCC_GPIOC_CLK_ENABLE();
  100. #endif
  101. break;
  102. case D:
  103. #ifdef __HAL_RCC_GPIOD_CLK_ENABLE
  104. __HAL_RCC_GPIOD_CLK_ENABLE();
  105. #endif
  106. break;
  107. case E:
  108. #ifdef __HAL_RCC_GPIOE_CLK_ENABLE
  109. __HAL_RCC_GPIOE_CLK_ENABLE();
  110. #endif
  111. break;
  112. case F:
  113. #ifdef __HAL_RCC_GPIOF_CLK_ENABLE
  114. __HAL_RCC_GPIOF_CLK_ENABLE();
  115. #endif
  116. break;
  117. case G:
  118. #ifdef __HAL_RCC_GPIOG_CLK_ENABLE
  119. __HAL_RCC_GPIOG_CLK_ENABLE();
  120. #endif
  121. break;
  122. case H:
  123. #ifdef __HAL_RCC_GPIOH_CLK_ENABLE
  124. __HAL_RCC_GPIOH_CLK_ENABLE();
  125. #endif
  126. break;
  127. case I:
  128. #ifdef __HAL_RCC_GPIOI_CLK_ENABLE
  129. __HAL_RCC_GPIOI_CLK_ENABLE();
  130. #endif
  131. break;
  132. case J:
  133. #ifdef __HAL_RCC_GPIOJ_CLK_ENABLE
  134. __HAL_RCC_GPIOJ_CLK_ENABLE();
  135. #endif
  136. break;
  137. case K:
  138. #ifdef __HAL_RCC_GPIOK_CLK_ENABLE
  139. __HAL_RCC_GPIOK_CLK_ENABLE();
  140. #endif
  141. break;
  142. default:
  143. break;
  144. }
  145. }
  146. /* STM32 GPIO driver */
  147. static const rt_uint16_t pins[] =
  148. {
  149. #if (STM32F10X_PIN_NUMBERS == 36)
  150. __STM32_PIN_DEFAULT,
  151. __STM32_PIN_DEFAULT,
  152. __STM32_PIN_DEFAULT,
  153. __STM32_PIN_DEFAULT,
  154. __STM32_PIN_DEFAULT,
  155. __STM32_PIN_DEFAULT,
  156. __STM32_PIN_DEFAULT,
  157. __STM32_PIN(7, A, 0),
  158. __STM32_PIN(8, A, 1),
  159. __STM32_PIN(9, A, 2),
  160. __STM32_PIN(10, A, 3),
  161. __STM32_PIN(11, A, 4),
  162. __STM32_PIN(12, A, 5),
  163. __STM32_PIN(13, A, 6),
  164. __STM32_PIN(14, A, 7),
  165. __STM32_PIN(15, B, 0),
  166. __STM32_PIN(16, B, 1),
  167. __STM32_PIN(17, B, 2),
  168. __STM32_PIN_DEFAULT,
  169. __STM32_PIN_DEFAULT,
  170. __STM32_PIN(20, A, 8),
  171. __STM32_PIN(21, A, 9),
  172. __STM32_PIN(22, A, 10),
  173. __STM32_PIN(23, A, 11),
  174. __STM32_PIN(24, A, 12),
  175. __STM32_PIN(25, A, 13),
  176. __STM32_PIN_DEFAULT,
  177. __STM32_PIN_DEFAULT,
  178. __STM32_PIN(28, A, 14),
  179. __STM32_PIN(29, A, 15),
  180. __STM32_PIN(30, B, 3),
  181. __STM32_PIN(31, B, 4),
  182. __STM32_PIN(32, B, 5),
  183. __STM32_PIN(33, B, 6),
  184. __STM32_PIN(34, B, 7),
  185. __STM32_PIN_DEFAULT,
  186. __STM32_PIN_DEFAULT,
  187. #endif
  188. #if (STM32F10X_PIN_NUMBERS == 48)
  189. __STM32_PIN_DEFAULT,
  190. __STM32_PIN_DEFAULT,
  191. __STM32_PIN(2, C, 13),
  192. __STM32_PIN(3, C, 14),
  193. __STM32_PIN(4, C, 15),
  194. __STM32_PIN_DEFAULT,
  195. __STM32_PIN_DEFAULT,
  196. __STM32_PIN_DEFAULT,
  197. __STM32_PIN_DEFAULT,
  198. __STM32_PIN_DEFAULT,
  199. __STM32_PIN(10, A, 0),
  200. __STM32_PIN(11, A, 1),
  201. __STM32_PIN(12, A, 2),
  202. __STM32_PIN(13, A, 3),
  203. __STM32_PIN(14, A, 4),
  204. __STM32_PIN(15, A, 5),
  205. __STM32_PIN(16, A, 6),
  206. __STM32_PIN(17, A, 7),
  207. __STM32_PIN(18, B, 0),
  208. __STM32_PIN(19, B, 1),
  209. __STM32_PIN(20, B, 2),
  210. __STM32_PIN(21, B, 10),
  211. __STM32_PIN(22, B, 11),
  212. __STM32_PIN_DEFAULT,
  213. __STM32_PIN_DEFAULT,
  214. __STM32_PIN(25, B, 12),
  215. __STM32_PIN(26, B, 13),
  216. __STM32_PIN(27, B, 14),
  217. __STM32_PIN(28, B, 15),
  218. __STM32_PIN(29, A, 8),
  219. __STM32_PIN(30, A, 9),
  220. __STM32_PIN(31, A, 10),
  221. __STM32_PIN(32, A, 11),
  222. __STM32_PIN(33, A, 12),
  223. __STM32_PIN(34, A, 13),
  224. __STM32_PIN_DEFAULT,
  225. __STM32_PIN_DEFAULT,
  226. __STM32_PIN(37, A, 14),
  227. __STM32_PIN(38, A, 15),
  228. __STM32_PIN(39, B, 3),
  229. __STM32_PIN(40, B, 4),
  230. __STM32_PIN(41, B, 5),
  231. __STM32_PIN(42, B, 6),
  232. __STM32_PIN(43, B, 7),
  233. __STM32_PIN_DEFAULT,
  234. __STM32_PIN(45, B, 8),
  235. __STM32_PIN(46, B, 9),
  236. __STM32_PIN_DEFAULT,
  237. __STM32_PIN_DEFAULT,
  238. #endif
  239. #if (STM32F10X_PIN_NUMBERS == 64)
  240. __STM32_PIN_DEFAULT,
  241. __STM32_PIN_DEFAULT,
  242. __STM32_PIN(2, C, 13),
  243. __STM32_PIN(3, C, 14),
  244. __STM32_PIN(4, C, 15),
  245. __STM32_PIN(5, D, 0),
  246. __STM32_PIN(6, D, 1),
  247. __STM32_PIN_DEFAULT,
  248. __STM32_PIN(8, C, 0),
  249. __STM32_PIN(9, C, 1),
  250. __STM32_PIN(10, C, 2),
  251. __STM32_PIN(11, C, 3),
  252. __STM32_PIN_DEFAULT,
  253. __STM32_PIN_DEFAULT,
  254. __STM32_PIN(14, A, 0),
  255. __STM32_PIN(15, A, 1),
  256. __STM32_PIN(16, A, 2),
  257. __STM32_PIN(17, A, 3),
  258. __STM32_PIN_DEFAULT,
  259. __STM32_PIN_DEFAULT,
  260. __STM32_PIN(20, A, 4),
  261. __STM32_PIN(21, A, 5),
  262. __STM32_PIN(22, A, 6),
  263. __STM32_PIN(23, A, 7),
  264. __STM32_PIN(24, C, 4),
  265. __STM32_PIN(25, C, 5),
  266. __STM32_PIN(26, B, 0),
  267. __STM32_PIN(27, B, 1),
  268. __STM32_PIN(28, B, 2),
  269. __STM32_PIN(29, B, 10),
  270. __STM32_PIN(30, B, 11),
  271. __STM32_PIN_DEFAULT,
  272. __STM32_PIN_DEFAULT,
  273. __STM32_PIN(33, B, 12),
  274. __STM32_PIN(34, B, 13),
  275. __STM32_PIN(35, B, 14),
  276. __STM32_PIN(36, B, 15),
  277. __STM32_PIN(37, C, 6),
  278. __STM32_PIN(38, C, 7),
  279. __STM32_PIN(39, C, 8),
  280. __STM32_PIN(40, C, 9),
  281. __STM32_PIN(41, A, 8),
  282. __STM32_PIN(42, A, 9),
  283. __STM32_PIN(43, A, 10),
  284. __STM32_PIN(44, A, 11),
  285. __STM32_PIN(45, A, 12),
  286. __STM32_PIN(46, A, 13),
  287. __STM32_PIN_DEFAULT,
  288. __STM32_PIN_DEFAULT,
  289. __STM32_PIN(49, A, 14),
  290. __STM32_PIN(50, A, 15),
  291. __STM32_PIN(51, C, 10),
  292. __STM32_PIN(52, C, 11),
  293. __STM32_PIN(53, C, 12),
  294. __STM32_PIN(54, D, 2),
  295. __STM32_PIN(55, B, 3),
  296. __STM32_PIN(56, B, 4),
  297. __STM32_PIN(57, B, 5),
  298. __STM32_PIN(58, B, 6),
  299. __STM32_PIN(59, B, 7),
  300. __STM32_PIN_DEFAULT,
  301. __STM32_PIN(61, B, 8),
  302. __STM32_PIN(62, B, 9),
  303. __STM32_PIN_DEFAULT,
  304. __STM32_PIN_DEFAULT,
  305. #endif
  306. #if (STM32F10X_PIN_NUMBERS == 100)
  307. __STM32_PIN_DEFAULT,
  308. __STM32_PIN(1, E, 2),
  309. __STM32_PIN(2, E, 3),
  310. __STM32_PIN(3, E, 4),
  311. __STM32_PIN(4, E, 5),
  312. __STM32_PIN(5, E, 6),
  313. __STM32_PIN_DEFAULT,
  314. __STM32_PIN(7, C, 13),
  315. __STM32_PIN(8, C, 14),
  316. __STM32_PIN(9, C, 15),
  317. __STM32_PIN_DEFAULT,
  318. __STM32_PIN_DEFAULT,
  319. __STM32_PIN_DEFAULT,
  320. __STM32_PIN_DEFAULT,
  321. __STM32_PIN_DEFAULT,
  322. __STM32_PIN(15, C, 0),
  323. __STM32_PIN(16, C, 1),
  324. __STM32_PIN(17, C, 2),
  325. __STM32_PIN(18, C, 3),
  326. __STM32_PIN_DEFAULT,
  327. __STM32_PIN_DEFAULT,
  328. __STM32_PIN_DEFAULT,
  329. __STM32_PIN_DEFAULT,
  330. __STM32_PIN(23, A, 0),
  331. __STM32_PIN(24, A, 1),
  332. __STM32_PIN(25, A, 2),
  333. __STM32_PIN(26, A, 3),
  334. __STM32_PIN_DEFAULT,
  335. __STM32_PIN_DEFAULT,
  336. __STM32_PIN(29, A, 4),
  337. __STM32_PIN(30, A, 5),
  338. __STM32_PIN(31, A, 6),
  339. __STM32_PIN(32, A, 7),
  340. __STM32_PIN(33, C, 4),
  341. __STM32_PIN(34, C, 5),
  342. __STM32_PIN(35, B, 0),
  343. __STM32_PIN(36, B, 1),
  344. __STM32_PIN(37, B, 2),
  345. __STM32_PIN(38, E, 7),
  346. __STM32_PIN(39, E, 8),
  347. __STM32_PIN(40, E, 9),
  348. __STM32_PIN(41, E, 10),
  349. __STM32_PIN(42, E, 11),
  350. __STM32_PIN(43, E, 12),
  351. __STM32_PIN(44, E, 13),
  352. __STM32_PIN(45, E, 14),
  353. __STM32_PIN(46, E, 15),
  354. __STM32_PIN(47, B, 10),
  355. __STM32_PIN(48, B, 11),
  356. __STM32_PIN_DEFAULT,
  357. __STM32_PIN_DEFAULT,
  358. __STM32_PIN(51, B, 12),
  359. __STM32_PIN(52, B, 13),
  360. __STM32_PIN(53, B, 14),
  361. __STM32_PIN(54, B, 15),
  362. __STM32_PIN(55, D, 8),
  363. __STM32_PIN(56, D, 9),
  364. __STM32_PIN(57, D, 10),
  365. __STM32_PIN(58, D, 11),
  366. __STM32_PIN(59, D, 12),
  367. __STM32_PIN(60, D, 13),
  368. __STM32_PIN(61, D, 14),
  369. __STM32_PIN(62, D, 15),
  370. __STM32_PIN(63, C, 6),
  371. __STM32_PIN(64, C, 7),
  372. __STM32_PIN(65, C, 8),
  373. __STM32_PIN(66, C, 9),
  374. __STM32_PIN(67, A, 8),
  375. __STM32_PIN(68, A, 9),
  376. __STM32_PIN(69, A, 10),
  377. __STM32_PIN(70, A, 11),
  378. __STM32_PIN(71, A, 12),
  379. __STM32_PIN(72, A, 13),
  380. __STM32_PIN_DEFAULT,
  381. __STM32_PIN_DEFAULT,
  382. __STM32_PIN_DEFAULT,
  383. __STM32_PIN(76, A, 14),
  384. __STM32_PIN(77, A, 15),
  385. __STM32_PIN(78, C, 10),
  386. __STM32_PIN(79, C, 11),
  387. __STM32_PIN(80, C, 12),
  388. __STM32_PIN(81, D, 0),
  389. __STM32_PIN(82, D, 1),
  390. __STM32_PIN(83, D, 2),
  391. __STM32_PIN(84, D, 3),
  392. __STM32_PIN(85, D, 4),
  393. __STM32_PIN(86, D, 5),
  394. __STM32_PIN(87, D, 6),
  395. __STM32_PIN(88, D, 7),
  396. __STM32_PIN(89, B, 3),
  397. __STM32_PIN(90, B, 4),
  398. __STM32_PIN(91, B, 5),
  399. __STM32_PIN(92, B, 6),
  400. __STM32_PIN(93, B, 7),
  401. __STM32_PIN_DEFAULT,
  402. __STM32_PIN(95, B, 8),
  403. __STM32_PIN(96, B, 9),
  404. __STM32_PIN(97, E, 0),
  405. __STM32_PIN(98, E, 1),
  406. __STM32_PIN_DEFAULT,
  407. __STM32_PIN_DEFAULT,
  408. #endif
  409. #if (STM32F10X_PIN_NUMBERS == 144)
  410. __STM32_PIN_DEFAULT,
  411. __STM32_PIN(1, E, 2),
  412. __STM32_PIN(2, E, 3),
  413. __STM32_PIN(3, E, 4),
  414. __STM32_PIN(4, E, 5),
  415. __STM32_PIN(5, E, 6),
  416. __STM32_PIN_DEFAULT,
  417. __STM32_PIN(7, C, 13),
  418. __STM32_PIN(8, C, 14),
  419. __STM32_PIN(9, C, 15),
  420. __STM32_PIN(10, F, 0),
  421. __STM32_PIN(11, F, 1),
  422. __STM32_PIN(12, F, 2),
  423. __STM32_PIN(13, F, 3),
  424. __STM32_PIN(14, F, 4),
  425. __STM32_PIN(15, F, 5),
  426. __STM32_PIN_DEFAULT,
  427. __STM32_PIN_DEFAULT,
  428. __STM32_PIN(18, F, 6),
  429. __STM32_PIN(19, F, 7),
  430. __STM32_PIN(20, F, 8),
  431. __STM32_PIN(21, F, 9),
  432. __STM32_PIN(22, F, 10),
  433. __STM32_PIN_DEFAULT,
  434. __STM32_PIN_DEFAULT,
  435. __STM32_PIN_DEFAULT,
  436. __STM32_PIN(26, C, 0),
  437. __STM32_PIN(27, C, 1),
  438. __STM32_PIN(28, C, 2),
  439. __STM32_PIN(29, C, 3),
  440. __STM32_PIN_DEFAULT,
  441. __STM32_PIN_DEFAULT,
  442. __STM32_PIN_DEFAULT,
  443. __STM32_PIN_DEFAULT,
  444. __STM32_PIN(34, A, 0),
  445. __STM32_PIN(35, A, 1),
  446. __STM32_PIN(36, A, 2),
  447. __STM32_PIN(37, A, 3),
  448. __STM32_PIN_DEFAULT,
  449. __STM32_PIN_DEFAULT,
  450. __STM32_PIN(40, A, 4),
  451. __STM32_PIN(41, A, 5),
  452. __STM32_PIN(42, A, 6),
  453. __STM32_PIN(43, A, 7),
  454. __STM32_PIN(44, C, 4),
  455. __STM32_PIN(45, C, 5),
  456. __STM32_PIN(46, B, 0),
  457. __STM32_PIN(47, B, 1),
  458. __STM32_PIN(48, B, 2),
  459. __STM32_PIN(49, F, 11),
  460. __STM32_PIN(50, F, 12),
  461. __STM32_PIN_DEFAULT,
  462. __STM32_PIN_DEFAULT,
  463. __STM32_PIN(53, F, 13),
  464. __STM32_PIN(54, F, 14),
  465. __STM32_PIN(55, F, 15),
  466. __STM32_PIN(56, G, 0),
  467. __STM32_PIN(57, G, 1),
  468. __STM32_PIN(58, E, 7),
  469. __STM32_PIN(59, E, 8),
  470. __STM32_PIN(60, E, 9),
  471. __STM32_PIN_DEFAULT,
  472. __STM32_PIN_DEFAULT,
  473. __STM32_PIN(63, E, 10),
  474. __STM32_PIN(64, E, 11),
  475. __STM32_PIN(65, E, 12),
  476. __STM32_PIN(66, E, 13),
  477. __STM32_PIN(67, E, 14),
  478. __STM32_PIN(68, E, 15),
  479. __STM32_PIN(69, B, 10),
  480. __STM32_PIN(70, B, 11),
  481. __STM32_PIN_DEFAULT,
  482. __STM32_PIN_DEFAULT,
  483. __STM32_PIN(73, B, 12),
  484. __STM32_PIN(74, B, 13),
  485. __STM32_PIN(75, B, 14),
  486. __STM32_PIN(76, B, 15),
  487. __STM32_PIN(77, D, 8),
  488. __STM32_PIN(78, D, 9),
  489. __STM32_PIN(79, D, 10),
  490. __STM32_PIN(80, D, 11),
  491. __STM32_PIN(81, D, 12),
  492. __STM32_PIN(82, D, 13),
  493. __STM32_PIN_DEFAULT,
  494. __STM32_PIN_DEFAULT,
  495. __STM32_PIN(85, D, 14),
  496. __STM32_PIN(86, D, 15),
  497. __STM32_PIN(87, G, 2),
  498. __STM32_PIN(88, G, 3),
  499. __STM32_PIN(89, G, 4),
  500. __STM32_PIN(90, G, 5),
  501. __STM32_PIN(91, G, 6),
  502. __STM32_PIN(92, G, 7),
  503. __STM32_PIN(93, G, 8),
  504. __STM32_PIN_DEFAULT,
  505. __STM32_PIN_DEFAULT,
  506. __STM32_PIN(96, C, 6),
  507. __STM32_PIN(97, C, 7),
  508. __STM32_PIN(98, C, 8),
  509. __STM32_PIN(99, C, 9),
  510. __STM32_PIN(100, A, 8),
  511. __STM32_PIN(101, A, 9),
  512. __STM32_PIN(102, A, 10),
  513. __STM32_PIN(103, A, 11),
  514. __STM32_PIN(104, A, 12),
  515. __STM32_PIN(105, A, 13),
  516. __STM32_PIN_DEFAULT,
  517. __STM32_PIN_DEFAULT,
  518. __STM32_PIN_DEFAULT,
  519. __STM32_PIN(109, A, 14),
  520. __STM32_PIN(110, A, 15),
  521. __STM32_PIN(111, C, 10),
  522. __STM32_PIN(112, C, 11),
  523. __STM32_PIN(113, C, 12),
  524. __STM32_PIN(114, D, 0),
  525. __STM32_PIN(115, D, 1),
  526. __STM32_PIN(116, D, 2),
  527. __STM32_PIN(117, D, 3),
  528. __STM32_PIN(118, D, 4),
  529. __STM32_PIN(119, D, 5),
  530. __STM32_PIN_DEFAULT,
  531. __STM32_PIN_DEFAULT,
  532. __STM32_PIN(122, D, 6),
  533. __STM32_PIN(123, D, 7),
  534. __STM32_PIN(124, G, 9),
  535. __STM32_PIN(125, G, 10),
  536. __STM32_PIN(126, G, 11),
  537. __STM32_PIN(127, G, 12),
  538. __STM32_PIN(128, G, 13),
  539. __STM32_PIN(129, G, 14),
  540. __STM32_PIN_DEFAULT,
  541. __STM32_PIN_DEFAULT,
  542. __STM32_PIN(132, G, 15),
  543. __STM32_PIN(133, B, 3),
  544. __STM32_PIN(134, B, 4),
  545. __STM32_PIN(135, B, 5),
  546. __STM32_PIN(136, B, 6),
  547. __STM32_PIN(137, B, 7),
  548. __STM32_PIN_DEFAULT,
  549. __STM32_PIN(139, B, 8),
  550. __STM32_PIN(140, B, 9),
  551. __STM32_PIN(141, E, 0),
  552. __STM32_PIN(142, E, 1),
  553. __STM32_PIN_DEFAULT,
  554. __STM32_PIN_DEFAULT,
  555. #endif
  556. };
  557. struct pin_irq_map
  558. {
  559. rt_uint16_t pinbit;
  560. IRQn_Type irqno;
  561. };
  562. static const struct pin_irq_map pin_irq_map[] =
  563. {
  564. {GPIO_PIN_0, EXTI0_IRQn},
  565. {GPIO_PIN_1, EXTI1_IRQn},
  566. {GPIO_PIN_2, EXTI2_IRQn},
  567. {GPIO_PIN_3, EXTI3_IRQn},
  568. {GPIO_PIN_4, EXTI4_IRQn},
  569. {GPIO_PIN_5, EXTI9_5_IRQn},
  570. {GPIO_PIN_6, EXTI9_5_IRQn},
  571. {GPIO_PIN_7, EXTI9_5_IRQn},
  572. {GPIO_PIN_8, EXTI9_5_IRQn},
  573. {GPIO_PIN_9, EXTI9_5_IRQn},
  574. {GPIO_PIN_10, EXTI15_10_IRQn},
  575. {GPIO_PIN_11, EXTI15_10_IRQn},
  576. {GPIO_PIN_12, EXTI15_10_IRQn},
  577. {GPIO_PIN_13, EXTI15_10_IRQn},
  578. {GPIO_PIN_14, EXTI15_10_IRQn},
  579. {GPIO_PIN_15, EXTI15_10_IRQn},
  580. };
  581. struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  582. {
  583. { -1, 0, RT_NULL, RT_NULL},
  584. { -1, 0, RT_NULL, RT_NULL},
  585. { -1, 0, RT_NULL, RT_NULL},
  586. { -1, 0, RT_NULL, RT_NULL},
  587. { -1, 0, RT_NULL, RT_NULL},
  588. { -1, 0, RT_NULL, RT_NULL},
  589. { -1, 0, RT_NULL, RT_NULL},
  590. { -1, 0, RT_NULL, RT_NULL},
  591. { -1, 0, RT_NULL, RT_NULL},
  592. { -1, 0, RT_NULL, RT_NULL},
  593. { -1, 0, RT_NULL, RT_NULL},
  594. { -1, 0, RT_NULL, RT_NULL},
  595. { -1, 0, RT_NULL, RT_NULL},
  596. { -1, 0, RT_NULL, RT_NULL},
  597. { -1, 0, RT_NULL, RT_NULL},
  598. { -1, 0, RT_NULL, RT_NULL},
  599. };
  600. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  601. static rt_uint16_t get_pin(uint8_t pin)
  602. {
  603. rt_uint16_t gpio_pin = __STM32_PIN_DEFAULT;
  604. if (pin < ITEM_NUM(pins))
  605. {
  606. gpio_pin = pins[pin];
  607. }
  608. return gpio_pin;
  609. };
  610. void stm32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  611. {
  612. rt_uint16_t gpio_pin;
  613. gpio_pin = get_pin(pin);
  614. if (get_st_gpio(gpio_pin) == RT_NULL)
  615. {
  616. return;
  617. }
  618. HAL_GPIO_WritePin(get_st_gpio(gpio_pin), get_st_pin(gpio_pin), (GPIO_PinState)value);
  619. }
  620. int stm32_pin_read(rt_device_t dev, rt_base_t pin)
  621. {
  622. rt_uint16_t gpio_pin;
  623. gpio_pin = get_pin(pin);
  624. if (get_st_gpio(gpio_pin) == RT_NULL)
  625. {
  626. return PIN_LOW;
  627. }
  628. return HAL_GPIO_ReadPin(get_st_gpio(gpio_pin), get_st_pin(gpio_pin));
  629. }
  630. void stm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  631. {
  632. rt_uint16_t gpio_pin;
  633. GPIO_InitTypeDef GPIO_InitStruct;
  634. gpio_pin = get_pin(pin);
  635. if (get_st_gpio(gpio_pin) == RT_NULL)
  636. {
  637. return;
  638. }
  639. /* GPIO Periph clock enable */
  640. drv_clock_enable(gpio_pin);
  641. /* Configure GPIO_InitStructure */
  642. GPIO_InitStruct.Pin = get_st_pin(gpio_pin);
  643. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  644. GPIO_InitStruct.Pull = GPIO_NOPULL;
  645. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  646. if (mode == PIN_MODE_INPUT)
  647. {
  648. /* input setting: not pull. */
  649. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  650. }
  651. else if (mode == PIN_MODE_INPUT_PULLUP)
  652. {
  653. /* input setting: pull up. */
  654. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  655. GPIO_InitStruct.Pull = GPIO_PULLUP;
  656. }
  657. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  658. {
  659. /* input setting: pull down. */
  660. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  661. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  662. }
  663. else if (mode == PIN_MODE_OUTPUT_OD)
  664. {
  665. /* output setting: od. */
  666. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_OD;
  667. }
  668. HAL_GPIO_Init(get_st_gpio(gpio_pin), &GPIO_InitStruct);
  669. }
  670. rt_inline const struct pin_irq_map *get_pin_irq_map(rt_uint16_t gpio_pin)
  671. {
  672. rt_int32_t mapindex = gpio_pin & 0x00FF;
  673. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  674. {
  675. return RT_NULL;
  676. }
  677. return &pin_irq_map[mapindex];
  678. };
  679. rt_err_t stm32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  680. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  681. {
  682. rt_uint16_t gpio_pin;
  683. rt_base_t level;
  684. rt_int32_t irqindex = -1;
  685. gpio_pin = get_pin(pin);
  686. if (get_st_gpio(gpio_pin) == RT_NULL)
  687. {
  688. return RT_ENOSYS;
  689. }
  690. irqindex = gpio_pin & 0x00FF;
  691. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  692. {
  693. return RT_ENOSYS;
  694. }
  695. level = rt_hw_interrupt_disable();
  696. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  697. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  698. pin_irq_hdr_tab[irqindex].mode == mode &&
  699. pin_irq_hdr_tab[irqindex].args == args)
  700. {
  701. rt_hw_interrupt_enable(level);
  702. return RT_EOK;
  703. }
  704. if (pin_irq_hdr_tab[irqindex].pin != -1)
  705. {
  706. rt_hw_interrupt_enable(level);
  707. return RT_EBUSY;
  708. }
  709. pin_irq_hdr_tab[irqindex].pin = pin;
  710. pin_irq_hdr_tab[irqindex].hdr = hdr;
  711. pin_irq_hdr_tab[irqindex].mode = mode;
  712. pin_irq_hdr_tab[irqindex].args = args;
  713. rt_hw_interrupt_enable(level);
  714. return RT_EOK;
  715. }
  716. rt_err_t stm32_pin_detach_irq(struct rt_device *device, rt_int32_t pin)
  717. {
  718. rt_uint16_t gpio_pin;
  719. rt_base_t level;
  720. rt_int32_t irqindex = -1;
  721. gpio_pin = get_pin(pin);
  722. if (get_st_gpio(gpio_pin) == RT_NULL)
  723. {
  724. return RT_ENOSYS;
  725. }
  726. irqindex = gpio_pin & 0x00FF;
  727. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  728. {
  729. return RT_ENOSYS;
  730. }
  731. level = rt_hw_interrupt_disable();
  732. if (pin_irq_hdr_tab[irqindex].pin == -1)
  733. {
  734. rt_hw_interrupt_enable(level);
  735. return RT_EOK;
  736. }
  737. pin_irq_hdr_tab[irqindex].pin = -1;
  738. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  739. pin_irq_hdr_tab[irqindex].mode = 0;
  740. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  741. rt_hw_interrupt_enable(level);
  742. return RT_EOK;
  743. }
  744. rt_err_t stm32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  745. rt_uint32_t enabled)
  746. {
  747. rt_uint16_t gpio_pin;
  748. const struct pin_irq_map *irqmap;
  749. rt_base_t level;
  750. rt_int32_t irqindex = -1;
  751. GPIO_InitTypeDef GPIO_InitStruct;
  752. gpio_pin = get_pin(pin);
  753. if (get_st_gpio(gpio_pin) == RT_NULL)
  754. {
  755. return RT_ENOSYS;
  756. }
  757. if (enabled == PIN_IRQ_ENABLE)
  758. {
  759. irqindex = gpio_pin & 0x00FF;
  760. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  761. {
  762. return RT_ENOSYS;
  763. }
  764. level = rt_hw_interrupt_disable();
  765. if (pin_irq_hdr_tab[irqindex].pin == -1)
  766. {
  767. rt_hw_interrupt_enable(level);
  768. return RT_ENOSYS;
  769. }
  770. irqmap = &pin_irq_map[irqindex];
  771. /* GPIO Periph clock enable */
  772. drv_clock_enable(gpio_pin);
  773. /* Configure GPIO_InitStructure */
  774. GPIO_InitStruct.Pin = get_st_pin(gpio_pin);
  775. GPIO_InitStruct.Pull = GPIO_NOPULL;
  776. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  777. switch (pin_irq_hdr_tab[irqindex].mode)
  778. {
  779. case PIN_IRQ_MODE_RISING:
  780. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING;
  781. break;
  782. case PIN_IRQ_MODE_FALLING:
  783. GPIO_InitStruct.Mode = GPIO_MODE_IT_FALLING;
  784. break;
  785. case PIN_IRQ_MODE_RISING_FALLING:
  786. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING_FALLING;
  787. break;
  788. }
  789. HAL_GPIO_Init(get_st_gpio(gpio_pin), &GPIO_InitStruct);
  790. HAL_NVIC_SetPriority(irqmap->irqno, 5, 0);
  791. HAL_NVIC_EnableIRQ(irqmap->irqno);
  792. rt_hw_interrupt_enable(level);
  793. }
  794. else if (enabled == PIN_IRQ_DISABLE)
  795. {
  796. irqmap = get_pin_irq_map(gpio_pin);
  797. if (irqmap == RT_NULL)
  798. {
  799. return RT_ENOSYS;
  800. }
  801. HAL_NVIC_DisableIRQ(irqmap->irqno);
  802. }
  803. else
  804. {
  805. return RT_ENOSYS;
  806. }
  807. return RT_EOK;
  808. }
  809. const static struct rt_pin_ops _stm32_pin_ops =
  810. {
  811. stm32_pin_mode,
  812. stm32_pin_write,
  813. stm32_pin_read,
  814. stm32_pin_attach_irq,
  815. stm32_pin_detach_irq,
  816. stm32_pin_irq_enable,
  817. };
  818. int rt_hw_pin_init(void)
  819. {
  820. int result;
  821. result = rt_device_pin_register("pin", &_stm32_pin_ops, RT_NULL);
  822. return result;
  823. }
  824. INIT_BOARD_EXPORT(rt_hw_pin_init);
  825. rt_inline void pin_irq_hdr(uint16_t GPIO_Pin)
  826. {
  827. uint16_t irqno;
  828. for (irqno = 0; irqno < 16; irqno++)
  829. {
  830. if ((0x01 << irqno) == GPIO_Pin)
  831. {
  832. break;
  833. }
  834. }
  835. if (irqno == 16)
  836. return;
  837. if (pin_irq_hdr_tab[irqno].hdr)
  838. {
  839. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  840. }
  841. }
  842. void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin)
  843. {
  844. pin_irq_hdr(GPIO_Pin);
  845. }
  846. void EXTI0_IRQHandler(void)
  847. {
  848. rt_interrupt_enter();
  849. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  850. rt_interrupt_leave();
  851. }
  852. void EXTI1_IRQHandler(void)
  853. {
  854. rt_interrupt_enter();
  855. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  856. rt_interrupt_leave();
  857. }
  858. void EXTI2_IRQHandler(void)
  859. {
  860. rt_interrupt_enter();
  861. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  862. rt_interrupt_leave();
  863. }
  864. void EXTI3_IRQHandler(void)
  865. {
  866. rt_interrupt_enter();
  867. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  868. rt_interrupt_leave();
  869. }
  870. void EXTI4_IRQHandler(void)
  871. {
  872. rt_interrupt_enter();
  873. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  874. rt_interrupt_leave();
  875. }
  876. void EXTI9_5_IRQHandler(void)
  877. {
  878. rt_interrupt_enter();
  879. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  880. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  881. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  882. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  883. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  884. rt_interrupt_leave();
  885. }
  886. void EXTI15_10_IRQHandler(void)
  887. {
  888. rt_interrupt_enter();
  889. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  890. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  891. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  892. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  893. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  894. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  895. rt_interrupt_leave();
  896. }
  897. #endif