start_gcc.S 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. */
  10. .equ Mode_USR, 0x10
  11. .equ Mode_FIQ, 0x11
  12. .equ Mode_IRQ, 0x12
  13. .equ Mode_SVC, 0x13
  14. .equ Mode_ABT, 0x17
  15. .equ Mode_UND, 0x1B
  16. .equ Mode_SYS, 0x1F
  17. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  18. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  19. .equ UND_Stack_Size, 0x00000000
  20. .equ SVC_Stack_Size, 0x00000100
  21. .equ ABT_Stack_Size, 0x00000000
  22. .equ RT_FIQ_STACK_PGSZ, 0x00000000
  23. .equ RT_IRQ_STACK_PGSZ, 0x00000100
  24. .equ USR_Stack_Size, 0x00000100
  25. #define ISR_Stack_Size (UND_Stack_Size + SVC_Stack_Size + ABT_Stack_Size + \
  26. RT_FIQ_STACK_PGSZ + RT_IRQ_STACK_PGSZ)
  27. .section .data.share.isr
  28. /* stack */
  29. .globl stack_start
  30. .globl stack_top
  31. stack_start:
  32. .rept ISR_Stack_Size
  33. .byte 0
  34. .endr
  35. stack_top:
  36. .text
  37. /* reset entry */
  38. .globl _reset
  39. _reset:
  40. bl rt_cpu_mmu_disable
  41. /* set the cpu to SVC32 mode and disable interrupt */
  42. mrs r0, cpsr
  43. bic r0, r0, #0x1f
  44. orr r0, r0, #0x13
  45. msr cpsr_c, r0
  46. /* setup stack */
  47. bl stack_setup
  48. /* clear .bss */
  49. mov r0,#0 /* get a zero */
  50. ldr r1,=__bss_start /* bss start */
  51. ldr r2,=__bss_end /* bss end */
  52. bss_loop:
  53. cmp r1,r2 /* check if data to clear */
  54. strlo r0,[r1],#4 /* clear 4 bytes */
  55. blo bss_loop /* loop until done */
  56. /* call C++ constructors of global objects */
  57. ldr r0, =__ctors_start__
  58. ldr r1, =__ctors_end__
  59. ctor_loop:
  60. cmp r0, r1
  61. beq ctor_end
  62. ldr r2, [r0], #4
  63. stmfd sp!, {r0-r1}
  64. mov lr, pc
  65. bx r2
  66. ldmfd sp!, {r0-r1}
  67. b ctor_loop
  68. ctor_end:
  69. /* start RT-Thread Kernel */
  70. ldr pc, _rtthread_startup
  71. _rtthread_startup:
  72. .word rtthread_startup
  73. stack_setup:
  74. ldr r0, =stack_top
  75. @ Set the startup stack for svc
  76. mov sp, r0
  77. @ Enter Undefined Instruction Mode and set its Stack Pointer
  78. msr cpsr_c, #Mode_UND|I_Bit|F_Bit
  79. mov sp, r0
  80. sub r0, r0, #UND_Stack_Size
  81. @ Enter Abort Mode and set its Stack Pointer
  82. msr cpsr_c, #Mode_ABT|I_Bit|F_Bit
  83. mov sp, r0
  84. sub r0, r0, #ABT_Stack_Size
  85. @ Enter FIQ Mode and set its Stack Pointer
  86. msr cpsr_c, #Mode_FIQ|I_Bit|F_Bit
  87. mov sp, r0
  88. sub r0, r0, #RT_FIQ_STACK_PGSZ
  89. @ Enter IRQ Mode and set its Stack Pointer
  90. msr cpsr_c, #Mode_IRQ|I_Bit|F_Bit
  91. mov sp, r0
  92. sub r0, r0, #RT_IRQ_STACK_PGSZ
  93. /* come back to SVC mode */
  94. msr cpsr_c, #Mode_SVC|I_Bit|F_Bit
  95. bx lr
  96. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  97. .section .text.isr, "ax"
  98. .align 5
  99. .globl vector_fiq
  100. vector_fiq:
  101. stmfd sp!,{r0-r7,lr}
  102. bl rt_hw_trap_fiq
  103. ldmfd sp!,{r0-r7,lr}
  104. subs pc, lr, #4
  105. .globl rt_interrupt_enter
  106. .globl rt_interrupt_leave
  107. .globl rt_thread_switch_interrupt_flag
  108. .globl rt_interrupt_from_thread
  109. .globl rt_interrupt_to_thread
  110. .globl rt_current_thread
  111. .globl vmm_thread
  112. .globl vmm_virq_check
  113. .align 5
  114. .globl vector_irq
  115. vector_irq:
  116. stmfd sp!, {r0-r12,lr}
  117. bl rt_interrupt_enter
  118. bl rt_hw_trap_irq
  119. bl rt_interrupt_leave
  120. @ if rt_thread_switch_interrupt_flag set, jump to
  121. @ rt_hw_context_switch_interrupt_do and don't return
  122. ldr r0, =rt_thread_switch_interrupt_flag
  123. ldr r1, [r0]
  124. cmp r1, #1
  125. beq rt_hw_context_switch_interrupt_do
  126. ldmfd sp!, {r0-r12,lr}
  127. subs pc, lr, #4
  128. rt_hw_context_switch_interrupt_do:
  129. mov r1, #0 @ clear flag
  130. str r1, [r0]
  131. mov r1, sp @ r1 point to {r0-r3} in stack
  132. add sp, sp, #4*4
  133. ldmfd sp!, {r4-r12,lr}@ reload saved registers
  134. mrs r0, spsr @ get cpsr of interrupt thread
  135. sub r2, lr, #4 @ save old task's pc to r2
  136. @ Switch to SVC mode with no interrupt. If the usr mode guest is
  137. @ interrupted, this will just switch to the stack of kernel space.
  138. @ save the registers in kernel space won't trigger data abort.
  139. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  140. stmfd sp!, {r2} @ push old task's pc
  141. stmfd sp!, {r4-r12,lr}@ push old task's lr,r12-r4
  142. ldmfd r1, {r1-r4} @ restore r0-r3 of the interrupt thread
  143. stmfd sp!, {r1-r4} @ push old task's r0-r3
  144. stmfd sp!, {r0} @ push old task's cpsr
  145. ldr r4, =rt_interrupt_from_thread
  146. ldr r5, [r4]
  147. str sp, [r5] @ store sp in preempted tasks's TCB
  148. ldr r6, =rt_interrupt_to_thread
  149. ldr r6, [r6]
  150. ldr sp, [r6] @ get new task's stack pointer
  151. ldmfd sp!, {r4} @ pop new task's cpsr to spsr
  152. msr spsr_cxsf, r4
  153. ldmfd sp!, {r0-r12,lr,pc}^ @ pop new task's r0-r12,lr & pc, copy spsr to cpsr
  154. .macro push_svc_reg
  155. sub sp, sp, #17 * 4 @/* Sizeof(struct rt_hw_exp_stack) */
  156. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  157. mov r0, sp
  158. mrs r6, spsr @/* Save CPSR */
  159. str lr, [r0, #15*4] @/* Push PC */
  160. str r6, [r0, #16*4] @/* Push CPSR */
  161. cps #Mode_SVC
  162. str sp, [r0, #13*4] @/* Save calling SP */
  163. str lr, [r0, #14*4] @/* Save calling PC */
  164. .endm
  165. .align 5
  166. .globl vector_swi
  167. vector_swi:
  168. push_svc_reg
  169. bl rt_hw_trap_swi
  170. b .
  171. .align 5
  172. .globl vector_undef
  173. vector_undef:
  174. push_svc_reg
  175. bl rt_hw_trap_undef
  176. b .
  177. .align 5
  178. .globl vector_pabt
  179. vector_pabt:
  180. push_svc_reg
  181. bl rt_hw_trap_pabt
  182. b .
  183. .align 5
  184. .globl vector_dabt
  185. vector_dabt:
  186. push_svc_reg
  187. bl rt_hw_trap_dabt
  188. b .
  189. .align 5
  190. .globl vector_resv
  191. vector_resv:
  192. push_svc_reg
  193. bl rt_hw_trap_resv
  194. b .