stm32f10x_dma.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /******************** (C) COPYRIGHT 2008 STMicroelectronics ********************
  2. * File Name : stm32f10x_dma.h
  3. * Author : MCD Application Team
  4. * Version : V2.0.3
  5. * Date : 09/22/2008
  6. * Description : This file contains all the functions prototypes for the
  7. * DMA firmware library.
  8. ********************************************************************************
  9. * THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
  10. * WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
  11. * AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
  12. * INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
  13. * CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
  14. * INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
  15. *******************************************************************************/
  16. /* Define to prevent recursive inclusion -------------------------------------*/
  17. #ifndef __STM32F10x_DMA_H
  18. #define __STM32F10x_DMA_H
  19. /* Includes ------------------------------------------------------------------*/
  20. #include "stm32f10x_map.h"
  21. /* Exported types ------------------------------------------------------------*/
  22. /* DMA Init structure definition */
  23. typedef struct
  24. {
  25. u32 DMA_PeripheralBaseAddr;
  26. u32 DMA_MemoryBaseAddr;
  27. u32 DMA_DIR;
  28. u32 DMA_BufferSize;
  29. u32 DMA_PeripheralInc;
  30. u32 DMA_MemoryInc;
  31. u32 DMA_PeripheralDataSize;
  32. u32 DMA_MemoryDataSize;
  33. u32 DMA_Mode;
  34. u32 DMA_Priority;
  35. u32 DMA_M2M;
  36. }DMA_InitTypeDef;
  37. /* Exported constants --------------------------------------------------------*/
  38. #define IS_DMA_ALL_PERIPH(PERIPH) (((*(u32*)&(PERIPH)) == DMA1_Channel1_BASE) || \
  39. ((*(u32*)&(PERIPH)) == DMA1_Channel2_BASE) || \
  40. ((*(u32*)&(PERIPH)) == DMA1_Channel3_BASE) || \
  41. ((*(u32*)&(PERIPH)) == DMA1_Channel4_BASE) || \
  42. ((*(u32*)&(PERIPH)) == DMA1_Channel5_BASE) || \
  43. ((*(u32*)&(PERIPH)) == DMA1_Channel6_BASE) || \
  44. ((*(u32*)&(PERIPH)) == DMA1_Channel7_BASE) || \
  45. ((*(u32*)&(PERIPH)) == DMA2_Channel1_BASE) || \
  46. ((*(u32*)&(PERIPH)) == DMA2_Channel2_BASE) || \
  47. ((*(u32*)&(PERIPH)) == DMA2_Channel3_BASE) || \
  48. ((*(u32*)&(PERIPH)) == DMA2_Channel4_BASE) || \
  49. ((*(u32*)&(PERIPH)) == DMA2_Channel5_BASE))
  50. /* DMA data transfer direction -----------------------------------------------*/
  51. #define DMA_DIR_PeripheralDST ((u32)0x00000010)
  52. #define DMA_DIR_PeripheralSRC ((u32)0x00000000)
  53. #define IS_DMA_DIR(DIR) (((DIR) == DMA_DIR_PeripheralDST) || \
  54. ((DIR) == DMA_DIR_PeripheralSRC))
  55. /* DMA peripheral incremented mode -------------------------------------------*/
  56. #define DMA_PeripheralInc_Enable ((u32)0x00000040)
  57. #define DMA_PeripheralInc_Disable ((u32)0x00000000)
  58. #define IS_DMA_PERIPHERAL_INC_STATE(STATE) (((STATE) == DMA_PeripheralInc_Enable) || \
  59. ((STATE) == DMA_PeripheralInc_Disable))
  60. /* DMA memory incremented mode -----------------------------------------------*/
  61. #define DMA_MemoryInc_Enable ((u32)0x00000080)
  62. #define DMA_MemoryInc_Disable ((u32)0x00000000)
  63. #define IS_DMA_MEMORY_INC_STATE(STATE) (((STATE) == DMA_MemoryInc_Enable) || \
  64. ((STATE) == DMA_MemoryInc_Disable))
  65. /* DMA peripheral data size --------------------------------------------------*/
  66. #define DMA_PeripheralDataSize_Byte ((u32)0x00000000)
  67. #define DMA_PeripheralDataSize_HalfWord ((u32)0x00000100)
  68. #define DMA_PeripheralDataSize_Word ((u32)0x00000200)
  69. #define IS_DMA_PERIPHERAL_DATA_SIZE(SIZE) (((SIZE) == DMA_PeripheralDataSize_Byte) || \
  70. ((SIZE) == DMA_PeripheralDataSize_HalfWord) || \
  71. ((SIZE) == DMA_PeripheralDataSize_Word))
  72. /* DMA memory data size ------------------------------------------------------*/
  73. #define DMA_MemoryDataSize_Byte ((u32)0x00000000)
  74. #define DMA_MemoryDataSize_HalfWord ((u32)0x00000400)
  75. #define DMA_MemoryDataSize_Word ((u32)0x00000800)
  76. #define IS_DMA_MEMORY_DATA_SIZE(SIZE) (((SIZE) == DMA_MemoryDataSize_Byte) || \
  77. ((SIZE) == DMA_MemoryDataSize_HalfWord) || \
  78. ((SIZE) == DMA_MemoryDataSize_Word))
  79. /* DMA circular/normal mode --------------------------------------------------*/
  80. #define DMA_Mode_Circular ((u32)0x00000020)
  81. #define DMA_Mode_Normal ((u32)0x00000000)
  82. #define IS_DMA_MODE(MODE) (((MODE) == DMA_Mode_Circular) || ((MODE) == DMA_Mode_Normal))
  83. /* DMA priority level --------------------------------------------------------*/
  84. #define DMA_Priority_VeryHigh ((u32)0x00003000)
  85. #define DMA_Priority_High ((u32)0x00002000)
  86. #define DMA_Priority_Medium ((u32)0x00001000)
  87. #define DMA_Priority_Low ((u32)0x00000000)
  88. #define IS_DMA_PRIORITY(PRIORITY) (((PRIORITY) == DMA_Priority_VeryHigh) || \
  89. ((PRIORITY) == DMA_Priority_High) || \
  90. ((PRIORITY) == DMA_Priority_Medium) || \
  91. ((PRIORITY) == DMA_Priority_Low))
  92. /* DMA memory to memory ------------------------------------------------------*/
  93. #define DMA_M2M_Enable ((u32)0x00004000)
  94. #define DMA_M2M_Disable ((u32)0x00000000)
  95. #define IS_DMA_M2M_STATE(STATE) (((STATE) == DMA_M2M_Enable) || ((STATE) == DMA_M2M_Disable))
  96. /* DMA interrupts definition -------------------------------------------------*/
  97. #define DMA_IT_TC ((u32)0x00000002)
  98. #define DMA_IT_HT ((u32)0x00000004)
  99. #define DMA_IT_TE ((u32)0x00000008)
  100. #define IS_DMA_CONFIG_IT(IT) ((((IT) & 0xFFFFFFF1) == 0x00) && ((IT) != 0x00))
  101. /* For DMA1 */
  102. #define DMA1_IT_GL1 ((u32)0x00000001)
  103. #define DMA1_IT_TC1 ((u32)0x00000002)
  104. #define DMA1_IT_HT1 ((u32)0x00000004)
  105. #define DMA1_IT_TE1 ((u32)0x00000008)
  106. #define DMA1_IT_GL2 ((u32)0x00000010)
  107. #define DMA1_IT_TC2 ((u32)0x00000020)
  108. #define DMA1_IT_HT2 ((u32)0x00000040)
  109. #define DMA1_IT_TE2 ((u32)0x00000080)
  110. #define DMA1_IT_GL3 ((u32)0x00000100)
  111. #define DMA1_IT_TC3 ((u32)0x00000200)
  112. #define DMA1_IT_HT3 ((u32)0x00000400)
  113. #define DMA1_IT_TE3 ((u32)0x00000800)
  114. #define DMA1_IT_GL4 ((u32)0x00001000)
  115. #define DMA1_IT_TC4 ((u32)0x00002000)
  116. #define DMA1_IT_HT4 ((u32)0x00004000)
  117. #define DMA1_IT_TE4 ((u32)0x00008000)
  118. #define DMA1_IT_GL5 ((u32)0x00010000)
  119. #define DMA1_IT_TC5 ((u32)0x00020000)
  120. #define DMA1_IT_HT5 ((u32)0x00040000)
  121. #define DMA1_IT_TE5 ((u32)0x00080000)
  122. #define DMA1_IT_GL6 ((u32)0x00100000)
  123. #define DMA1_IT_TC6 ((u32)0x00200000)
  124. #define DMA1_IT_HT6 ((u32)0x00400000)
  125. #define DMA1_IT_TE6 ((u32)0x00800000)
  126. #define DMA1_IT_GL7 ((u32)0x01000000)
  127. #define DMA1_IT_TC7 ((u32)0x02000000)
  128. #define DMA1_IT_HT7 ((u32)0x04000000)
  129. #define DMA1_IT_TE7 ((u32)0x08000000)
  130. /* For DMA2 */
  131. #define DMA2_IT_GL1 ((u32)0x10000001)
  132. #define DMA2_IT_TC1 ((u32)0x10000002)
  133. #define DMA2_IT_HT1 ((u32)0x10000004)
  134. #define DMA2_IT_TE1 ((u32)0x10000008)
  135. #define DMA2_IT_GL2 ((u32)0x10000010)
  136. #define DMA2_IT_TC2 ((u32)0x10000020)
  137. #define DMA2_IT_HT2 ((u32)0x10000040)
  138. #define DMA2_IT_TE2 ((u32)0x10000080)
  139. #define DMA2_IT_GL3 ((u32)0x10000100)
  140. #define DMA2_IT_TC3 ((u32)0x10000200)
  141. #define DMA2_IT_HT3 ((u32)0x10000400)
  142. #define DMA2_IT_TE3 ((u32)0x10000800)
  143. #define DMA2_IT_GL4 ((u32)0x10001000)
  144. #define DMA2_IT_TC4 ((u32)0x10002000)
  145. #define DMA2_IT_HT4 ((u32)0x10004000)
  146. #define DMA2_IT_TE4 ((u32)0x10008000)
  147. #define DMA2_IT_GL5 ((u32)0x10010000)
  148. #define DMA2_IT_TC5 ((u32)0x10020000)
  149. #define DMA2_IT_HT5 ((u32)0x10040000)
  150. #define DMA2_IT_TE5 ((u32)0x10080000)
  151. #define IS_DMA_CLEAR_IT(IT) (((((IT) & 0xF0000000) == 0x00) || (((IT) & 0xEFF00000) == 0x00)) && ((IT) != 0x00))
  152. #define IS_DMA_GET_IT(IT) (((IT) == DMA1_IT_GL1) || ((IT) == DMA1_IT_TC1) || \
  153. ((IT) == DMA1_IT_HT1) || ((IT) == DMA1_IT_TE1) || \
  154. ((IT) == DMA1_IT_GL2) || ((IT) == DMA1_IT_TC2) || \
  155. ((IT) == DMA1_IT_HT2) || ((IT) == DMA1_IT_TE2) || \
  156. ((IT) == DMA1_IT_GL3) || ((IT) == DMA1_IT_TC3) || \
  157. ((IT) == DMA1_IT_HT3) || ((IT) == DMA1_IT_TE3) || \
  158. ((IT) == DMA1_IT_GL4) || ((IT) == DMA1_IT_TC4) || \
  159. ((IT) == DMA1_IT_HT4) || ((IT) == DMA1_IT_TE4) || \
  160. ((IT) == DMA1_IT_GL5) || ((IT) == DMA1_IT_TC5) || \
  161. ((IT) == DMA1_IT_HT5) || ((IT) == DMA1_IT_TE5) || \
  162. ((IT) == DMA1_IT_GL6) || ((IT) == DMA1_IT_TC6) || \
  163. ((IT) == DMA1_IT_HT6) || ((IT) == DMA1_IT_TE6) || \
  164. ((IT) == DMA1_IT_GL7) || ((IT) == DMA1_IT_TC7) || \
  165. ((IT) == DMA1_IT_HT7) || ((IT) == DMA1_IT_TE7) || \
  166. ((IT) == DMA2_IT_GL1) || ((IT) == DMA2_IT_TC1) || \
  167. ((IT) == DMA2_IT_HT1) || ((IT) == DMA2_IT_TE1) || \
  168. ((IT) == DMA2_IT_GL2) || ((IT) == DMA2_IT_TC2) || \
  169. ((IT) == DMA2_IT_HT2) || ((IT) == DMA2_IT_TE2) || \
  170. ((IT) == DMA2_IT_GL3) || ((IT) == DMA2_IT_TC3) || \
  171. ((IT) == DMA2_IT_HT3) || ((IT) == DMA2_IT_TE3) || \
  172. ((IT) == DMA2_IT_GL4) || ((IT) == DMA2_IT_TC4) || \
  173. ((IT) == DMA2_IT_HT4) || ((IT) == DMA2_IT_TE4) || \
  174. ((IT) == DMA2_IT_GL5) || ((IT) == DMA2_IT_TC5) || \
  175. ((IT) == DMA2_IT_HT5) || ((IT) == DMA2_IT_TE5))
  176. /* DMA flags definition ------------------------------------------------------*/
  177. /* For DMA1 */
  178. #define DMA1_FLAG_GL1 ((u32)0x00000001)
  179. #define DMA1_FLAG_TC1 ((u32)0x00000002)
  180. #define DMA1_FLAG_HT1 ((u32)0x00000004)
  181. #define DMA1_FLAG_TE1 ((u32)0x00000008)
  182. #define DMA1_FLAG_GL2 ((u32)0x00000010)
  183. #define DMA1_FLAG_TC2 ((u32)0x00000020)
  184. #define DMA1_FLAG_HT2 ((u32)0x00000040)
  185. #define DMA1_FLAG_TE2 ((u32)0x00000080)
  186. #define DMA1_FLAG_GL3 ((u32)0x00000100)
  187. #define DMA1_FLAG_TC3 ((u32)0x00000200)
  188. #define DMA1_FLAG_HT3 ((u32)0x00000400)
  189. #define DMA1_FLAG_TE3 ((u32)0x00000800)
  190. #define DMA1_FLAG_GL4 ((u32)0x00001000)
  191. #define DMA1_FLAG_TC4 ((u32)0x00002000)
  192. #define DMA1_FLAG_HT4 ((u32)0x00004000)
  193. #define DMA1_FLAG_TE4 ((u32)0x00008000)
  194. #define DMA1_FLAG_GL5 ((u32)0x00010000)
  195. #define DMA1_FLAG_TC5 ((u32)0x00020000)
  196. #define DMA1_FLAG_HT5 ((u32)0x00040000)
  197. #define DMA1_FLAG_TE5 ((u32)0x00080000)
  198. #define DMA1_FLAG_GL6 ((u32)0x00100000)
  199. #define DMA1_FLAG_TC6 ((u32)0x00200000)
  200. #define DMA1_FLAG_HT6 ((u32)0x00400000)
  201. #define DMA1_FLAG_TE6 ((u32)0x00800000)
  202. #define DMA1_FLAG_GL7 ((u32)0x01000000)
  203. #define DMA1_FLAG_TC7 ((u32)0x02000000)
  204. #define DMA1_FLAG_HT7 ((u32)0x04000000)
  205. #define DMA1_FLAG_TE7 ((u32)0x08000000)
  206. /* For DMA2 */
  207. #define DMA2_FLAG_GL1 ((u32)0x10000001)
  208. #define DMA2_FLAG_TC1 ((u32)0x10000002)
  209. #define DMA2_FLAG_HT1 ((u32)0x10000004)
  210. #define DMA2_FLAG_TE1 ((u32)0x10000008)
  211. #define DMA2_FLAG_GL2 ((u32)0x10000010)
  212. #define DMA2_FLAG_TC2 ((u32)0x10000020)
  213. #define DMA2_FLAG_HT2 ((u32)0x10000040)
  214. #define DMA2_FLAG_TE2 ((u32)0x10000080)
  215. #define DMA2_FLAG_GL3 ((u32)0x10000100)
  216. #define DMA2_FLAG_TC3 ((u32)0x10000200)
  217. #define DMA2_FLAG_HT3 ((u32)0x10000400)
  218. #define DMA2_FLAG_TE3 ((u32)0x10000800)
  219. #define DMA2_FLAG_GL4 ((u32)0x10001000)
  220. #define DMA2_FLAG_TC4 ((u32)0x10002000)
  221. #define DMA2_FLAG_HT4 ((u32)0x10004000)
  222. #define DMA2_FLAG_TE4 ((u32)0x10008000)
  223. #define DMA2_FLAG_GL5 ((u32)0x10010000)
  224. #define DMA2_FLAG_TC5 ((u32)0x10020000)
  225. #define DMA2_FLAG_HT5 ((u32)0x10040000)
  226. #define DMA2_FLAG_TE5 ((u32)0x10080000)
  227. #define IS_DMA_CLEAR_FLAG(FLAG) (((((FLAG) & 0xF0000000) == 0x00) || (((FLAG) & 0xEFF00000) == 0x00)) && ((FLAG) != 0x00))
  228. #define IS_DMA_GET_FLAG(FLAG) (((FLAG) == DMA1_FLAG_GL1) || ((FLAG) == DMA1_FLAG_TC1) || \
  229. ((FLAG) == DMA1_FLAG_HT1) || ((FLAG) == DMA1_FLAG_TE1) || \
  230. ((FLAG) == DMA1_FLAG_GL2) || ((FLAG) == DMA1_FLAG_TC2) || \
  231. ((FLAG) == DMA1_FLAG_HT2) || ((FLAG) == DMA1_FLAG_TE2) || \
  232. ((FLAG) == DMA1_FLAG_GL3) || ((FLAG) == DMA1_FLAG_TC3) || \
  233. ((FLAG) == DMA1_FLAG_HT3) || ((FLAG) == DMA1_FLAG_TE3) || \
  234. ((FLAG) == DMA1_FLAG_GL4) || ((FLAG) == DMA1_FLAG_TC4) || \
  235. ((FLAG) == DMA1_FLAG_HT4) || ((FLAG) == DMA1_FLAG_TE4) || \
  236. ((FLAG) == DMA1_FLAG_GL5) || ((FLAG) == DMA1_FLAG_TC5) || \
  237. ((FLAG) == DMA1_FLAG_HT5) || ((FLAG) == DMA1_FLAG_TE5) || \
  238. ((FLAG) == DMA1_FLAG_GL6) || ((FLAG) == DMA1_FLAG_TC6) || \
  239. ((FLAG) == DMA1_FLAG_HT6) || ((FLAG) == DMA1_FLAG_TE6) || \
  240. ((FLAG) == DMA1_FLAG_GL7) || ((FLAG) == DMA1_FLAG_TC7) || \
  241. ((FLAG) == DMA1_FLAG_HT7) || ((FLAG) == DMA1_FLAG_TE7) || \
  242. ((FLAG) == DMA2_FLAG_GL1) || ((FLAG) == DMA2_FLAG_TC1) || \
  243. ((FLAG) == DMA2_FLAG_HT1) || ((FLAG) == DMA2_FLAG_TE1) || \
  244. ((FLAG) == DMA2_FLAG_GL2) || ((FLAG) == DMA2_FLAG_TC2) || \
  245. ((FLAG) == DMA2_FLAG_HT2) || ((FLAG) == DMA2_FLAG_TE2) || \
  246. ((FLAG) == DMA2_FLAG_GL3) || ((FLAG) == DMA2_FLAG_TC3) || \
  247. ((FLAG) == DMA2_FLAG_HT3) || ((FLAG) == DMA2_FLAG_TE3) || \
  248. ((FLAG) == DMA2_FLAG_GL4) || ((FLAG) == DMA2_FLAG_TC4) || \
  249. ((FLAG) == DMA2_FLAG_HT4) || ((FLAG) == DMA2_FLAG_TE4) || \
  250. ((FLAG) == DMA2_FLAG_GL5) || ((FLAG) == DMA2_FLAG_TC5) || \
  251. ((FLAG) == DMA2_FLAG_HT5) || ((FLAG) == DMA2_FLAG_TE5))
  252. /* DMA Buffer Size -----------------------------------------------------------*/
  253. #define IS_DMA_BUFFER_SIZE(SIZE) (((SIZE) >= 0x1) && ((SIZE) < 0x10000))
  254. /* Exported macro ------------------------------------------------------------*/
  255. /* Exported functions ------------------------------------------------------- */
  256. void DMA_DeInit(DMA_Channel_TypeDef* DMAy_Channelx);
  257. void DMA_Init(DMA_Channel_TypeDef* DMAy_Channelx, DMA_InitTypeDef* DMA_InitStruct);
  258. void DMA_StructInit(DMA_InitTypeDef* DMA_InitStruct);
  259. void DMA_Cmd(DMA_Channel_TypeDef* DMAy_Channelx, FunctionalState NewState);
  260. void DMA_ITConfig(DMA_Channel_TypeDef* DMAy_Channelx, u32 DMA_IT, FunctionalState NewState);
  261. u16 DMA_GetCurrDataCounter(DMA_Channel_TypeDef* DMAy_Channelx);
  262. FlagStatus DMA_GetFlagStatus(u32 DMA_FLAG);
  263. void DMA_ClearFlag(u32 DMA_FLAG);
  264. ITStatus DMA_GetITStatus(u32 DMA_IT);
  265. void DMA_ClearITPendingBit(u32 DMA_IT);
  266. #endif /*__STM32F10x_DMA_H */
  267. /******************* (C) COPYRIGHT 2008 STMicroelectronics *****END OF FILE****/