stm32g081xx.h 702 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460
  1. /**
  2. ******************************************************************************
  3. * @file stm32g081xx.h
  4. * @author MCD Application Team
  5. * @brief CMSIS Cortex-M0+ Device Peripheral Access Layer Header File.
  6. * This file contains all the peripheral register's definitions, bits
  7. * definitions and memory mapping for stm32g081xx devices.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - Peripheral's registers declarations and bits definition
  12. * - Macros to access peripheral's registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * <h2><center>&copy; Copyright (c) 2018 STMicroelectronics.
  18. * All rights reserved.</center></h2>
  19. *
  20. * This software component is licensed by ST under BSD 3-Clause license,
  21. * the "License"; You may not use this file except in compliance with the
  22. * License. You may obtain a copy of the License at:
  23. * opensource.org/licenses/BSD-3-Clause
  24. *
  25. ******************************************************************************
  26. */
  27. /** @addtogroup CMSIS_Device
  28. * @{
  29. */
  30. /** @addtogroup stm32g081xx
  31. * @{
  32. */
  33. #ifndef STM32G081xx_H
  34. #define STM32G081xx_H
  35. #ifdef __cplusplus
  36. extern "C" {
  37. #endif /* __cplusplus */
  38. /** @addtogroup Configuration_section_for_CMSIS
  39. * @{
  40. */
  41. /**
  42. * @brief Configuration of the Cortex-M0+ Processor and Core Peripherals
  43. */
  44. #define __CM0PLUS_REV 0 /*!< Core Revision r0p0 */
  45. #define __MPU_PRESENT 1 /*!< STM32G0xx provides an MPU */
  46. #define __VTOR_PRESENT 1 /*!< Vector Table Register supported */
  47. #define __NVIC_PRIO_BITS 2 /*!< STM32G0xx uses 2 Bits for the Priority Levels */
  48. #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
  49. /**
  50. * @}
  51. */
  52. /** @addtogroup Peripheral_interrupt_number_definition
  53. * @{
  54. */
  55. /**
  56. * @brief stm32g081xx Interrupt Number Definition, according to the selected device
  57. * in @ref Library_configuration_section
  58. */
  59. /*!< Interrupt Number Definition */
  60. typedef enum
  61. {
  62. /****** Cortex-M0+ Processor Exceptions Numbers ***************************************************************/
  63. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  64. HardFault_IRQn = -13, /*!< 3 Cortex-M Hard Fault Interrupt */
  65. SVC_IRQn = -5, /*!< 11 Cortex-M SV Call Interrupt */
  66. PendSV_IRQn = -2, /*!< 14 Cortex-M Pend SV Interrupt */
  67. SysTick_IRQn = -1, /*!< 15 Cortex-M System Tick Interrupt */
  68. /****** STM32G0xxxx specific Interrupt Numbers ****************************************************************/
  69. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  70. PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt(EXTI line 16) */
  71. RTC_TAMP_IRQn = 2, /*!< RTC interrupt through the EXTI line 19 & 21 */
  72. FLASH_IRQn = 3, /*!< FLASH global Interrupt */
  73. RCC_IRQn = 4, /*!< RCC global Interrupt */
  74. EXTI0_1_IRQn = 5, /*!< EXTI 0 and 1 Interrupts */
  75. EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupts */
  76. EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupts */
  77. UCPD1_2_IRQn = 8, /*!< UCPD1 and UCPD2 global Interrupt */
  78. DMA1_Channel1_IRQn = 9, /*!< DMA1 Channel 1 Interrupt */
  79. DMA1_Channel2_3_IRQn = 10, /*!< DMA1 Channel 2 and Channel 3 Interrupts */
  80. DMA1_Ch4_7_DMAMUX1_OVR_IRQn = 11, /*!< DMA1 Channel 4 to Channel 7 and DMAMUX1 Overrun Interrupts */
  81. ADC1_COMP_IRQn = 12, /*!< ADC1, COMP1 and COMP2 Interrupts (combined with EXTI 17 & 18) */
  82. TIM1_BRK_UP_TRG_COM_IRQn = 13, /*!< TIM1 Break, Update, Trigger and Commutation Interrupts */
  83. TIM1_CC_IRQn = 14, /*!< TIM1 Capture Compare Interrupt */
  84. TIM2_IRQn = 15, /*!< TIM2 Interrupt */
  85. TIM3_IRQn = 16, /*!< TIM3 global Interrupt */
  86. TIM6_DAC_LPTIM1_IRQn = 17, /*!< TIM6, DAC and LPTIM1 global Interrupts */
  87. TIM7_LPTIM2_IRQn = 18, /*!< TIM7 and LPTIM2 global Interrupt */
  88. TIM14_IRQn = 19, /*!< TIM14 global Interrupt */
  89. TIM15_IRQn = 20, /*!< TIM15 global Interrupt */
  90. TIM16_IRQn = 21, /*!< TIM16 global Interrupt */
  91. TIM17_IRQn = 22, /*!< TIM17 global Interrupt */
  92. I2C1_IRQn = 23, /*!< I2C1 Interrupt (combined with EXTI 23) */
  93. I2C2_IRQn = 24, /*!< I2C2 Interrupt */
  94. SPI1_IRQn = 25, /*!< SPI1/I2S1 Interrupt */
  95. SPI2_IRQn = 26, /*!< SPI2 Interrupt */
  96. USART1_IRQn = 27, /*!< USART1 Interrupt */
  97. USART2_IRQn = 28, /*!< USART2 Interrupt */
  98. USART3_4_LPUART1_IRQn = 29, /*!< USART3, USART4 and LPUART1 globlal Interrupts (combined with EXTI 28) */
  99. CEC_IRQn = 30, /*!< CEC Interrupt(combined with EXTI 27) */
  100. AES_RNG_IRQn = 31, /*!< AES & RNG Interrupt */
  101. } IRQn_Type;
  102. /**
  103. * @}
  104. */
  105. #include "core_cm0plus.h" /* Cortex-M0+ processor and core peripherals */
  106. #include "system_stm32g0xx.h"
  107. #include <stdint.h>
  108. /** @addtogroup Peripheral_registers_structures
  109. * @{
  110. */
  111. /**
  112. * @brief Analog to Digital Converter
  113. */
  114. typedef struct
  115. {
  116. __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */
  117. __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */
  118. __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
  119. __IO uint32_t CFGR1; /*!< ADC configuration register 1, Address offset: 0x0C */
  120. __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */
  121. __IO uint32_t SMPR; /*!< ADC sampling time register, Address offset: 0x14 */
  122. uint32_t RESERVED1; /*!< Reserved, 0x18 */
  123. uint32_t RESERVED2; /*!< Reserved, 0x1C */
  124. __IO uint32_t TR1; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */
  125. __IO uint32_t TR2; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */
  126. __IO uint32_t CHSELR; /*!< ADC group regular sequencer register, Address offset: 0x28 */
  127. __IO uint32_t TR3; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x2C */
  128. uint32_t RESERVED3[4]; /*!< Reserved, 0x30 - 0x3C */
  129. __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */
  130. uint32_t RESERVED4[23];/*!< Reserved, 0x44 - 0x9C */
  131. __IO uint32_t AWD2CR; /*!< ADC analog watchdog 2 configuration register, Address offset: 0xA0 */
  132. __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 configuration register, Address offset: 0xA4 */
  133. uint32_t RESERVED5[3]; /*!< Reserved, 0xA8 - 0xB0 */
  134. __IO uint32_t CALFACT; /*!< ADC Calibration factor register, Address offset: 0xB4 */
  135. } ADC_TypeDef;
  136. typedef struct
  137. {
  138. __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */
  139. } ADC_Common_TypeDef;
  140. /**
  141. * @brief HDMI-CEC
  142. */
  143. typedef struct
  144. {
  145. __IO uint32_t CR; /*!< CEC control register, Address offset:0x00 */
  146. __IO uint32_t CFGR; /*!< CEC configuration register, Address offset:0x04 */
  147. __IO uint32_t TXDR; /*!< CEC Tx data register , Address offset:0x08 */
  148. __IO uint32_t RXDR; /*!< CEC Rx Data Register, Address offset:0x0C */
  149. __IO uint32_t ISR; /*!< CEC Interrupt and Status Register, Address offset:0x10 */
  150. __IO uint32_t IER; /*!< CEC interrupt enable register, Address offset:0x14 */
  151. }CEC_TypeDef;
  152. /**
  153. * @brief Comparator
  154. */
  155. typedef struct
  156. {
  157. __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */
  158. } COMP_TypeDef;
  159. typedef struct
  160. {
  161. __IO uint32_t CSR_ODD; /*!< COMP control and status register located in register of comparator instance odd, used for bits common to several COMP instances, Address offset: 0x00 */
  162. __IO uint32_t CSR_EVEN; /*!< COMP control and status register located in register of comparator instance even, used for bits common to several COMP instances, Address offset: 0x04 */
  163. } COMP_Common_TypeDef;
  164. /**
  165. * @brief CRC calculation unit
  166. */
  167. typedef struct
  168. {
  169. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  170. __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  171. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  172. uint32_t RESERVED1; /*!< Reserved, 0x0C */
  173. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  174. __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
  175. } CRC_TypeDef;
  176. /**
  177. * @brief Digital to Analog Converter
  178. */
  179. typedef struct
  180. {
  181. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  182. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  183. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  184. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  185. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  186. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  187. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  188. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  189. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  190. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  191. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  192. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  193. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  194. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  195. __IO uint32_t CCR; /*!< DAC calibration control register, Address offset: 0x38 */
  196. __IO uint32_t MCR; /*!< DAC mode control register, Address offset: 0x3C */
  197. __IO uint32_t SHSR1; /*!< DAC Sample and Hold sample time register 1, Address offset: 0x40 */
  198. __IO uint32_t SHSR2; /*!< DAC Sample and Hold sample time register 2, Address offset: 0x44 */
  199. __IO uint32_t SHHR; /*!< DAC Sample and Hold hold time register, Address offset: 0x48 */
  200. __IO uint32_t SHRR; /*!< DAC Sample and Hold refresh time register, Address offset: 0x4C */
  201. } DAC_TypeDef;
  202. /**
  203. * @brief Debug MCU
  204. */
  205. typedef struct
  206. {
  207. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  208. __IO uint32_t CR; /*!< Debug configuration register, Address offset: 0x04 */
  209. __IO uint32_t APBFZ1; /*!< Debug APB freeze register 1, Address offset: 0x08 */
  210. __IO uint32_t APBFZ2; /*!< Debug APB freeze register 2, Address offset: 0x0C */
  211. } DBG_TypeDef;
  212. /**
  213. * @brief DMA Controller
  214. */
  215. typedef struct
  216. {
  217. __IO uint32_t CCR; /*!< DMA channel x configuration register */
  218. __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
  219. __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
  220. __IO uint32_t CMAR; /*!< DMA channel x memory address register */
  221. } DMA_Channel_TypeDef;
  222. typedef struct
  223. {
  224. __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
  225. __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
  226. } DMA_TypeDef;
  227. /**
  228. * @brief DMA Multiplexer
  229. */
  230. typedef struct
  231. {
  232. __IO uint32_t CCR; /*!< DMA Multiplexer Channel x Control Register Address offset: 0x0004 * (channel x) */
  233. }DMAMUX_Channel_TypeDef;
  234. typedef struct
  235. {
  236. __IO uint32_t CSR; /*!< DMA Channel Status Register Address offset: 0x0080 */
  237. __IO uint32_t CFR; /*!< DMA Channel Clear Flag Register Address offset: 0x0084 */
  238. }DMAMUX_ChannelStatus_TypeDef;
  239. typedef struct
  240. {
  241. __IO uint32_t RGCR; /*!< DMA Request Generator x Control Register Address offset: 0x0100 + 0x0004 * (Req Gen x) */
  242. }DMAMUX_RequestGen_TypeDef;
  243. typedef struct
  244. {
  245. __IO uint32_t RGSR; /*!< DMA Request Generator Status Register Address offset: 0x0140 */
  246. __IO uint32_t RGCFR; /*!< DMA Request Generator Clear Flag Register Address offset: 0x0144 */
  247. }DMAMUX_RequestGenStatus_TypeDef;
  248. /**
  249. * @brief Asynch Interrupt/Event Controller (EXTI)
  250. */
  251. typedef struct
  252. {
  253. __IO uint32_t RTSR1; /*!< EXTI Rising Trigger Selection Register 1, Address offset: 0x00 */
  254. __IO uint32_t FTSR1; /*!< EXTI Falling Trigger Selection Register 1, Address offset: 0x04 */
  255. __IO uint32_t SWIER1; /*!< EXTI Software Interrupt event Register 1, Address offset: 0x08 */
  256. __IO uint32_t RPR1; /*!< EXTI Rising Pending Register 1, Address offset: 0x0C */
  257. __IO uint32_t FPR1; /*!< EXTI Falling Pending Register 1, Address offset: 0x10 */
  258. uint32_t RESERVED1[3]; /*!< Reserved 1, 0x14 -- 0x1C */
  259. uint32_t RESERVED2[5]; /*!< Reserved 2, 0x20 -- 0x30 */
  260. uint32_t RESERVED3[11]; /*!< Reserved 3, 0x34 -- 0x5C */
  261. __IO uint32_t EXTICR[4]; /*!< EXTI External Interrupt Configuration Register, 0x60 -- 0x6C */
  262. uint32_t RESERVED4[4]; /*!< Reserved 4, 0x70 -- 0x7C */
  263. __IO uint32_t IMR1; /*!< EXTI Interrupt Mask Register 1, Address offset: 0x80 */
  264. __IO uint32_t EMR1; /*!< EXTI Event Mask Register 1, Address offset: 0x84 */
  265. uint32_t RESERVED5[2]; /*!< Reserved 5, 0x88 -- 0x8C */
  266. __IO uint32_t IMR2; /*!< EXTI Interrupt Mask Register 2, Address offset: 0x90 */
  267. __IO uint32_t EMR2; /*!< EXTI Event Mask Register 2, Address offset: 0x94 */
  268. } EXTI_TypeDef;
  269. /**
  270. * @brief FLASH Registers
  271. */
  272. typedef struct
  273. {
  274. __IO uint32_t ACR; /*!< FLASH Access Control register, Address offset: 0x00 */
  275. uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x04 */
  276. __IO uint32_t KEYR; /*!< FLASH Key register, Address offset: 0x08 */
  277. __IO uint32_t OPTKEYR; /*!< FLASH Option Key register, Address offset: 0x0C */
  278. __IO uint32_t SR; /*!< FLASH Status register, Address offset: 0x10 */
  279. __IO uint32_t CR; /*!< FLASH Control register, Address offset: 0x14 */
  280. __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */
  281. uint32_t RESERVED2; /*!< Reserved2, Address offset: 0x1C */
  282. __IO uint32_t OPTR; /*!< FLASH Option register, Address offset: 0x20 */
  283. __IO uint32_t PCROP1ASR; /*!< FLASH Bank PCROP area A Start address register, Address offset: 0x24 */
  284. __IO uint32_t PCROP1AER; /*!< FLASH Bank PCROP area A End address register, Address offset: 0x28 */
  285. __IO uint32_t WRP1AR; /*!< FLASH Bank WRP area A address register, Address offset: 0x2C */
  286. __IO uint32_t WRP1BR; /*!< FLASH Bank WRP area B address register, Address offset: 0x30 */
  287. __IO uint32_t PCROP1BSR; /*!< FLASH Bank PCROP area B Start address register, Address offset: 0x34 */
  288. __IO uint32_t PCROP1BER; /*!< FLASH Bank PCROP area B End address register, Address offset: 0x38 */
  289. uint32_t RESERVED3[17];/*!< Reserved3, Address offset: 0x3C */
  290. __IO uint32_t SECR; /*!< FLASH security register , Address offset: 0x80 */
  291. } FLASH_TypeDef;
  292. /**
  293. * @brief General Purpose I/O
  294. */
  295. typedef struct
  296. {
  297. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  298. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  299. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  300. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  301. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  302. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  303. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  304. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  305. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  306. __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */
  307. } GPIO_TypeDef;
  308. /**
  309. * @brief Inter-integrated Circuit Interface
  310. */
  311. typedef struct
  312. {
  313. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  314. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  315. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  316. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  317. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  318. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  319. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  320. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  321. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  322. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  323. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  324. } I2C_TypeDef;
  325. /**
  326. * @brief Independent WATCHDOG
  327. */
  328. typedef struct
  329. {
  330. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  331. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  332. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  333. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  334. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  335. } IWDG_TypeDef;
  336. /**
  337. * @brief LPTIMER
  338. */
  339. typedef struct
  340. {
  341. __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
  342. __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
  343. __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
  344. __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
  345. __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
  346. __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
  347. __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
  348. __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
  349. __IO uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x20 */
  350. __IO uint32_t CFGR2; /*!< LPTIM Option register, Address offset: 0x24 */
  351. } LPTIM_TypeDef;
  352. /**
  353. * @brief Power Control
  354. */
  355. typedef struct
  356. {
  357. __IO uint32_t CR1; /*!< PWR Power Control Register 1, Address offset: 0x00 */
  358. __IO uint32_t CR2; /*!< PWR Power Control Register 2, Address offset: 0x04 */
  359. __IO uint32_t CR3; /*!< PWR Power Control Register 3, Address offset: 0x08 */
  360. __IO uint32_t CR4; /*!< PWR Power Control Register 4, Address offset: 0x0C */
  361. __IO uint32_t SR1; /*!< PWR Power Status Register 1, Address offset: 0x10 */
  362. __IO uint32_t SR2; /*!< PWR Power Status Register 2, Address offset: 0x14 */
  363. __IO uint32_t SCR; /*!< PWR Power Status Clear Register, Address offset: 0x18 */
  364. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x1C */
  365. __IO uint32_t PUCRA; /*!< PWR Pull-Up Control Register of port A, Address offset: 0x20 */
  366. __IO uint32_t PDCRA; /*!< PWR Pull-Down Control Register of port A, Address offset: 0x24 */
  367. __IO uint32_t PUCRB; /*!< PWR Pull-Up Control Register of port B, Address offset: 0x28 */
  368. __IO uint32_t PDCRB; /*!< PWR Pull-Down Control Register of port B, Address offset: 0x2C */
  369. __IO uint32_t PUCRC; /*!< PWR Pull-Up Control Register of port C, Address offset: 0x30 */
  370. __IO uint32_t PDCRC; /*!< PWR Pull-Down Control Register of port C, Address offset: 0x34 */
  371. __IO uint32_t PUCRD; /*!< PWR Pull-Up Control Register of port D, Address offset: 0x38 */
  372. __IO uint32_t PDCRD; /*!< PWR Pull-Down Control Register of port D, Address offset: 0x3C */
  373. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x40 */
  374. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x44 */
  375. __IO uint32_t PUCRF; /*!< PWR Pull-Up Control Register of port F, Address offset: 0x48 */
  376. __IO uint32_t PDCRF; /*!< PWR Pull-Down Control Register of port F, Address offset: 0x4C */
  377. } PWR_TypeDef;
  378. /**
  379. * @brief Reset and Clock Control
  380. */
  381. typedef struct
  382. {
  383. __IO uint32_t CR; /*!< RCC Clock Sources Control Register, Address offset: 0x00 */
  384. __IO uint32_t ICSCR; /*!< RCC Internal Clock Sources Calibration Register, Address offset: 0x04 */
  385. __IO uint32_t CFGR; /*!< RCC Regulated Domain Clocks Configuration Register, Address offset: 0x08 */
  386. __IO uint32_t PLLCFGR; /*!< RCC System PLL configuration Register, Address offset: 0x0C */
  387. __IO uint32_t RESERVED0; /*!< Reserved, Address offset: 0x10 */
  388. __IO uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
  389. __IO uint32_t CIER; /*!< RCC Clock Interrupt Enable Register, Address offset: 0x18 */
  390. __IO uint32_t CIFR; /*!< RCC Clock Interrupt Flag Register, Address offset: 0x1C */
  391. __IO uint32_t CICR; /*!< RCC Clock Interrupt Clear Register, Address offset: 0x20 */
  392. __IO uint32_t IOPRSTR; /*!< RCC IO port reset register, Address offset: 0x24 */
  393. __IO uint32_t AHBRSTR; /*!< RCC AHB peripherals reset register, Address offset: 0x28 */
  394. __IO uint32_t APBRSTR1; /*!< RCC APB peripherals reset register 1, Address offset: 0x2C */
  395. __IO uint32_t APBRSTR2; /*!< RCC APB peripherals reset register 2, Address offset: 0x30 */
  396. __IO uint32_t IOPENR; /*!< RCC IO port enable register, Address offset: 0x34 */
  397. __IO uint32_t AHBENR; /*!< RCC AHB peripherals clock enable register, Address offset: 0x38 */
  398. __IO uint32_t APBENR1; /*!< RCC APB peripherals clock enable register1, Address offset: 0x3C */
  399. __IO uint32_t APBENR2; /*!< RCC APB peripherals clock enable register2, Address offset: 0x40 */
  400. __IO uint32_t IOPSMENR; /*!< RCC IO port clocks enable in sleep mode register, Address offset: 0x44 */
  401. __IO uint32_t AHBSMENR; /*!< RCC AHB peripheral clocks enable in sleep mode register, Address offset: 0x48 */
  402. __IO uint32_t APBSMENR1; /*!< RCC APB peripheral clocks enable in sleep mode register1, Address offset: 0x4C */
  403. __IO uint32_t APBSMENR2; /*!< RCC APB peripheral clocks enable in sleep mode register2, Address offset: 0x50 */
  404. __IO uint32_t CCIPR; /*!< RCC Peripherals Independent Clocks Configuration Register, Address offset: 0x54 */
  405. __IO uint32_t RESERVED2; /*!< Reserved, Address offset: 0x58 */
  406. __IO uint32_t BDCR; /*!< RCC Backup Domain Control Register, Address offset: 0x5C */
  407. __IO uint32_t CSR; /*!< RCC Unregulated Domain Clock Control and Status Register, Address offset: 0x60 */
  408. } RCC_TypeDef;
  409. /**
  410. * @brief Real-Time Clock
  411. */
  412. typedef struct
  413. {
  414. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  415. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  416. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x08 */
  417. __IO uint32_t ICSR; /*!< RTC initialization control and status register, Address offset: 0x0C */
  418. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  419. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  420. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x18 */
  421. uint32_t RESERVED0; /*!< Reserved Address offset: 0x1C */
  422. uint32_t RESERVED1; /*!< Reserved Address offset: 0x20 */
  423. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  424. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x28 */
  425. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  426. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  427. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  428. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  429. uint32_t RESERVED2; /*!< Reserved Address offset: 0x1C */
  430. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x40 */
  431. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  432. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x48 */
  433. __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x4C */
  434. __IO uint32_t SR; /*!< RTC Status register, Address offset: 0x50 */
  435. __IO uint32_t MISR; /*!< RTC Masked Interrupt Status register, Address offset: 0x54 */
  436. uint32_t RESERVED3; /*!< Reserved Address offset: 0x58 */
  437. __IO uint32_t SCR; /*!< RTC Status Clear register, Address offset: 0x5C */
  438. __IO uint32_t OR; /*!< RTC option register, Address offset: 0x60 */
  439. } RTC_TypeDef;
  440. /**
  441. * @brief Tamper and backup registers
  442. */
  443. typedef struct
  444. {
  445. __IO uint32_t CR1; /*!< TAMP configuration register 1, Address offset: 0x00 */
  446. __IO uint32_t CR2; /*!< TAMP configuration register 2, Address offset: 0x04 */
  447. uint32_t RESERVED0; /*!< Reserved Address offset: 0x08 */
  448. __IO uint32_t FLTCR; /*!< Reserved Address offset: 0x0C */
  449. uint32_t RESERVED1[7]; /*!< Reserved Address offset: 0x10 -- 0x28 */
  450. __IO uint32_t IER; /*!< TAMP Interrupt enable register, Address offset: 0x2C */
  451. __IO uint32_t SR; /*!< TAMP Status register, Address offset: 0x30 */
  452. __IO uint32_t MISR; /*!< TAMP Masked Interrupt Status register, Address offset: 0x34 */
  453. uint32_t RESERVED2; /*!< Reserved Address offset: 0x38 */
  454. __IO uint32_t SCR; /*!< TAMP Status clear register, Address offset: 0x3C */
  455. uint32_t RESERVED3[48]; /*!< Reserved Address offset: 0x54 -- 0xFC */
  456. __IO uint32_t BKP0R; /*!< TAMP backup register 0, Address offset: 0x100 */
  457. __IO uint32_t BKP1R; /*!< TAMP backup register 1, Address offset: 0x104 */
  458. __IO uint32_t BKP2R; /*!< TAMP backup register 2, Address offset: 0x108 */
  459. __IO uint32_t BKP3R; /*!< TAMP backup register 3, Address offset: 0x10C */
  460. __IO uint32_t BKP4R; /*!< TAMP backup register 4, Address offset: 0x110 */
  461. } TAMP_TypeDef;
  462. /**
  463. * @brief Serial Peripheral Interface
  464. */
  465. typedef struct
  466. {
  467. __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */
  468. __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
  469. __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
  470. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  471. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  472. __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */
  473. __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */
  474. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  475. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  476. } SPI_TypeDef;
  477. /**
  478. * @brief System configuration controller
  479. */
  480. typedef struct
  481. {
  482. __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */
  483. uint32_t RESERVED0[5]; /*!< Reserved, 0x04 --0x14 */
  484. __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x18 */
  485. uint32_t RESERVED1[25]; /*!< Reserved 0x1C */
  486. __IO uint32_t IT_LINE_SR[32]; /*!< SYSCFG configuration IT_LINE register, Address offset: 0x80 */
  487. } SYSCFG_TypeDef;
  488. /**
  489. * @brief TIM
  490. */
  491. typedef struct
  492. {
  493. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  494. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  495. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  496. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  497. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  498. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  499. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  500. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  501. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  502. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  503. __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
  504. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  505. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  506. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  507. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  508. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  509. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  510. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  511. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  512. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  513. __IO uint32_t OR1; /*!< TIM option register, Address offset: 0x50 */
  514. __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */
  515. __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */
  516. __IO uint32_t CCR6; /*!< TIM capture/compare register6, Address offset: 0x5C */
  517. __IO uint32_t AF1; /*!< TIM alternate function register 1, Address offset: 0x60 */
  518. __IO uint32_t AF2; /*!< TIM alternate function register 2, Address offset: 0x64 */
  519. __IO uint32_t TISEL; /*!< TIM Input Selection register, Address offset: 0x68 */
  520. } TIM_TypeDef;
  521. /**
  522. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  523. */
  524. typedef struct
  525. {
  526. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  527. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  528. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  529. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  530. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  531. __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
  532. __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
  533. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  534. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  535. __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  536. __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  537. __IO uint32_t PRESC; /*!< USART Prescaler register, Address offset: 0x2C */
  538. } USART_TypeDef;
  539. /**
  540. * @brief VREFBUF
  541. */
  542. typedef struct
  543. {
  544. __IO uint32_t CSR; /*!< VREFBUF control and status register, Address offset: 0x00 */
  545. __IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 */
  546. } VREFBUF_TypeDef;
  547. /**
  548. * @brief Window WATCHDOG
  549. */
  550. typedef struct
  551. {
  552. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  553. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  554. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  555. } WWDG_TypeDef;
  556. /**
  557. * @brief AES hardware accelerator
  558. */
  559. typedef struct
  560. {
  561. __IO uint32_t CR; /*!< AES control register, Address offset: 0x00 */
  562. __IO uint32_t SR; /*!< AES status register, Address offset: 0x04 */
  563. __IO uint32_t DINR; /*!< AES data input register, Address offset: 0x08 */
  564. __IO uint32_t DOUTR; /*!< AES data output register, Address offset: 0x0C */
  565. __IO uint32_t KEYR0; /*!< AES key register 0, Address offset: 0x10 */
  566. __IO uint32_t KEYR1; /*!< AES key register 1, Address offset: 0x14 */
  567. __IO uint32_t KEYR2; /*!< AES key register 2, Address offset: 0x18 */
  568. __IO uint32_t KEYR3; /*!< AES key register 3, Address offset: 0x1C */
  569. __IO uint32_t IVR0; /*!< AES initialization vector register 0, Address offset: 0x20 */
  570. __IO uint32_t IVR1; /*!< AES initialization vector register 1, Address offset: 0x24 */
  571. __IO uint32_t IVR2; /*!< AES initialization vector register 2, Address offset: 0x28 */
  572. __IO uint32_t IVR3; /*!< AES initialization vector register 3, Address offset: 0x2C */
  573. __IO uint32_t KEYR4; /*!< AES key register 4, Address offset: 0x30 */
  574. __IO uint32_t KEYR5; /*!< AES key register 5, Address offset: 0x34 */
  575. __IO uint32_t KEYR6; /*!< AES key register 6, Address offset: 0x38 */
  576. __IO uint32_t KEYR7; /*!< AES key register 7, Address offset: 0x3C */
  577. __IO uint32_t SUSP0R; /*!< AES Suspend register 0, Address offset: 0x40 */
  578. __IO uint32_t SUSP1R; /*!< AES Suspend register 1, Address offset: 0x44 */
  579. __IO uint32_t SUSP2R; /*!< AES Suspend register 2, Address offset: 0x48 */
  580. __IO uint32_t SUSP3R; /*!< AES Suspend register 3, Address offset: 0x4C */
  581. __IO uint32_t SUSP4R; /*!< AES Suspend register 4, Address offset: 0x50 */
  582. __IO uint32_t SUSP5R; /*!< AES Suspend register 5, Address offset: 0x54 */
  583. __IO uint32_t SUSP6R; /*!< AES Suspend register 6, Address offset: 0x58 */
  584. __IO uint32_t SUSP7R; /*!< AES Suspend register 7, Address offset: 0x5C */
  585. } AES_TypeDef;
  586. /**
  587. * @brief RNG
  588. */
  589. typedef struct
  590. {
  591. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  592. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  593. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  594. } RNG_TypeDef;
  595. /**
  596. * @brief UCPD
  597. */
  598. typedef struct
  599. {
  600. __IO uint32_t CFG1; /*!< UCPD configuration register 1, Address offset: 0x00 */
  601. __IO uint32_t CFG2; /*!< UCPD configuration register 2, Address offset: 0x04 */
  602. __IO uint32_t RESERVED0; /*!< UCPD reserved register, Address offset: 0x08 */
  603. __IO uint32_t CR; /*!< UCPD control register, Address offset: 0x0C */
  604. __IO uint32_t IMR; /*!< UCPD interrupt mask register, Address offset: 0x10 */
  605. __IO uint32_t SR; /*!< UCPD status register, Address offset: 0x14 */
  606. __IO uint32_t ICR; /*!< UCPD interrupt flag clear register Address offset: 0x18 */
  607. __IO uint32_t TX_ORDSET; /*!< UCPD Tx ordered set type register, Address offset: 0x1C */
  608. __IO uint32_t TX_PAYSZ; /*!< UCPD Tx payload size register, Address offset: 0x20 */
  609. __IO uint32_t TXDR; /*!< UCPD Tx data register, Address offset: 0x24 */
  610. __IO uint32_t RX_ORDSET; /*!< UCPD Rx ordered set type register, Address offset: 0x28 */
  611. __IO uint32_t RX_PAYSZ; /*!< UCPD Rx payload size register, Address offset: 0x2C */
  612. __IO uint32_t RXDR; /*!< UCPD Rx data register, Address offset: 0x30 */
  613. __IO uint32_t RX_ORDEXT1; /*!< UCPD Rx ordered set extension 1 register, Address offset: 0x34 */
  614. __IO uint32_t RX_ORDEXT2; /*!< UCPD Rx ordered set extension 2 register, Address offset: 0x38 */
  615. } UCPD_TypeDef;
  616. /**
  617. * @}
  618. */
  619. /** @addtogroup Peripheral_memory_map
  620. * @{
  621. */
  622. #define FLASH_BASE (0x08000000UL) /*!< FLASH base address */
  623. #define SRAM_BASE (0x20000000UL) /*!< SRAM base address */
  624. #define PERIPH_BASE (0x40000000UL) /*!< Peripheral base address */
  625. #define IOPORT_BASE (0x50000000UL) /*!< IOPORT base address */
  626. #define SRAM_SIZE_MAX (0x00008000UL) /*!< maximum SRAM size (up to 32 KBytes) */
  627. /*!< Peripheral memory map */
  628. #define APBPERIPH_BASE (PERIPH_BASE)
  629. #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000UL)
  630. /*!< APB peripherals */
  631. #define TIM2_BASE (APBPERIPH_BASE + 0UL)
  632. #define TIM3_BASE (APBPERIPH_BASE + 0x00000400UL)
  633. #define TIM6_BASE (APBPERIPH_BASE + 0x00001000UL)
  634. #define TIM7_BASE (APBPERIPH_BASE + 0x00001400UL)
  635. #define TIM14_BASE (APBPERIPH_BASE + 0x00002000UL)
  636. #define RTC_BASE (APBPERIPH_BASE + 0x00002800UL)
  637. #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00UL)
  638. #define IWDG_BASE (APBPERIPH_BASE + 0x00003000UL)
  639. #define SPI2_BASE (APBPERIPH_BASE + 0x00003800UL)
  640. #define USART2_BASE (APBPERIPH_BASE + 0x00004400UL)
  641. #define USART3_BASE (APBPERIPH_BASE + 0x00004800UL)
  642. #define USART4_BASE (APBPERIPH_BASE + 0x00004C00UL)
  643. #define I2C1_BASE (APBPERIPH_BASE + 0x00005400UL)
  644. #define I2C2_BASE (APBPERIPH_BASE + 0x00005800UL)
  645. #define PWR_BASE (APBPERIPH_BASE + 0x00007000UL)
  646. #define DAC1_BASE (APBPERIPH_BASE + 0x00007400UL)
  647. #define DAC_BASE (APBPERIPH_BASE + 0x00007400UL) /* Kept for legacy purpose */
  648. #define CEC_BASE (APBPERIPH_BASE + 0x00007800UL)
  649. #define LPTIM1_BASE (APBPERIPH_BASE + 0x00007C00UL)
  650. #define LPUART1_BASE (APBPERIPH_BASE + 0x00008000UL)
  651. #define LPTIM2_BASE (APBPERIPH_BASE + 0x00009400UL)
  652. #define UCPD1_BASE (APBPERIPH_BASE + 0x0000A000UL)
  653. #define UCPD2_BASE (APBPERIPH_BASE + 0x0000A400UL)
  654. #define TAMP_BASE (APBPERIPH_BASE + 0x0000B000UL)
  655. #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000UL)
  656. #define VREFBUF_BASE (APBPERIPH_BASE + 0x00010030UL)
  657. #define COMP1_BASE (SYSCFG_BASE + 0x0200UL)
  658. #define COMP2_BASE (SYSCFG_BASE + 0x0204UL)
  659. #define ADC1_BASE (APBPERIPH_BASE + 0x00012400UL)
  660. #define ADC1_COMMON_BASE (APBPERIPH_BASE + 0x00012708UL)
  661. #define ADC_BASE (ADC1_COMMON_BASE) /* Kept for legacy purpose */
  662. #define TIM1_BASE (APBPERIPH_BASE + 0x00012C00UL)
  663. #define SPI1_BASE (APBPERIPH_BASE + 0x00013000UL)
  664. #define USART1_BASE (APBPERIPH_BASE + 0x00013800UL)
  665. #define TIM15_BASE (APBPERIPH_BASE + 0x00014000UL)
  666. #define TIM16_BASE (APBPERIPH_BASE + 0x00014400UL)
  667. #define TIM17_BASE (APBPERIPH_BASE + 0x00014800UL)
  668. #define DBG_BASE (APBPERIPH_BASE + 0x00015800UL)
  669. /*!< AHB peripherals */
  670. #define DMA1_BASE (AHBPERIPH_BASE)
  671. #define DMAMUX1_BASE (AHBPERIPH_BASE + 0x00000800UL)
  672. #define RCC_BASE (AHBPERIPH_BASE + 0x00001000UL)
  673. #define EXTI_BASE (AHBPERIPH_BASE + 0x00001800UL)
  674. #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000UL)
  675. #define CRC_BASE (AHBPERIPH_BASE + 0x00003000UL)
  676. #define RNG_BASE (AHBPERIPH_BASE + 0x00005000UL)
  677. #define AES_BASE (AHBPERIPH_BASE + 0x00006000UL)
  678. #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008UL)
  679. #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CUL)
  680. #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030UL)
  681. #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044UL)
  682. #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058UL)
  683. #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CUL)
  684. #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080UL)
  685. #define DMAMUX1_Channel0_BASE (DMAMUX1_BASE)
  686. #define DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x00000004UL)
  687. #define DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x00000008UL)
  688. #define DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x0000000CUL)
  689. #define DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x00000010UL)
  690. #define DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x00000014UL)
  691. #define DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x00000018UL)
  692. #define DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x00000100UL)
  693. #define DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x00000104UL)
  694. #define DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x00000108UL)
  695. #define DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x0000010CUL)
  696. #define DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x00000080UL)
  697. #define DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x00000140UL)
  698. /*!< IOPORT */
  699. #define GPIOA_BASE (IOPORT_BASE + 0x00000000UL)
  700. #define GPIOB_BASE (IOPORT_BASE + 0x00000400UL)
  701. #define GPIOC_BASE (IOPORT_BASE + 0x00000800UL)
  702. #define GPIOD_BASE (IOPORT_BASE + 0x00000C00UL)
  703. #define GPIOF_BASE (IOPORT_BASE + 0x00001400UL)
  704. /*!< Device Electronic Signature */
  705. #define PACKAGE_BASE (0x1FFF7500UL) /*!< Package data register base address */
  706. #define UID_BASE (0x1FFF7590UL) /*!< Unique device ID register base address */
  707. #define FLASHSIZE_BASE (0x1FFF75E0UL) /*!< Flash size data register base address */
  708. /**
  709. * @}
  710. */
  711. /** @addtogroup Peripheral_declaration
  712. * @{
  713. */
  714. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  715. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  716. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  717. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  718. #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
  719. #define RTC ((RTC_TypeDef *) RTC_BASE)
  720. #define TAMP ((TAMP_TypeDef *) TAMP_BASE)
  721. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  722. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  723. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  724. #define USART2 ((USART_TypeDef *) USART2_BASE)
  725. #define USART3 ((USART_TypeDef *) USART3_BASE)
  726. #define USART4 ((USART_TypeDef *) USART4_BASE)
  727. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  728. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  729. #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
  730. #define PWR ((PWR_TypeDef *) PWR_BASE)
  731. #define RCC ((RCC_TypeDef *) RCC_BASE)
  732. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  733. #define DAC1 ((DAC_TypeDef *) DAC1_BASE)
  734. #define DAC ((DAC_TypeDef *) DAC_BASE) /* Kept for legacy purpose */
  735. #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
  736. #define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE)
  737. #define CEC ((CEC_TypeDef *) CEC_BASE)
  738. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  739. #define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE)
  740. #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
  741. #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
  742. #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP1_BASE)
  743. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  744. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  745. #define USART1 ((USART_TypeDef *) USART1_BASE)
  746. #define TIM15 ((TIM_TypeDef *) TIM15_BASE)
  747. #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
  748. #define TIM17 ((TIM_TypeDef *) TIM17_BASE)
  749. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  750. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  751. #define CRC ((CRC_TypeDef *) CRC_BASE)
  752. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  753. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  754. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  755. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  756. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  757. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  758. #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_COMMON_BASE)
  759. #define ADC (ADC1_COMMON) /* Kept for legacy purpose */
  760. #define AES ((AES_TypeDef *) AES_BASE)
  761. #define AES1 ((AES_TypeDef *) AES_BASE)
  762. #define RNG ((RNG_TypeDef *) RNG_BASE)
  763. #define UCPD1 ((UCPD_TypeDef *) UCPD1_BASE)
  764. #define UCPD2 ((UCPD_TypeDef *) UCPD2_BASE)
  765. #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
  766. #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
  767. #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
  768. #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
  769. #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
  770. #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
  771. #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
  772. #define DMAMUX1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_BASE)
  773. #define DMAMUX1_Channel0 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel0_BASE)
  774. #define DMAMUX1_Channel1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel1_BASE)
  775. #define DMAMUX1_Channel2 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel2_BASE)
  776. #define DMAMUX1_Channel3 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel3_BASE)
  777. #define DMAMUX1_Channel4 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel4_BASE)
  778. #define DMAMUX1_Channel5 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel5_BASE)
  779. #define DMAMUX1_Channel6 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel6_BASE)
  780. #define DMAMUX1_RequestGenerator0 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator0_BASE)
  781. #define DMAMUX1_RequestGenerator1 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator1_BASE)
  782. #define DMAMUX1_RequestGenerator2 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator2_BASE)
  783. #define DMAMUX1_RequestGenerator3 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator3_BASE)
  784. #define DMAMUX1_ChannelStatus ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX1_ChannelStatus_BASE)
  785. #define DMAMUX1_RequestGenStatus ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX1_RequestGenStatus_BASE)
  786. #define DBG ((DBG_TypeDef *) DBG_BASE)
  787. /**
  788. * @}
  789. */
  790. /** @addtogroup Exported_constants
  791. * @{
  792. */
  793. /** @addtogroup Peripheral_Registers_Bits_Definition
  794. * @{
  795. */
  796. /******************************************************************************/
  797. /* Peripheral Registers Bits Definition */
  798. /******************************************************************************/
  799. /******************************************************************************/
  800. /* */
  801. /* Analog to Digital Converter (ADC) */
  802. /* */
  803. /******************************************************************************/
  804. /******************** Bit definition for ADC_ISR register *******************/
  805. #define ADC_ISR_ADRDY_Pos (0U)
  806. #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
  807. #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */
  808. #define ADC_ISR_EOSMP_Pos (1U)
  809. #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
  810. #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */
  811. #define ADC_ISR_EOC_Pos (2U)
  812. #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
  813. #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */
  814. #define ADC_ISR_EOS_Pos (3U)
  815. #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */
  816. #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */
  817. #define ADC_ISR_OVR_Pos (4U)
  818. #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
  819. #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */
  820. #define ADC_ISR_AWD1_Pos (7U)
  821. #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */
  822. #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */
  823. #define ADC_ISR_AWD2_Pos (8U)
  824. #define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */
  825. #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC analog watchdog 2 flag */
  826. #define ADC_ISR_AWD3_Pos (9U)
  827. #define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */
  828. #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC analog watchdog 3 flag */
  829. #define ADC_ISR_EOCAL_Pos (11U)
  830. #define ADC_ISR_EOCAL_Msk (0x1UL << ADC_ISR_EOCAL_Pos) /*!< 0x00000800 */
  831. #define ADC_ISR_EOCAL ADC_ISR_EOCAL_Msk /*!< ADC end of calibration flag */
  832. #define ADC_ISR_CCRDY_Pos (13U)
  833. #define ADC_ISR_CCRDY_Msk (0x1UL << ADC_ISR_CCRDY_Pos) /*!< 0x00002000 */
  834. #define ADC_ISR_CCRDY ADC_ISR_CCRDY_Msk /*!< ADC channel configuration ready flag */
  835. /* Legacy defines */
  836. #define ADC_ISR_EOSEQ (ADC_ISR_EOS)
  837. /******************** Bit definition for ADC_IER register *******************/
  838. #define ADC_IER_ADRDYIE_Pos (0U)
  839. #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
  840. #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */
  841. #define ADC_IER_EOSMPIE_Pos (1U)
  842. #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
  843. #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */
  844. #define ADC_IER_EOCIE_Pos (2U)
  845. #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
  846. #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */
  847. #define ADC_IER_EOSIE_Pos (3U)
  848. #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */
  849. #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
  850. #define ADC_IER_OVRIE_Pos (4U)
  851. #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
  852. #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */
  853. #define ADC_IER_AWD1IE_Pos (7U)
  854. #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */
  855. #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */
  856. #define ADC_IER_AWD2IE_Pos (8U)
  857. #define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */
  858. #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC analog watchdog 2 interrupt */
  859. #define ADC_IER_AWD3IE_Pos (9U)
  860. #define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */
  861. #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC analog watchdog 3 interrupt */
  862. #define ADC_IER_EOCALIE_Pos (11U)
  863. #define ADC_IER_EOCALIE_Msk (0x1UL << ADC_IER_EOCALIE_Pos) /*!< 0x00000800 */
  864. #define ADC_IER_EOCALIE ADC_IER_EOCALIE_Msk /*!< ADC end of calibration interrupt */
  865. #define ADC_IER_CCRDYIE_Pos (13U)
  866. #define ADC_IER_CCRDYIE_Msk (0x1UL << ADC_IER_CCRDYIE_Pos) /*!< 0x00002000 */
  867. #define ADC_IER_CCRDYIE ADC_IER_CCRDYIE_Msk /*!< ADC channel configuration ready interrupt */
  868. /* Legacy defines */
  869. #define ADC_IER_EOSEQIE (ADC_IER_EOSIE)
  870. /******************** Bit definition for ADC_CR register ********************/
  871. #define ADC_CR_ADEN_Pos (0U)
  872. #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
  873. #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */
  874. #define ADC_CR_ADDIS_Pos (1U)
  875. #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
  876. #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */
  877. #define ADC_CR_ADSTART_Pos (2U)
  878. #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
  879. #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */
  880. #define ADC_CR_ADSTP_Pos (4U)
  881. #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
  882. #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */
  883. #define ADC_CR_ADVREGEN_Pos (28U)
  884. #define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */
  885. #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC voltage regulator enable */
  886. #define ADC_CR_ADCAL_Pos (31U)
  887. #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
  888. #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
  889. /******************** Bit definition for ADC_CFGR1 register *****************/
  890. #define ADC_CFGR1_DMAEN_Pos (0U)
  891. #define ADC_CFGR1_DMAEN_Msk (0x1UL << ADC_CFGR1_DMAEN_Pos) /*!< 0x00000001 */
  892. #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk /*!< ADC DMA transfer enable */
  893. #define ADC_CFGR1_DMACFG_Pos (1U)
  894. #define ADC_CFGR1_DMACFG_Msk (0x1UL << ADC_CFGR1_DMACFG_Pos) /*!< 0x00000002 */
  895. #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk /*!< ADC DMA transfer configuration */
  896. #define ADC_CFGR1_SCANDIR_Pos (2U)
  897. #define ADC_CFGR1_SCANDIR_Msk (0x1UL << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */
  898. #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< ADC group regular sequencer scan direction */
  899. #define ADC_CFGR1_RES_Pos (3U)
  900. #define ADC_CFGR1_RES_Msk (0x3UL << ADC_CFGR1_RES_Pos) /*!< 0x00000018 */
  901. #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< ADC data resolution */
  902. #define ADC_CFGR1_RES_0 (0x1U << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */
  903. #define ADC_CFGR1_RES_1 (0x2U << ADC_CFGR1_RES_Pos) /*!< 0x00000010 */
  904. #define ADC_CFGR1_ALIGN_Pos (5U)
  905. #define ADC_CFGR1_ALIGN_Msk (0x1UL << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */
  906. #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< ADC data alignement */
  907. #define ADC_CFGR1_EXTSEL_Pos (6U)
  908. #define ADC_CFGR1_EXTSEL_Msk (0x7UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */
  909. #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< ADC group regular external trigger source */
  910. #define ADC_CFGR1_EXTSEL_0 (0x1UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */
  911. #define ADC_CFGR1_EXTSEL_1 (0x2UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */
  912. #define ADC_CFGR1_EXTSEL_2 (0x4UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */
  913. #define ADC_CFGR1_EXTEN_Pos (10U)
  914. #define ADC_CFGR1_EXTEN_Msk (0x3UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */
  915. #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< ADC group regular external trigger polarity */
  916. #define ADC_CFGR1_EXTEN_0 (0x1UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */
  917. #define ADC_CFGR1_EXTEN_1 (0x2UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */
  918. #define ADC_CFGR1_OVRMOD_Pos (12U)
  919. #define ADC_CFGR1_OVRMOD_Msk (0x1UL << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */
  920. #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< ADC group regular overrun configuration */
  921. #define ADC_CFGR1_CONT_Pos (13U)
  922. #define ADC_CFGR1_CONT_Msk (0x1UL << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */
  923. #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< ADC group regular continuous conversion mode */
  924. #define ADC_CFGR1_WAIT_Pos (14U)
  925. #define ADC_CFGR1_WAIT_Msk (0x1UL << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */
  926. #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC low power auto wait */
  927. #define ADC_CFGR1_AUTOFF_Pos (15U)
  928. #define ADC_CFGR1_AUTOFF_Msk (0x1UL << ADC_CFGR1_AUTOFF_Pos) /*!< 0x00008000 */
  929. #define ADC_CFGR1_AUTOFF ADC_CFGR1_AUTOFF_Msk /*!< ADC low power auto power off */
  930. #define ADC_CFGR1_DISCEN_Pos (16U)
  931. #define ADC_CFGR1_DISCEN_Msk (0x1UL << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */
  932. #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
  933. #define ADC_CFGR1_CHSELRMOD_Pos (21U)
  934. #define ADC_CFGR1_CHSELRMOD_Msk (0x1UL << ADC_CFGR1_CHSELRMOD_Pos) /*!< 0x00200000 */
  935. #define ADC_CFGR1_CHSELRMOD ADC_CFGR1_CHSELRMOD_Msk /*!< ADC group regular sequencer mode */
  936. #define ADC_CFGR1_AWD1SGL_Pos (22U)
  937. #define ADC_CFGR1_AWD1SGL_Msk (0x1UL << ADC_CFGR1_AWD1SGL_Pos) /*!< 0x00400000 */
  938. #define ADC_CFGR1_AWD1SGL ADC_CFGR1_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
  939. #define ADC_CFGR1_AWD1EN_Pos (23U)
  940. #define ADC_CFGR1_AWD1EN_Msk (0x1UL << ADC_CFGR1_AWD1EN_Pos) /*!< 0x00800000 */
  941. #define ADC_CFGR1_AWD1EN ADC_CFGR1_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
  942. #define ADC_CFGR1_AWD1CH_Pos (26U)
  943. #define ADC_CFGR1_AWD1CH_Msk (0x1FUL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x7C000000 */
  944. #define ADC_CFGR1_AWD1CH ADC_CFGR1_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
  945. #define ADC_CFGR1_AWD1CH_0 (0x01UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x04000000 */
  946. #define ADC_CFGR1_AWD1CH_1 (0x02UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x08000000 */
  947. #define ADC_CFGR1_AWD1CH_2 (0x04UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x10000000 */
  948. #define ADC_CFGR1_AWD1CH_3 (0x08UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x20000000 */
  949. #define ADC_CFGR1_AWD1CH_4 (0x10UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x40000000 */
  950. /* Legacy defines */
  951. #define ADC_CFGR1_AUTDLY (ADC_CFGR1_WAIT)
  952. /******************** Bit definition for ADC_CFGR2 register *****************/
  953. #define ADC_CFGR2_OVSE_Pos (0U)
  954. #define ADC_CFGR2_OVSE_Msk (0x1UL << ADC_CFGR2_OVSE_Pos) /*!< 0x00000001 */
  955. #define ADC_CFGR2_OVSE ADC_CFGR2_OVSE_Msk /*!< ADC oversampler enable on scope ADC group regular */
  956. #define ADC_CFGR2_OVSR_Pos (2U)
  957. #define ADC_CFGR2_OVSR_Msk (0x7UL << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */
  958. #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< ADC oversampling ratio */
  959. #define ADC_CFGR2_OVSR_0 (0x1UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */
  960. #define ADC_CFGR2_OVSR_1 (0x2UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */
  961. #define ADC_CFGR2_OVSR_2 (0x4UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */
  962. #define ADC_CFGR2_OVSS_Pos (5U)
  963. #define ADC_CFGR2_OVSS_Msk (0xFUL << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */
  964. #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< ADC oversampling shift */
  965. #define ADC_CFGR2_OVSS_0 (0x1UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */
  966. #define ADC_CFGR2_OVSS_1 (0x2UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */
  967. #define ADC_CFGR2_OVSS_2 (0x4UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */
  968. #define ADC_CFGR2_OVSS_3 (0x8UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */
  969. #define ADC_CFGR2_TOVS_Pos (9U)
  970. #define ADC_CFGR2_TOVS_Msk (0x1UL << ADC_CFGR2_TOVS_Pos) /*!< 0x00000200 */
  971. #define ADC_CFGR2_TOVS ADC_CFGR2_TOVS_Msk /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */
  972. #define ADC_CFGR2_LFTRIG_Pos (29U)
  973. #define ADC_CFGR2_LFTRIG_Msk (0x1UL << ADC_CFGR2_LFTRIG_Pos) /*!< 0x20000000 */
  974. #define ADC_CFGR2_LFTRIG ADC_CFGR2_LFTRIG_Msk /*!< ADC low frequency trigger mode */
  975. #define ADC_CFGR2_CKMODE_Pos (30U)
  976. #define ADC_CFGR2_CKMODE_Msk (0x3UL << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */
  977. #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< ADC clock source and prescaler (prescaler only for clock source synchronous) */
  978. #define ADC_CFGR2_CKMODE_1 (0x2UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */
  979. #define ADC_CFGR2_CKMODE_0 (0x1UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */
  980. /******************** Bit definition for ADC_SMPR register ******************/
  981. #define ADC_SMPR_SMP1_Pos (0U)
  982. #define ADC_SMPR_SMP1_Msk (0x7UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000007 */
  983. #define ADC_SMPR_SMP1 ADC_SMPR_SMP1_Msk /*!< ADC group of channels sampling time 1 */
  984. #define ADC_SMPR_SMP1_0 (0x1UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000001 */
  985. #define ADC_SMPR_SMP1_1 (0x2UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000002 */
  986. #define ADC_SMPR_SMP1_2 (0x4UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000004 */
  987. #define ADC_SMPR_SMP2_Pos (4U)
  988. #define ADC_SMPR_SMP2_Msk (0x7UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000070 */
  989. #define ADC_SMPR_SMP2 ADC_SMPR_SMP2_Msk /*!< ADC group of channels sampling time 2 */
  990. #define ADC_SMPR_SMP2_0 (0x1UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000010 */
  991. #define ADC_SMPR_SMP2_1 (0x2UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000020 */
  992. #define ADC_SMPR_SMP2_2 (0x4UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000040 */
  993. #define ADC_SMPR_SMPSEL_Pos (8U)
  994. #define ADC_SMPR_SMPSEL_Msk (0x7FFFFUL << ADC_SMPR_SMPSEL_Pos) /*!< 0x07FFFF00 */
  995. #define ADC_SMPR_SMPSEL ADC_SMPR_SMPSEL_Msk /*!< ADC all channels sampling time selection */
  996. #define ADC_SMPR_SMPSEL0_Pos (8U)
  997. #define ADC_SMPR_SMPSEL0_Msk (0x1UL << ADC_SMPR_SMPSEL0_Pos) /*!< 0x00000100 */
  998. #define ADC_SMPR_SMPSEL0 ADC_SMPR_SMPSEL0_Msk /*!< ADC channel 0 sampling time selection */
  999. #define ADC_SMPR_SMPSEL1_Pos (9U)
  1000. #define ADC_SMPR_SMPSEL1_Msk (0x1UL << ADC_SMPR_SMPSEL1_Pos) /*!< 0x00000200 */
  1001. #define ADC_SMPR_SMPSEL1 ADC_SMPR_SMPSEL1_Msk /*!< ADC channel 1 sampling time selection */
  1002. #define ADC_SMPR_SMPSEL2_Pos (10U)
  1003. #define ADC_SMPR_SMPSEL2_Msk (0x1UL << ADC_SMPR_SMPSEL2_Pos) /*!< 0x00000400 */
  1004. #define ADC_SMPR_SMPSEL2 ADC_SMPR_SMPSEL2_Msk /*!< ADC channel 2 sampling time selection */
  1005. #define ADC_SMPR_SMPSEL3_Pos (11U)
  1006. #define ADC_SMPR_SMPSEL3_Msk (0x1UL << ADC_SMPR_SMPSEL3_Pos) /*!< 0x00000800 */
  1007. #define ADC_SMPR_SMPSEL3 ADC_SMPR_SMPSEL3_Msk /*!< ADC channel 3 sampling time selection */
  1008. #define ADC_SMPR_SMPSEL4_Pos (12U)
  1009. #define ADC_SMPR_SMPSEL4_Msk (0x1UL << ADC_SMPR_SMPSEL4_Pos) /*!< 0x00001000 */
  1010. #define ADC_SMPR_SMPSEL4 ADC_SMPR_SMPSEL4_Msk /*!< ADC channel 4 sampling time selection */
  1011. #define ADC_SMPR_SMPSEL5_Pos (13U)
  1012. #define ADC_SMPR_SMPSEL5_Msk (0x1UL << ADC_SMPR_SMPSEL5_Pos) /*!< 0x00002000 */
  1013. #define ADC_SMPR_SMPSEL5 ADC_SMPR_SMPSEL5_Msk /*!< ADC channel 5 sampling time selection */
  1014. #define ADC_SMPR_SMPSEL6_Pos (14U)
  1015. #define ADC_SMPR_SMPSEL6_Msk (0x1UL << ADC_SMPR_SMPSEL6_Pos) /*!< 0x00004000 */
  1016. #define ADC_SMPR_SMPSEL6 ADC_SMPR_SMPSEL6_Msk /*!< ADC channel 6 sampling time selection */
  1017. #define ADC_SMPR_SMPSEL7_Pos (15U)
  1018. #define ADC_SMPR_SMPSEL7_Msk (0x1UL << ADC_SMPR_SMPSEL7_Pos) /*!< 0x00008000 */
  1019. #define ADC_SMPR_SMPSEL7 ADC_SMPR_SMPSEL7_Msk /*!< ADC channel 7 sampling time selection */
  1020. #define ADC_SMPR_SMPSEL8_Pos (16U)
  1021. #define ADC_SMPR_SMPSEL8_Msk (0x1UL << ADC_SMPR_SMPSEL8_Pos) /*!< 0x00010000 */
  1022. #define ADC_SMPR_SMPSEL8 ADC_SMPR_SMPSEL8_Msk /*!< ADC channel 8 sampling time selection */
  1023. #define ADC_SMPR_SMPSEL9_Pos (17U)
  1024. #define ADC_SMPR_SMPSEL9_Msk (0x1UL << ADC_SMPR_SMPSEL9_Pos) /*!< 0x00020000 */
  1025. #define ADC_SMPR_SMPSEL9 ADC_SMPR_SMPSEL9_Msk /*!< ADC channel 9 sampling time selection */
  1026. #define ADC_SMPR_SMPSEL10_Pos (18U)
  1027. #define ADC_SMPR_SMPSEL10_Msk (0x1UL << ADC_SMPR_SMPSEL10_Pos) /*!< 0x00040000 */
  1028. #define ADC_SMPR_SMPSEL10 ADC_SMPR_SMPSEL10_Msk /*!< ADC channel 10 sampling time selection */
  1029. #define ADC_SMPR_SMPSEL11_Pos (19U)
  1030. #define ADC_SMPR_SMPSEL11_Msk (0x1UL << ADC_SMPR_SMPSEL11_Pos) /*!< 0x00080000 */
  1031. #define ADC_SMPR_SMPSEL11 ADC_SMPR_SMPSEL11_Msk /*!< ADC channel 11 sampling time selection */
  1032. #define ADC_SMPR_SMPSEL12_Pos (20U)
  1033. #define ADC_SMPR_SMPSEL12_Msk (0x1UL << ADC_SMPR_SMPSEL12_Pos) /*!< 0x00100000 */
  1034. #define ADC_SMPR_SMPSEL12 ADC_SMPR_SMPSEL12_Msk /*!< ADC channel 12 sampling time selection */
  1035. #define ADC_SMPR_SMPSEL13_Pos (21U)
  1036. #define ADC_SMPR_SMPSEL13_Msk (0x1UL << ADC_SMPR_SMPSEL13_Pos) /*!< 0x00200000 */
  1037. #define ADC_SMPR_SMPSEL13 ADC_SMPR_SMPSEL13_Msk /*!< ADC channel 13 sampling time selection */
  1038. #define ADC_SMPR_SMPSEL14_Pos (22U)
  1039. #define ADC_SMPR_SMPSEL14_Msk (0x1UL << ADC_SMPR_SMPSEL14_Pos) /*!< 0x00400000 */
  1040. #define ADC_SMPR_SMPSEL14 ADC_SMPR_SMPSEL14_Msk /*!< ADC channel 14 sampling time selection */
  1041. #define ADC_SMPR_SMPSEL15_Pos (23U)
  1042. #define ADC_SMPR_SMPSEL15_Msk (0x1UL << ADC_SMPR_SMPSEL15_Pos) /*!< 0x00800000 */
  1043. #define ADC_SMPR_SMPSEL15 ADC_SMPR_SMPSEL15_Msk /*!< ADC channel 15 sampling time selection */
  1044. #define ADC_SMPR_SMPSEL16_Pos (24U)
  1045. #define ADC_SMPR_SMPSEL16_Msk (0x1UL << ADC_SMPR_SMPSEL16_Pos) /*!< 0x01000000 */
  1046. #define ADC_SMPR_SMPSEL16 ADC_SMPR_SMPSEL16_Msk /*!< ADC channel 16 sampling time selection */
  1047. #define ADC_SMPR_SMPSEL17_Pos (25U)
  1048. #define ADC_SMPR_SMPSEL17_Msk (0x1UL << ADC_SMPR_SMPSEL17_Pos) /*!< 0x02000000 */
  1049. #define ADC_SMPR_SMPSEL17 ADC_SMPR_SMPSEL17_Msk /*!< ADC channel 17 sampling time selection */
  1050. #define ADC_SMPR_SMPSEL18_Pos (26U)
  1051. #define ADC_SMPR_SMPSEL18_Msk (0x1UL << ADC_SMPR_SMPSEL18_Pos) /*!< 0x04000000 */
  1052. #define ADC_SMPR_SMPSEL18 ADC_SMPR_SMPSEL18_Msk /*!< ADC channel 18 sampling time selection */
  1053. /******************** Bit definition for ADC_TR1 register *******************/
  1054. #define ADC_TR1_LT1_Pos (0U)
  1055. #define ADC_TR1_LT1_Msk (0xFFFUL << ADC_TR1_LT1_Pos) /*!< 0x00000FFF */
  1056. #define ADC_TR1_LT1 ADC_TR1_LT1_Msk /*!< ADC analog watchdog 1 threshold low */
  1057. #define ADC_TR1_LT1_0 (0x001UL << ADC_TR1_LT1_Pos) /*!< 0x00000001 */
  1058. #define ADC_TR1_LT1_1 (0x002UL << ADC_TR1_LT1_Pos) /*!< 0x00000002 */
  1059. #define ADC_TR1_LT1_2 (0x004UL << ADC_TR1_LT1_Pos) /*!< 0x00000004 */
  1060. #define ADC_TR1_LT1_3 (0x008UL << ADC_TR1_LT1_Pos) /*!< 0x00000008 */
  1061. #define ADC_TR1_LT1_4 (0x010UL << ADC_TR1_LT1_Pos) /*!< 0x00000010 */
  1062. #define ADC_TR1_LT1_5 (0x020UL << ADC_TR1_LT1_Pos) /*!< 0x00000020 */
  1063. #define ADC_TR1_LT1_6 (0x040UL << ADC_TR1_LT1_Pos) /*!< 0x00000040 */
  1064. #define ADC_TR1_LT1_7 (0x080UL << ADC_TR1_LT1_Pos) /*!< 0x00000080 */
  1065. #define ADC_TR1_LT1_8 (0x100UL << ADC_TR1_LT1_Pos) /*!< 0x00000100 */
  1066. #define ADC_TR1_LT1_9 (0x200UL << ADC_TR1_LT1_Pos) /*!< 0x00000200 */
  1067. #define ADC_TR1_LT1_10 (0x400UL << ADC_TR1_LT1_Pos) /*!< 0x00000400 */
  1068. #define ADC_TR1_LT1_11 (0x800UL << ADC_TR1_LT1_Pos) /*!< 0x00000800 */
  1069. #define ADC_TR1_HT1_Pos (16U)
  1070. #define ADC_TR1_HT1_Msk (0xFFFUL << ADC_TR1_HT1_Pos) /*!< 0x0FFF0000 */
  1071. #define ADC_TR1_HT1 ADC_TR1_HT1_Msk /*!< ADC Analog watchdog 1 threshold high */
  1072. #define ADC_TR1_HT1_0 (0x001UL << ADC_TR1_HT1_Pos) /*!< 0x00010000 */
  1073. #define ADC_TR1_HT1_1 (0x002UL << ADC_TR1_HT1_Pos) /*!< 0x00020000 */
  1074. #define ADC_TR1_HT1_2 (0x004UL << ADC_TR1_HT1_Pos) /*!< 0x00040000 */
  1075. #define ADC_TR1_HT1_3 (0x008UL << ADC_TR1_HT1_Pos) /*!< 0x00080000 */
  1076. #define ADC_TR1_HT1_4 (0x010UL << ADC_TR1_HT1_Pos) /*!< 0x00100000 */
  1077. #define ADC_TR1_HT1_5 (0x020UL << ADC_TR1_HT1_Pos) /*!< 0x00200000 */
  1078. #define ADC_TR1_HT1_6 (0x040UL << ADC_TR1_HT1_Pos) /*!< 0x00400000 */
  1079. #define ADC_TR1_HT1_7 (0x080UL << ADC_TR1_HT1_Pos) /*!< 0x00800000 */
  1080. #define ADC_TR1_HT1_8 (0x100UL << ADC_TR1_HT1_Pos) /*!< 0x01000000 */
  1081. #define ADC_TR1_HT1_9 (0x200UL << ADC_TR1_HT1_Pos) /*!< 0x02000000 */
  1082. #define ADC_TR1_HT1_10 (0x400UL << ADC_TR1_HT1_Pos) /*!< 0x04000000 */
  1083. #define ADC_TR1_HT1_11 (0x800UL << ADC_TR1_HT1_Pos) /*!< 0x08000000 */
  1084. /******************** Bit definition for ADC_TR2 register *******************/
  1085. #define ADC_TR2_LT2_Pos (0U)
  1086. #define ADC_TR2_LT2_Msk (0xFFFUL << ADC_TR2_LT2_Pos) /*!< 0x00000FFF */
  1087. #define ADC_TR2_LT2 ADC_TR2_LT2_Msk /*!< ADC analog watchdog 2 threshold low */
  1088. #define ADC_TR2_LT2_0 (0x001UL << ADC_TR2_LT2_Pos) /*!< 0x00000001 */
  1089. #define ADC_TR2_LT2_1 (0x002UL << ADC_TR2_LT2_Pos) /*!< 0x00000002 */
  1090. #define ADC_TR2_LT2_2 (0x004UL << ADC_TR2_LT2_Pos) /*!< 0x00000004 */
  1091. #define ADC_TR2_LT2_3 (0x008UL << ADC_TR2_LT2_Pos) /*!< 0x00000008 */
  1092. #define ADC_TR2_LT2_4 (0x010UL << ADC_TR2_LT2_Pos) /*!< 0x00000010 */
  1093. #define ADC_TR2_LT2_5 (0x020UL << ADC_TR2_LT2_Pos) /*!< 0x00000020 */
  1094. #define ADC_TR2_LT2_6 (0x040UL << ADC_TR2_LT2_Pos) /*!< 0x00000040 */
  1095. #define ADC_TR2_LT2_7 (0x080UL << ADC_TR2_LT2_Pos) /*!< 0x00000080 */
  1096. #define ADC_TR2_LT2_8 (0x100UL << ADC_TR2_LT2_Pos) /*!< 0x00000100 */
  1097. #define ADC_TR2_LT2_9 (0x200UL << ADC_TR2_LT2_Pos) /*!< 0x00000200 */
  1098. #define ADC_TR2_LT2_10 (0x400UL << ADC_TR2_LT2_Pos) /*!< 0x00000400 */
  1099. #define ADC_TR2_LT2_11 (0x800UL << ADC_TR2_LT2_Pos) /*!< 0x00000800 */
  1100. #define ADC_TR2_HT2_Pos (16U)
  1101. #define ADC_TR2_HT2_Msk (0xFFFUL << ADC_TR2_HT2_Pos) /*!< 0x0FFF0000 */
  1102. #define ADC_TR2_HT2 ADC_TR2_HT2_Msk /*!< ADC analog watchdog 2 threshold high */
  1103. #define ADC_TR2_HT2_0 (0x001UL << ADC_TR2_HT2_Pos) /*!< 0x00010000 */
  1104. #define ADC_TR2_HT2_1 (0x002UL << ADC_TR2_HT2_Pos) /*!< 0x00020000 */
  1105. #define ADC_TR2_HT2_2 (0x004UL << ADC_TR2_HT2_Pos) /*!< 0x00040000 */
  1106. #define ADC_TR2_HT2_3 (0x008UL << ADC_TR2_HT2_Pos) /*!< 0x00080000 */
  1107. #define ADC_TR2_HT2_4 (0x010UL << ADC_TR2_HT2_Pos) /*!< 0x00100000 */
  1108. #define ADC_TR2_HT2_5 (0x020UL << ADC_TR2_HT2_Pos) /*!< 0x00200000 */
  1109. #define ADC_TR2_HT2_6 (0x040UL << ADC_TR2_HT2_Pos) /*!< 0x00400000 */
  1110. #define ADC_TR2_HT2_7 (0x080UL << ADC_TR2_HT2_Pos) /*!< 0x00800000 */
  1111. #define ADC_TR2_HT2_8 (0x100UL << ADC_TR2_HT2_Pos) /*!< 0x01000000 */
  1112. #define ADC_TR2_HT2_9 (0x200UL << ADC_TR2_HT2_Pos) /*!< 0x02000000 */
  1113. #define ADC_TR2_HT2_10 (0x400UL << ADC_TR2_HT2_Pos) /*!< 0x04000000 */
  1114. #define ADC_TR2_HT2_11 (0x800UL << ADC_TR2_HT2_Pos) /*!< 0x08000000 */
  1115. /******************** Bit definition for ADC_CHSELR register ****************/
  1116. #define ADC_CHSELR_CHSEL_Pos (0U)
  1117. #define ADC_CHSELR_CHSEL_Msk (0x7FFFFUL << ADC_CHSELR_CHSEL_Pos) /*!< 0x0007FFFF */
  1118. #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels, available when ADC_CFGR1_CHSELRMOD is reset */
  1119. #define ADC_CHSELR_CHSEL18_Pos (18U)
  1120. #define ADC_CHSELR_CHSEL18_Msk (0x1UL << ADC_CHSELR_CHSEL18_Pos) /*!< 0x00040000 */
  1121. #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
  1122. #define ADC_CHSELR_CHSEL17_Pos (17U)
  1123. #define ADC_CHSELR_CHSEL17_Msk (0x1UL << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */
  1124. #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< ADC group regular sequencer channel 17, available when ADC_CFGR1_CHSELRMOD is reset */
  1125. #define ADC_CHSELR_CHSEL16_Pos (16U)
  1126. #define ADC_CHSELR_CHSEL16_Msk (0x1UL << ADC_CHSELR_CHSEL16_Pos) /*!< 0x00010000 */
  1127. #define ADC_CHSELR_CHSEL16 ADC_CHSELR_CHSEL16_Msk /*!< ADC group regular sequencer channel 16, available when ADC_CFGR1_CHSELRMOD is reset */
  1128. #define ADC_CHSELR_CHSEL15_Pos (15U)
  1129. #define ADC_CHSELR_CHSEL15_Msk (0x1UL << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */
  1130. #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< ADC group regular sequencer channel 15, available when ADC_CFGR1_CHSELRMOD is reset */
  1131. #define ADC_CHSELR_CHSEL14_Pos (14U)
  1132. #define ADC_CHSELR_CHSEL14_Msk (0x1UL << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */
  1133. #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< ADC group regular sequencer channel 14, available when ADC_CFGR1_CHSELRMOD is reset */
  1134. #define ADC_CHSELR_CHSEL13_Pos (13U)
  1135. #define ADC_CHSELR_CHSEL13_Msk (0x1UL << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */
  1136. #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< ADC group regular sequencer channel 13, available when ADC_CFGR1_CHSELRMOD is reset */
  1137. #define ADC_CHSELR_CHSEL12_Pos (12U)
  1138. #define ADC_CHSELR_CHSEL12_Msk (0x1UL << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */
  1139. #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< ADC group regular sequencer channel 12, available when ADC_CFGR1_CHSELRMOD is reset */
  1140. #define ADC_CHSELR_CHSEL11_Pos (11U)
  1141. #define ADC_CHSELR_CHSEL11_Msk (0x1UL << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */
  1142. #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< ADC group regular sequencer channel 11, available when ADC_CFGR1_CHSELRMOD is reset */
  1143. #define ADC_CHSELR_CHSEL10_Pos (10U)
  1144. #define ADC_CHSELR_CHSEL10_Msk (0x1UL << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */
  1145. #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< ADC group regular sequencer channel 10, available when ADC_CFGR1_CHSELRMOD is reset */
  1146. #define ADC_CHSELR_CHSEL9_Pos (9U)
  1147. #define ADC_CHSELR_CHSEL9_Msk (0x1UL << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */
  1148. #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< ADC group regular sequencer channel 9, available when ADC_CFGR1_CHSELRMOD is reset */
  1149. #define ADC_CHSELR_CHSEL8_Pos (8U)
  1150. #define ADC_CHSELR_CHSEL8_Msk (0x1UL << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */
  1151. #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< ADC group regular sequencer channel 8, available when ADC_CFGR1_CHSELRMOD is reset */
  1152. #define ADC_CHSELR_CHSEL7_Pos (7U)
  1153. #define ADC_CHSELR_CHSEL7_Msk (0x1UL << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */
  1154. #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< ADC group regular sequencer channel 7, available when ADC_CFGR1_CHSELRMOD is reset */
  1155. #define ADC_CHSELR_CHSEL6_Pos (6U)
  1156. #define ADC_CHSELR_CHSEL6_Msk (0x1UL << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */
  1157. #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< ADC group regular sequencer channel 6, available when ADC_CFGR1_CHSELRMOD is reset */
  1158. #define ADC_CHSELR_CHSEL5_Pos (5U)
  1159. #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
  1160. #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< ADC group regular sequencer channel 5, available when ADC_CFGR1_CHSELRMOD is reset */
  1161. #define ADC_CHSELR_CHSEL4_Pos (4U)
  1162. #define ADC_CHSELR_CHSEL4_Msk (0x1UL << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */
  1163. #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< ADC group regular sequencer channel 4, available when ADC_CFGR1_CHSELRMOD is reset */
  1164. #define ADC_CHSELR_CHSEL3_Pos (3U)
  1165. #define ADC_CHSELR_CHSEL3_Msk (0x1UL << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */
  1166. #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< ADC group regular sequencer channel 3, available when ADC_CFGR1_CHSELRMOD is reset */
  1167. #define ADC_CHSELR_CHSEL2_Pos (2U)
  1168. #define ADC_CHSELR_CHSEL2_Msk (0x1UL << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */
  1169. #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< ADC group regular sequencer channel 2, available when ADC_CFGR1_CHSELRMOD is reset */
  1170. #define ADC_CHSELR_CHSEL1_Pos (1U)
  1171. #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
  1172. #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< ADC group regular sequencer channel 1, available when ADC_CFGR1_CHSELRMOD is reset */
  1173. #define ADC_CHSELR_CHSEL0_Pos (0U)
  1174. #define ADC_CHSELR_CHSEL0_Msk (0x1UL << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */
  1175. #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< ADC group regular sequencer channel 0, available when ADC_CFGR1_CHSELRMOD is reset */
  1176. #define ADC_CHSELR_SQ_ALL_Pos (0U)
  1177. #define ADC_CHSELR_SQ_ALL_Msk (0xFFFFFFFFUL << ADC_CHSELR_SQ_ALL_Pos) /*!< 0xFFFFFFFF */
  1178. #define ADC_CHSELR_SQ_ALL ADC_CHSELR_SQ_ALL_Msk /*!< ADC group regular sequencer all ranks, available when ADC_CFGR1_CHSELRMOD is set */
  1179. #define ADC_CHSELR_SQ8_Pos (28U)
  1180. #define ADC_CHSELR_SQ8_Msk (0xFUL << ADC_CHSELR_SQ8_Pos) /*!< 0xF0000000 */
  1181. #define ADC_CHSELR_SQ8 ADC_CHSELR_SQ8_Msk /*!< ADC group regular sequencer rank 8, available when ADC_CFGR1_CHSELRMOD is set */
  1182. #define ADC_CHSELR_SQ8_0 (0x1UL << ADC_CHSELR_SQ8_Pos) /*!< 0x10000000 */
  1183. #define ADC_CHSELR_SQ8_1 (0x2UL << ADC_CHSELR_SQ8_Pos) /*!< 0x20000000 */
  1184. #define ADC_CHSELR_SQ8_2 (0x4UL << ADC_CHSELR_SQ8_Pos) /*!< 0x40000000 */
  1185. #define ADC_CHSELR_SQ8_3 (0x8UL << ADC_CHSELR_SQ8_Pos) /*!< 0x80000000 */
  1186. #define ADC_CHSELR_SQ7_Pos (24U)
  1187. #define ADC_CHSELR_SQ7_Msk (0xFUL << ADC_CHSELR_SQ7_Pos) /*!< 0x0F000000 */
  1188. #define ADC_CHSELR_SQ7 ADC_CHSELR_SQ7_Msk /*!< ADC group regular sequencer rank 7, available when ADC_CFGR1_CHSELRMOD is set */
  1189. #define ADC_CHSELR_SQ7_0 (0x1UL << ADC_CHSELR_SQ7_Pos) /*!< 0x01000000 */
  1190. #define ADC_CHSELR_SQ7_1 (0x2UL << ADC_CHSELR_SQ7_Pos) /*!< 0x02000000 */
  1191. #define ADC_CHSELR_SQ7_2 (0x4UL << ADC_CHSELR_SQ7_Pos) /*!< 0x04000000 */
  1192. #define ADC_CHSELR_SQ7_3 (0x8UL << ADC_CHSELR_SQ7_Pos) /*!< 0x08000000 */
  1193. #define ADC_CHSELR_SQ6_Pos (20U)
  1194. #define ADC_CHSELR_SQ6_Msk (0xFUL << ADC_CHSELR_SQ6_Pos) /*!< 0x00F00000 */
  1195. #define ADC_CHSELR_SQ6 ADC_CHSELR_SQ6_Msk /*!< ADC group regular sequencer rank 6, available when ADC_CFGR1_CHSELRMOD is set */
  1196. #define ADC_CHSELR_SQ6_0 (0x1UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00100000 */
  1197. #define ADC_CHSELR_SQ6_1 (0x2UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00200000 */
  1198. #define ADC_CHSELR_SQ6_2 (0x4UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00400000 */
  1199. #define ADC_CHSELR_SQ6_3 (0x8UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00800000 */
  1200. #define ADC_CHSELR_SQ5_Pos (16U)
  1201. #define ADC_CHSELR_SQ5_Msk (0xFUL << ADC_CHSELR_SQ5_Pos) /*!< 0x000F0000 */
  1202. #define ADC_CHSELR_SQ5 ADC_CHSELR_SQ5_Msk /*!< ADC group regular sequencer rank 5, available when ADC_CFGR1_CHSELRMOD is set */
  1203. #define ADC_CHSELR_SQ5_0 (0x1UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00010000 */
  1204. #define ADC_CHSELR_SQ5_1 (0x2UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00020000 */
  1205. #define ADC_CHSELR_SQ5_2 (0x4UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00040000 */
  1206. #define ADC_CHSELR_SQ5_3 (0x8UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00080000 */
  1207. #define ADC_CHSELR_SQ4_Pos (12U)
  1208. #define ADC_CHSELR_SQ4_Msk (0xFUL << ADC_CHSELR_SQ4_Pos) /*!< 0x0000F000 */
  1209. #define ADC_CHSELR_SQ4 ADC_CHSELR_SQ4_Msk /*!< ADC group regular sequencer rank 4, available when ADC_CFGR1_CHSELRMOD is set */
  1210. #define ADC_CHSELR_SQ4_0 (0x1UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00001000 */
  1211. #define ADC_CHSELR_SQ4_1 (0x2UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00002000 */
  1212. #define ADC_CHSELR_SQ4_2 (0x4UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00004000 */
  1213. #define ADC_CHSELR_SQ4_3 (0x8UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00008000 */
  1214. #define ADC_CHSELR_SQ3_Pos (8U)
  1215. #define ADC_CHSELR_SQ3_Msk (0xFUL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000F00 */
  1216. #define ADC_CHSELR_SQ3 ADC_CHSELR_SQ3_Msk /*!< ADC group regular sequencer rank 3, available when ADC_CFGR1_CHSELRMOD is set */
  1217. #define ADC_CHSELR_SQ3_0 (0x1UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000100 */
  1218. #define ADC_CHSELR_SQ3_1 (0x2UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000200 */
  1219. #define ADC_CHSELR_SQ3_2 (0x4UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000400 */
  1220. #define ADC_CHSELR_SQ3_3 (0x8UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000800 */
  1221. #define ADC_CHSELR_SQ2_Pos (4U)
  1222. #define ADC_CHSELR_SQ2_Msk (0xFUL << ADC_CHSELR_SQ2_Pos) /*!< 0x000000F0 */
  1223. #define ADC_CHSELR_SQ2 ADC_CHSELR_SQ2_Msk /*!< ADC group regular sequencer rank 2, available when ADC_CFGR1_CHSELRMOD is set */
  1224. #define ADC_CHSELR_SQ2_0 (0x1UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000010 */
  1225. #define ADC_CHSELR_SQ2_1 (0x2UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000020 */
  1226. #define ADC_CHSELR_SQ2_2 (0x4UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000040 */
  1227. #define ADC_CHSELR_SQ2_3 (0x8UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000080 */
  1228. #define ADC_CHSELR_SQ1_Pos (0U)
  1229. #define ADC_CHSELR_SQ1_Msk (0xFUL << ADC_CHSELR_SQ1_Pos) /*!< 0x0000000F */
  1230. #define ADC_CHSELR_SQ1 ADC_CHSELR_SQ1_Msk /*!< ADC group regular sequencer rank 1, available when ADC_CFGR1_CHSELRMOD is set */
  1231. #define ADC_CHSELR_SQ1_0 (0x1UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000001 */
  1232. #define ADC_CHSELR_SQ1_1 (0x2UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000002 */
  1233. #define ADC_CHSELR_SQ1_2 (0x4UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000004 */
  1234. #define ADC_CHSELR_SQ1_3 (0x8UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000008 */
  1235. /******************** Bit definition for ADC_TR3 register *******************/
  1236. #define ADC_TR3_LT3_Pos (0U)
  1237. #define ADC_TR3_LT3_Msk (0xFFFUL << ADC_TR3_LT3_Pos) /*!< 0x00000FFF */
  1238. #define ADC_TR3_LT3 ADC_TR3_LT3_Msk /*!< ADC analog watchdog 3 threshold low */
  1239. #define ADC_TR3_LT3_0 (0x001UL << ADC_TR3_LT3_Pos) /*!< 0x00000001 */
  1240. #define ADC_TR3_LT3_1 (0x002UL << ADC_TR3_LT3_Pos) /*!< 0x00000002 */
  1241. #define ADC_TR3_LT3_2 (0x004UL << ADC_TR3_LT3_Pos) /*!< 0x00000004 */
  1242. #define ADC_TR3_LT3_3 (0x008UL << ADC_TR3_LT3_Pos) /*!< 0x00000008 */
  1243. #define ADC_TR3_LT3_4 (0x010UL << ADC_TR3_LT3_Pos) /*!< 0x00000010 */
  1244. #define ADC_TR3_LT3_5 (0x020UL << ADC_TR3_LT3_Pos) /*!< 0x00000020 */
  1245. #define ADC_TR3_LT3_6 (0x040UL << ADC_TR3_LT3_Pos) /*!< 0x00000040 */
  1246. #define ADC_TR3_LT3_7 (0x080UL << ADC_TR3_LT3_Pos) /*!< 0x00000080 */
  1247. #define ADC_TR3_LT3_8 (0x100UL << ADC_TR3_LT3_Pos) /*!< 0x00000100 */
  1248. #define ADC_TR3_LT3_9 (0x200UL << ADC_TR3_LT3_Pos) /*!< 0x00000200 */
  1249. #define ADC_TR3_LT3_10 (0x400UL << ADC_TR3_LT3_Pos) /*!< 0x00000400 */
  1250. #define ADC_TR3_LT3_11 (0x800UL << ADC_TR3_LT3_Pos) /*!< 0x00000800 */
  1251. #define ADC_TR3_HT3_Pos (16U)
  1252. #define ADC_TR3_HT3_Msk (0xFFFUL << ADC_TR3_HT3_Pos) /*!< 0x0FFF0000 */
  1253. #define ADC_TR3_HT3 ADC_TR3_HT3_Msk /*!< ADC analog watchdog 3 threshold high */
  1254. #define ADC_TR3_HT3_0 (0x001UL << ADC_TR3_HT3_Pos) /*!< 0x00010000 */
  1255. #define ADC_TR3_HT3_1 (0x002UL << ADC_TR3_HT3_Pos) /*!< 0x00020000 */
  1256. #define ADC_TR3_HT3_2 (0x004UL << ADC_TR3_HT3_Pos) /*!< 0x00040000 */
  1257. #define ADC_TR3_HT3_3 (0x008UL << ADC_TR3_HT3_Pos) /*!< 0x00080000 */
  1258. #define ADC_TR3_HT3_4 (0x010UL << ADC_TR3_HT3_Pos) /*!< 0x00100000 */
  1259. #define ADC_TR3_HT3_5 (0x020UL << ADC_TR3_HT3_Pos) /*!< 0x00200000 */
  1260. #define ADC_TR3_HT3_6 (0x040UL << ADC_TR3_HT3_Pos) /*!< 0x00400000 */
  1261. #define ADC_TR3_HT3_7 (0x080UL << ADC_TR3_HT3_Pos) /*!< 0x00800000 */
  1262. #define ADC_TR3_HT3_8 (0x100UL << ADC_TR3_HT3_Pos) /*!< 0x01000000 */
  1263. #define ADC_TR3_HT3_9 (0x200UL << ADC_TR3_HT3_Pos) /*!< 0x02000000 */
  1264. #define ADC_TR3_HT3_10 (0x400UL << ADC_TR3_HT3_Pos) /*!< 0x04000000 */
  1265. #define ADC_TR3_HT3_11 (0x800UL << ADC_TR3_HT3_Pos) /*!< 0x08000000 */
  1266. /******************** Bit definition for ADC_DR register ********************/
  1267. #define ADC_DR_DATA_Pos (0U)
  1268. #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
  1269. #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */
  1270. #define ADC_DR_DATA_0 (0x0001UL << ADC_DR_DATA_Pos) /*!< 0x00000001 */
  1271. #define ADC_DR_DATA_1 (0x0002UL << ADC_DR_DATA_Pos) /*!< 0x00000002 */
  1272. #define ADC_DR_DATA_2 (0x0004UL << ADC_DR_DATA_Pos) /*!< 0x00000004 */
  1273. #define ADC_DR_DATA_3 (0x0008UL << ADC_DR_DATA_Pos) /*!< 0x00000008 */
  1274. #define ADC_DR_DATA_4 (0x0010UL << ADC_DR_DATA_Pos) /*!< 0x00000010 */
  1275. #define ADC_DR_DATA_5 (0x0020UL << ADC_DR_DATA_Pos) /*!< 0x00000020 */
  1276. #define ADC_DR_DATA_6 (0x0040UL << ADC_DR_DATA_Pos) /*!< 0x00000040 */
  1277. #define ADC_DR_DATA_7 (0x0080UL << ADC_DR_DATA_Pos) /*!< 0x00000080 */
  1278. #define ADC_DR_DATA_8 (0x0100UL << ADC_DR_DATA_Pos) /*!< 0x00000100 */
  1279. #define ADC_DR_DATA_9 (0x0200UL << ADC_DR_DATA_Pos) /*!< 0x00000200 */
  1280. #define ADC_DR_DATA_10 (0x0400UL << ADC_DR_DATA_Pos) /*!< 0x00000400 */
  1281. #define ADC_DR_DATA_11 (0x0800UL << ADC_DR_DATA_Pos) /*!< 0x00000800 */
  1282. #define ADC_DR_DATA_12 (0x1000UL << ADC_DR_DATA_Pos) /*!< 0x00001000 */
  1283. #define ADC_DR_DATA_13 (0x2000UL << ADC_DR_DATA_Pos) /*!< 0x00002000 */
  1284. #define ADC_DR_DATA_14 (0x4000UL << ADC_DR_DATA_Pos) /*!< 0x00004000 */
  1285. #define ADC_DR_DATA_15 (0x8000UL << ADC_DR_DATA_Pos) /*!< 0x00008000 */
  1286. /******************** Bit definition for ADC_AWD2CR register ****************/
  1287. #define ADC_AWD2CR_AWD2CH_Pos (0U)
  1288. #define ADC_AWD2CR_AWD2CH_Msk (0x7FFFFUL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x0007FFFF */
  1289. #define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk /*!< ADC analog watchdog 2 monitored channel selection */
  1290. #define ADC_AWD2CR_AWD2CH_0 (0x00001UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000001 */
  1291. #define ADC_AWD2CR_AWD2CH_1 (0x00002UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000002 */
  1292. #define ADC_AWD2CR_AWD2CH_2 (0x00004UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000004 */
  1293. #define ADC_AWD2CR_AWD2CH_3 (0x00008UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000008 */
  1294. #define ADC_AWD2CR_AWD2CH_4 (0x00010UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000010 */
  1295. #define ADC_AWD2CR_AWD2CH_5 (0x00020UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000020 */
  1296. #define ADC_AWD2CR_AWD2CH_6 (0x00040UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000040 */
  1297. #define ADC_AWD2CR_AWD2CH_7 (0x00080UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000080 */
  1298. #define ADC_AWD2CR_AWD2CH_8 (0x00100UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000100 */
  1299. #define ADC_AWD2CR_AWD2CH_9 (0x00200UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000200 */
  1300. #define ADC_AWD2CR_AWD2CH_10 (0x00400UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000400 */
  1301. #define ADC_AWD2CR_AWD2CH_11 (0x00800UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000800 */
  1302. #define ADC_AWD2CR_AWD2CH_12 (0x01000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00001000 */
  1303. #define ADC_AWD2CR_AWD2CH_13 (0x02000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00002000 */
  1304. #define ADC_AWD2CR_AWD2CH_14 (0x04000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00004000 */
  1305. #define ADC_AWD2CR_AWD2CH_15 (0x08000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00008000 */
  1306. #define ADC_AWD2CR_AWD2CH_16 (0x10000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00010000 */
  1307. #define ADC_AWD2CR_AWD2CH_17 (0x20000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00020000 */
  1308. #define ADC_AWD2CR_AWD2CH_18 (0x40000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00040000 */
  1309. /******************** Bit definition for ADC_AWD3CR register ****************/
  1310. #define ADC_AWD3CR_AWD3CH_Pos (0U)
  1311. #define ADC_AWD3CR_AWD3CH_Msk (0x7FFFFUL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x0007FFFF */
  1312. #define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk /*!< ADC analog watchdog 3 monitored channel selection */
  1313. #define ADC_AWD3CR_AWD3CH_0 (0x00001UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000001 */
  1314. #define ADC_AWD3CR_AWD3CH_1 (0x00002UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000002 */
  1315. #define ADC_AWD3CR_AWD3CH_2 (0x00004UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000004 */
  1316. #define ADC_AWD3CR_AWD3CH_3 (0x00008UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000008 */
  1317. #define ADC_AWD3CR_AWD3CH_4 (0x00010UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000010 */
  1318. #define ADC_AWD3CR_AWD3CH_5 (0x00020UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000020 */
  1319. #define ADC_AWD3CR_AWD3CH_6 (0x00040UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000040 */
  1320. #define ADC_AWD3CR_AWD3CH_7 (0x00080UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000080 */
  1321. #define ADC_AWD3CR_AWD3CH_8 (0x00100UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000100 */
  1322. #define ADC_AWD3CR_AWD3CH_9 (0x00200UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000200 */
  1323. #define ADC_AWD3CR_AWD3CH_10 (0x00400UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000400 */
  1324. #define ADC_AWD3CR_AWD3CH_11 (0x00800UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000800 */
  1325. #define ADC_AWD3CR_AWD3CH_12 (0x01000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00001000 */
  1326. #define ADC_AWD3CR_AWD3CH_13 (0x02000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00002000 */
  1327. #define ADC_AWD3CR_AWD3CH_14 (0x04000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00004000 */
  1328. #define ADC_AWD3CR_AWD3CH_15 (0x08000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00008000 */
  1329. #define ADC_AWD3CR_AWD3CH_16 (0x10000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00010000 */
  1330. #define ADC_AWD3CR_AWD3CH_17 (0x20000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00020000 */
  1331. #define ADC_AWD3CR_AWD3CH_18 (0x40000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00040000 */
  1332. /******************** Bit definition for ADC_CALFACT register ***************/
  1333. #define ADC_CALFACT_CALFACT_Pos (0U)
  1334. #define ADC_CALFACT_CALFACT_Msk (0x7FUL << ADC_CALFACT_CALFACT_Pos) /*!< 0x0000007F */
  1335. #define ADC_CALFACT_CALFACT ADC_CALFACT_CALFACT_Msk /*!< ADC calibration factor in single-ended mode */
  1336. #define ADC_CALFACT_CALFACT_0 (0x01UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000001 */
  1337. #define ADC_CALFACT_CALFACT_1 (0x02UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000002 */
  1338. #define ADC_CALFACT_CALFACT_2 (0x04UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000004 */
  1339. #define ADC_CALFACT_CALFACT_3 (0x08UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000008 */
  1340. #define ADC_CALFACT_CALFACT_4 (0x10UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000010 */
  1341. #define ADC_CALFACT_CALFACT_5 (0x20UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000020 */
  1342. #define ADC_CALFACT_CALFACT_6 (0x40UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000040 */
  1343. /************************* ADC Common registers *****************************/
  1344. /******************** Bit definition for ADC_CCR register *******************/
  1345. #define ADC_CCR_PRESC_Pos (18U)
  1346. #define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */
  1347. #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC common clock prescaler, only for clock source asynchronous */
  1348. #define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */
  1349. #define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */
  1350. #define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */
  1351. #define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */
  1352. #define ADC_CCR_VREFEN_Pos (22U)
  1353. #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
  1354. #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */
  1355. #define ADC_CCR_TSEN_Pos (23U)
  1356. #define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */
  1357. #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */
  1358. #define ADC_CCR_VBATEN_Pos (24U)
  1359. #define ADC_CCR_VBATEN_Msk (0x1UL << ADC_CCR_VBATEN_Pos) /*!< 0x01000000 */
  1360. #define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk /*!< ADC internal path to battery voltage enable */
  1361. /* Legacy */
  1362. #define ADC_CCR_LFMEN_Pos (25U)
  1363. #define ADC_CCR_LFMEN_Msk (0x1UL << ADC_CCR_LFMEN_Pos) /*!< 0x02000000 */
  1364. #define ADC_CCR_LFMEN ADC_CCR_LFMEN_Msk /*!< Legacy feature, useless on STM32G0 (ADC common clock low frequency mode is automatically managed by ADC peripheral on STM32G0) */
  1365. /******************************************************************************/
  1366. /* */
  1367. /* HDMI-CEC (CEC) */
  1368. /* */
  1369. /******************************************************************************/
  1370. /******************* Bit definition for CEC_CR register *********************/
  1371. #define CEC_CR_CECEN_Pos (0U)
  1372. #define CEC_CR_CECEN_Msk (0x1UL << CEC_CR_CECEN_Pos) /*!< 0x00000001 */
  1373. #define CEC_CR_CECEN CEC_CR_CECEN_Msk /*!< CEC Enable */
  1374. #define CEC_CR_TXSOM_Pos (1U)
  1375. #define CEC_CR_TXSOM_Msk (0x1UL << CEC_CR_TXSOM_Pos) /*!< 0x00000002 */
  1376. #define CEC_CR_TXSOM CEC_CR_TXSOM_Msk /*!< CEC Tx Start Of Message */
  1377. #define CEC_CR_TXEOM_Pos (2U)
  1378. #define CEC_CR_TXEOM_Msk (0x1UL << CEC_CR_TXEOM_Pos) /*!< 0x00000004 */
  1379. #define CEC_CR_TXEOM CEC_CR_TXEOM_Msk /*!< CEC Tx End Of Message */
  1380. /******************* Bit definition for CEC_CFGR register *******************/
  1381. #define CEC_CFGR_SFT_Pos (0U)
  1382. #define CEC_CFGR_SFT_Msk (0x7UL << CEC_CFGR_SFT_Pos) /*!< 0x00000007 */
  1383. #define CEC_CFGR_SFT CEC_CFGR_SFT_Msk /*!< CEC Signal Free Time */
  1384. #define CEC_CFGR_RXTOL_Pos (3U)
  1385. #define CEC_CFGR_RXTOL_Msk (0x1UL << CEC_CFGR_RXTOL_Pos) /*!< 0x00000008 */
  1386. #define CEC_CFGR_RXTOL CEC_CFGR_RXTOL_Msk /*!< CEC Tolerance */
  1387. #define CEC_CFGR_BRESTP_Pos (4U)
  1388. #define CEC_CFGR_BRESTP_Msk (0x1UL << CEC_CFGR_BRESTP_Pos) /*!< 0x00000010 */
  1389. #define CEC_CFGR_BRESTP CEC_CFGR_BRESTP_Msk /*!< CEC Rx Stop */
  1390. #define CEC_CFGR_BREGEN_Pos (5U)
  1391. #define CEC_CFGR_BREGEN_Msk (0x1UL << CEC_CFGR_BREGEN_Pos) /*!< 0x00000020 */
  1392. #define CEC_CFGR_BREGEN CEC_CFGR_BREGEN_Msk /*!< CEC Bit Rising Error generation */
  1393. #define CEC_CFGR_LBPEGEN_Pos (6U)
  1394. #define CEC_CFGR_LBPEGEN_Msk (0x1UL << CEC_CFGR_LBPEGEN_Pos) /*!< 0x00000040 */
  1395. #define CEC_CFGR_LBPEGEN CEC_CFGR_LBPEGEN_Msk /*!< CEC Long Bit Period Error gener. */
  1396. #define CEC_CFGR_BRDNOGEN_Pos (7U)
  1397. #define CEC_CFGR_BRDNOGEN_Msk (0x1UL << CEC_CFGR_BRDNOGEN_Pos) /*!< 0x00000080 */
  1398. #define CEC_CFGR_BRDNOGEN CEC_CFGR_BRDNOGEN_Msk /*!< CEC Broadcast No Error generation */
  1399. #define CEC_CFGR_SFTOPT_Pos (8U)
  1400. #define CEC_CFGR_SFTOPT_Msk (0x1UL << CEC_CFGR_SFTOPT_Pos) /*!< 0x00000100 */
  1401. #define CEC_CFGR_SFTOPT CEC_CFGR_SFTOPT_Msk /*!< CEC Signal Free Time optional */
  1402. #define CEC_CFGR_OAR_Pos (16U)
  1403. #define CEC_CFGR_OAR_Msk (0x7FFFUL << CEC_CFGR_OAR_Pos) /*!< 0x7FFF0000 */
  1404. #define CEC_CFGR_OAR CEC_CFGR_OAR_Msk /*!< CEC Own Address */
  1405. #define CEC_CFGR_LSTN_Pos (31U)
  1406. #define CEC_CFGR_LSTN_Msk (0x1UL << CEC_CFGR_LSTN_Pos) /*!< 0x80000000 */
  1407. #define CEC_CFGR_LSTN CEC_CFGR_LSTN_Msk /*!< CEC Listen mode */
  1408. /******************* Bit definition for CEC_TXDR register *******************/
  1409. #define CEC_TXDR_TXD_Pos (0U)
  1410. #define CEC_TXDR_TXD_Msk (0xFFUL << CEC_TXDR_TXD_Pos) /*!< 0x000000FF */
  1411. #define CEC_TXDR_TXD CEC_TXDR_TXD_Msk /*!< CEC Tx Data */
  1412. /******************* Bit definition for CEC_RXDR register *******************/
  1413. #define CEC_RXDR_RXD_Pos (0U)
  1414. #define CEC_RXDR_RXD_Msk (0xFFUL << CEC_RXDR_RXD_Pos) /*!< 0x000000FF */
  1415. #define CEC_RXDR_RXD CEC_RXDR_RXD_Msk /*!< CEC Rx Data */
  1416. /******************* Bit definition for CEC_ISR register ********************/
  1417. #define CEC_ISR_RXBR_Pos (0U)
  1418. #define CEC_ISR_RXBR_Msk (0x1UL << CEC_ISR_RXBR_Pos) /*!< 0x00000001 */
  1419. #define CEC_ISR_RXBR CEC_ISR_RXBR_Msk /*!< CEC Rx-Byte Received */
  1420. #define CEC_ISR_RXEND_Pos (1U)
  1421. #define CEC_ISR_RXEND_Msk (0x1UL << CEC_ISR_RXEND_Pos) /*!< 0x00000002 */
  1422. #define CEC_ISR_RXEND CEC_ISR_RXEND_Msk /*!< CEC End Of Reception */
  1423. #define CEC_ISR_RXOVR_Pos (2U)
  1424. #define CEC_ISR_RXOVR_Msk (0x1UL << CEC_ISR_RXOVR_Pos) /*!< 0x00000004 */
  1425. #define CEC_ISR_RXOVR CEC_ISR_RXOVR_Msk /*!< CEC Rx-Overrun */
  1426. #define CEC_ISR_BRE_Pos (3U)
  1427. #define CEC_ISR_BRE_Msk (0x1UL << CEC_ISR_BRE_Pos) /*!< 0x00000008 */
  1428. #define CEC_ISR_BRE CEC_ISR_BRE_Msk /*!< CEC Rx Bit Rising Error */
  1429. #define CEC_ISR_SBPE_Pos (4U)
  1430. #define CEC_ISR_SBPE_Msk (0x1UL << CEC_ISR_SBPE_Pos) /*!< 0x00000010 */
  1431. #define CEC_ISR_SBPE CEC_ISR_SBPE_Msk /*!< CEC Rx Short Bit period Error */
  1432. #define CEC_ISR_LBPE_Pos (5U)
  1433. #define CEC_ISR_LBPE_Msk (0x1UL << CEC_ISR_LBPE_Pos) /*!< 0x00000020 */
  1434. #define CEC_ISR_LBPE CEC_ISR_LBPE_Msk /*!< CEC Rx Long Bit period Error */
  1435. #define CEC_ISR_RXACKE_Pos (6U)
  1436. #define CEC_ISR_RXACKE_Msk (0x1UL << CEC_ISR_RXACKE_Pos) /*!< 0x00000040 */
  1437. #define CEC_ISR_RXACKE CEC_ISR_RXACKE_Msk /*!< CEC Rx Missing Acknowledge */
  1438. #define CEC_ISR_ARBLST_Pos (7U)
  1439. #define CEC_ISR_ARBLST_Msk (0x1UL << CEC_ISR_ARBLST_Pos) /*!< 0x00000080 */
  1440. #define CEC_ISR_ARBLST CEC_ISR_ARBLST_Msk /*!< CEC Arbitration Lost */
  1441. #define CEC_ISR_TXBR_Pos (8U)
  1442. #define CEC_ISR_TXBR_Msk (0x1UL << CEC_ISR_TXBR_Pos) /*!< 0x00000100 */
  1443. #define CEC_ISR_TXBR CEC_ISR_TXBR_Msk /*!< CEC Tx Byte Request */
  1444. #define CEC_ISR_TXEND_Pos (9U)
  1445. #define CEC_ISR_TXEND_Msk (0x1UL << CEC_ISR_TXEND_Pos) /*!< 0x00000200 */
  1446. #define CEC_ISR_TXEND CEC_ISR_TXEND_Msk /*!< CEC End of Transmission */
  1447. #define CEC_ISR_TXUDR_Pos (10U)
  1448. #define CEC_ISR_TXUDR_Msk (0x1UL << CEC_ISR_TXUDR_Pos) /*!< 0x00000400 */
  1449. #define CEC_ISR_TXUDR CEC_ISR_TXUDR_Msk /*!< CEC Tx-Buffer Underrun */
  1450. #define CEC_ISR_TXERR_Pos (11U)
  1451. #define CEC_ISR_TXERR_Msk (0x1UL << CEC_ISR_TXERR_Pos) /*!< 0x00000800 */
  1452. #define CEC_ISR_TXERR CEC_ISR_TXERR_Msk /*!< CEC Tx-Error */
  1453. #define CEC_ISR_TXACKE_Pos (12U)
  1454. #define CEC_ISR_TXACKE_Msk (0x1UL << CEC_ISR_TXACKE_Pos) /*!< 0x00001000 */
  1455. #define CEC_ISR_TXACKE CEC_ISR_TXACKE_Msk /*!< CEC Tx Missing Acknowledge */
  1456. /******************* Bit definition for CEC_IER register ********************/
  1457. #define CEC_IER_RXBRIE_Pos (0U)
  1458. #define CEC_IER_RXBRIE_Msk (0x1UL << CEC_IER_RXBRIE_Pos) /*!< 0x00000001 */
  1459. #define CEC_IER_RXBRIE CEC_IER_RXBRIE_Msk /*!< CEC Rx-Byte Received IT Enable */
  1460. #define CEC_IER_RXENDIE_Pos (1U)
  1461. #define CEC_IER_RXENDIE_Msk (0x1UL << CEC_IER_RXENDIE_Pos) /*!< 0x00000002 */
  1462. #define CEC_IER_RXENDIE CEC_IER_RXENDIE_Msk /*!< CEC End Of Reception IT Enable */
  1463. #define CEC_IER_RXOVRIE_Pos (2U)
  1464. #define CEC_IER_RXOVRIE_Msk (0x1UL << CEC_IER_RXOVRIE_Pos) /*!< 0x00000004 */
  1465. #define CEC_IER_RXOVRIE CEC_IER_RXOVRIE_Msk /*!< CEC Rx-Overrun IT Enable */
  1466. #define CEC_IER_BREIE_Pos (3U)
  1467. #define CEC_IER_BREIE_Msk (0x1UL << CEC_IER_BREIE_Pos) /*!< 0x00000008 */
  1468. #define CEC_IER_BREIE CEC_IER_BREIE_Msk /*!< CEC Rx Bit Rising Error IT Enable */
  1469. #define CEC_IER_SBPEIE_Pos (4U)
  1470. #define CEC_IER_SBPEIE_Msk (0x1UL << CEC_IER_SBPEIE_Pos) /*!< 0x00000010 */
  1471. #define CEC_IER_SBPEIE CEC_IER_SBPEIE_Msk /*!< CEC Rx Short Bit period Error IT Enable*/
  1472. #define CEC_IER_LBPEIE_Pos (5U)
  1473. #define CEC_IER_LBPEIE_Msk (0x1UL << CEC_IER_LBPEIE_Pos) /*!< 0x00000020 */
  1474. #define CEC_IER_LBPEIE CEC_IER_LBPEIE_Msk /*!< CEC Rx Long Bit period Error IT Enable */
  1475. #define CEC_IER_RXACKEIE_Pos (6U)
  1476. #define CEC_IER_RXACKEIE_Msk (0x1UL << CEC_IER_RXACKEIE_Pos) /*!< 0x00000040 */
  1477. #define CEC_IER_RXACKEIE CEC_IER_RXACKEIE_Msk /*!< CEC Rx Missing Acknowledge IT Enable */
  1478. #define CEC_IER_ARBLSTIE_Pos (7U)
  1479. #define CEC_IER_ARBLSTIE_Msk (0x1UL << CEC_IER_ARBLSTIE_Pos) /*!< 0x00000080 */
  1480. #define CEC_IER_ARBLSTIE CEC_IER_ARBLSTIE_Msk /*!< CEC Arbitration Lost IT Enable */
  1481. #define CEC_IER_TXBRIE_Pos (8U)
  1482. #define CEC_IER_TXBRIE_Msk (0x1UL << CEC_IER_TXBRIE_Pos) /*!< 0x00000100 */
  1483. #define CEC_IER_TXBRIE CEC_IER_TXBRIE_Msk /*!< CEC Tx Byte Request IT Enable */
  1484. #define CEC_IER_TXENDIE_Pos (9U)
  1485. #define CEC_IER_TXENDIE_Msk (0x1UL << CEC_IER_TXENDIE_Pos) /*!< 0x00000200 */
  1486. #define CEC_IER_TXENDIE CEC_IER_TXENDIE_Msk /*!< CEC End of Transmission IT Enable */
  1487. #define CEC_IER_TXUDRIE_Pos (10U)
  1488. #define CEC_IER_TXUDRIE_Msk (0x1UL << CEC_IER_TXUDRIE_Pos) /*!< 0x00000400 */
  1489. #define CEC_IER_TXUDRIE CEC_IER_TXUDRIE_Msk /*!< CEC Tx-Buffer Underrun IT Enable */
  1490. #define CEC_IER_TXERRIE_Pos (11U)
  1491. #define CEC_IER_TXERRIE_Msk (0x1UL << CEC_IER_TXERRIE_Pos) /*!< 0x00000800 */
  1492. #define CEC_IER_TXERRIE CEC_IER_TXERRIE_Msk /*!< CEC Tx-Error IT Enable */
  1493. #define CEC_IER_TXACKEIE_Pos (12U)
  1494. #define CEC_IER_TXACKEIE_Msk (0x1UL << CEC_IER_TXACKEIE_Pos) /*!< 0x00001000 */
  1495. #define CEC_IER_TXACKEIE CEC_IER_TXACKEIE_Msk /*!< CEC Tx Missing Acknowledge IT Enable */
  1496. /******************************************************************************/
  1497. /* */
  1498. /* CRC calculation unit */
  1499. /* */
  1500. /******************************************************************************/
  1501. /******************* Bit definition for CRC_DR register *********************/
  1502. #define CRC_DR_DR_Pos (0U)
  1503. #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  1504. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  1505. /******************* Bit definition for CRC_IDR register ********************/
  1506. #define CRC_IDR_IDR_Pos (0U)
  1507. #define CRC_IDR_IDR_Msk (0xFFFFFFFFUL << CRC_IDR_IDR_Pos) /*!< 0xFFFFFFFF */
  1508. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 32-bits data register bits */
  1509. /******************** Bit definition for CRC_CR register ********************/
  1510. #define CRC_CR_RESET_Pos (0U)
  1511. #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  1512. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
  1513. #define CRC_CR_POLYSIZE_Pos (3U)
  1514. #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
  1515. #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
  1516. #define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
  1517. #define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
  1518. #define CRC_CR_REV_IN_Pos (5U)
  1519. #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
  1520. #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
  1521. #define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
  1522. #define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
  1523. #define CRC_CR_REV_OUT_Pos (7U)
  1524. #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
  1525. #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
  1526. /******************* Bit definition for CRC_INIT register *******************/
  1527. #define CRC_INIT_INIT_Pos (0U)
  1528. #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
  1529. #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
  1530. /******************* Bit definition for CRC_POL register ********************/
  1531. #define CRC_POL_POL_Pos (0U)
  1532. #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
  1533. #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
  1534. /******************************************************************************/
  1535. /* */
  1536. /* Advanced Encryption Standard (AES) */
  1537. /* */
  1538. /******************************************************************************/
  1539. /******************* Bit definition for AES_CR register *********************/
  1540. #define AES_CR_EN_Pos (0U)
  1541. #define AES_CR_EN_Msk (0x1UL << AES_CR_EN_Pos) /*!< 0x00000001 */
  1542. #define AES_CR_EN AES_CR_EN_Msk /*!< AES Enable */
  1543. #define AES_CR_DATATYPE_Pos (1U)
  1544. #define AES_CR_DATATYPE_Msk (0x3UL << AES_CR_DATATYPE_Pos) /*!< 0x00000006 */
  1545. #define AES_CR_DATATYPE AES_CR_DATATYPE_Msk /*!< Data type selection */
  1546. #define AES_CR_DATATYPE_0 (0x1UL << AES_CR_DATATYPE_Pos) /*!< 0x00000002 */
  1547. #define AES_CR_DATATYPE_1 (0x2UL << AES_CR_DATATYPE_Pos) /*!< 0x00000004 */
  1548. #define AES_CR_MODE_Pos (3U)
  1549. #define AES_CR_MODE_Msk (0x3UL << AES_CR_MODE_Pos) /*!< 0x00000018 */
  1550. #define AES_CR_MODE AES_CR_MODE_Msk /*!< AES Mode Of Operation */
  1551. #define AES_CR_MODE_0 (0x1UL << AES_CR_MODE_Pos) /*!< 0x00000008 */
  1552. #define AES_CR_MODE_1 (0x2UL << AES_CR_MODE_Pos) /*!< 0x00000010 */
  1553. #define AES_CR_CHMOD_Pos (5U)
  1554. #define AES_CR_CHMOD_Msk (0x803UL << AES_CR_CHMOD_Pos) /*!< 0x00010060 */
  1555. #define AES_CR_CHMOD AES_CR_CHMOD_Msk /*!< AES Chaining Mode */
  1556. #define AES_CR_CHMOD_0 (0x001UL << AES_CR_CHMOD_Pos) /*!< 0x00000020 */
  1557. #define AES_CR_CHMOD_1 (0x002UL << AES_CR_CHMOD_Pos) /*!< 0x00000040 */
  1558. #define AES_CR_CHMOD_2 (0x800UL << AES_CR_CHMOD_Pos) /*!< 0x00010000 */
  1559. #define AES_CR_CCFC_Pos (7U)
  1560. #define AES_CR_CCFC_Msk (0x1UL << AES_CR_CCFC_Pos) /*!< 0x00000080 */
  1561. #define AES_CR_CCFC AES_CR_CCFC_Msk /*!< Computation Complete Flag Clear */
  1562. #define AES_CR_ERRC_Pos (8U)
  1563. #define AES_CR_ERRC_Msk (0x1UL << AES_CR_ERRC_Pos) /*!< 0x00000100 */
  1564. #define AES_CR_ERRC AES_CR_ERRC_Msk /*!< Error Clear */
  1565. #define AES_CR_CCFIE_Pos (9U)
  1566. #define AES_CR_CCFIE_Msk (0x1UL << AES_CR_CCFIE_Pos) /*!< 0x00000200 */
  1567. #define AES_CR_CCFIE AES_CR_CCFIE_Msk /*!< Computation Complete Flag Interrupt Enable */
  1568. #define AES_CR_ERRIE_Pos (10U)
  1569. #define AES_CR_ERRIE_Msk (0x1UL << AES_CR_ERRIE_Pos) /*!< 0x00000400 */
  1570. #define AES_CR_ERRIE AES_CR_ERRIE_Msk /*!< Error Interrupt Enable */
  1571. #define AES_CR_DMAINEN_Pos (11U)
  1572. #define AES_CR_DMAINEN_Msk (0x1UL << AES_CR_DMAINEN_Pos) /*!< 0x00000800 */
  1573. #define AES_CR_DMAINEN AES_CR_DMAINEN_Msk /*!< Enable data input phase DMA management */
  1574. #define AES_CR_DMAOUTEN_Pos (12U)
  1575. #define AES_CR_DMAOUTEN_Msk (0x1UL << AES_CR_DMAOUTEN_Pos) /*!< 0x00001000 */
  1576. #define AES_CR_DMAOUTEN AES_CR_DMAOUTEN_Msk /*!< Enable data output phase DMA management */
  1577. #define AES_CR_NPBLB_Pos (20U)
  1578. #define AES_CR_NPBLB_Msk (0xFUL << AES_CR_NPBLB_Pos) /*!< 0x00F00000 */
  1579. #define AES_CR_NPBLB AES_CR_NPBLB_Msk /*!< Number of padding bytes in last block of payload. */
  1580. #define AES_CR_NPBLB_0 (0x1UL << AES_CR_NPBLB_Pos) /*!< 0x00100000 */
  1581. #define AES_CR_NPBLB_1 (0x2UL << AES_CR_NPBLB_Pos) /*!< 0x00200000 */
  1582. #define AES_CR_NPBLB_2 (0x4UL << AES_CR_NPBLB_Pos) /*!< 0x00400000 */
  1583. #define AES_CR_NPBLB_3 (0x8UL << AES_CR_NPBLB_Pos) /*!< 0x00800000 */
  1584. #define AES_CR_GCMPH_Pos (13U)
  1585. #define AES_CR_GCMPH_Msk (0x3UL << AES_CR_GCMPH_Pos) /*!< 0x00006000 */
  1586. #define AES_CR_GCMPH AES_CR_GCMPH_Msk /*!< GCM Phase */
  1587. #define AES_CR_GCMPH_0 (0x1UL << AES_CR_GCMPH_Pos) /*!< 0x00002000 */
  1588. #define AES_CR_GCMPH_1 (0x2UL << AES_CR_GCMPH_Pos) /*!< 0x00004000 */
  1589. #define AES_CR_KEYSIZE_Pos (18U)
  1590. #define AES_CR_KEYSIZE_Msk (0x1UL << AES_CR_KEYSIZE_Pos) /*!< 0x00040000 */
  1591. #define AES_CR_KEYSIZE AES_CR_KEYSIZE_Msk /*!< Key size selection */
  1592. /******************* Bit definition for AES_SR register *********************/
  1593. #define AES_SR_CCF_Pos (0U)
  1594. #define AES_SR_CCF_Msk (0x1UL << AES_SR_CCF_Pos) /*!< 0x00000001 */
  1595. #define AES_SR_CCF AES_SR_CCF_Msk /*!< Computation Complete Flag */
  1596. #define AES_SR_RDERR_Pos (1U)
  1597. #define AES_SR_RDERR_Msk (0x1UL << AES_SR_RDERR_Pos) /*!< 0x00000002 */
  1598. #define AES_SR_RDERR AES_SR_RDERR_Msk /*!< Read Error Flag */
  1599. #define AES_SR_WRERR_Pos (2U)
  1600. #define AES_SR_WRERR_Msk (0x1UL << AES_SR_WRERR_Pos) /*!< 0x00000004 */
  1601. #define AES_SR_WRERR AES_SR_WRERR_Msk /*!< Write Error Flag */
  1602. #define AES_SR_BUSY_Pos (3U)
  1603. #define AES_SR_BUSY_Msk (0x1UL << AES_SR_BUSY_Pos) /*!< 0x00000008 */
  1604. #define AES_SR_BUSY AES_SR_BUSY_Msk /*!< Busy Flag */
  1605. /******************* Bit definition for AES_DINR register *******************/
  1606. #define AES_DINR_Pos (0U)
  1607. #define AES_DINR_Msk (0xFFFFFFFFUL << AES_DINR_Pos) /*!< 0xFFFFFFFF */
  1608. #define AES_DINR AES_DINR_Msk /*!< AES Data Input Register */
  1609. /******************* Bit definition for AES_DOUTR register ******************/
  1610. #define AES_DOUTR_Pos (0U)
  1611. #define AES_DOUTR_Msk (0xFFFFFFFFUL << AES_DOUTR_Pos) /*!< 0xFFFFFFFF */
  1612. #define AES_DOUTR AES_DOUTR_Msk /*!< AES Data Output Register */
  1613. /******************* Bit definition for AES_KEYR0 register ******************/
  1614. #define AES_KEYR0_Pos (0U)
  1615. #define AES_KEYR0_Msk (0xFFFFFFFFUL << AES_KEYR0_Pos) /*!< 0xFFFFFFFF */
  1616. #define AES_KEYR0 AES_KEYR0_Msk /*!< AES Key Register 0 */
  1617. /******************* Bit definition for AES_KEYR1 register ******************/
  1618. #define AES_KEYR1_Pos (0U)
  1619. #define AES_KEYR1_Msk (0xFFFFFFFFUL << AES_KEYR1_Pos) /*!< 0xFFFFFFFF */
  1620. #define AES_KEYR1 AES_KEYR1_Msk /*!< AES Key Register 1 */
  1621. /******************* Bit definition for AES_KEYR2 register ******************/
  1622. #define AES_KEYR2_Pos (0U)
  1623. #define AES_KEYR2_Msk (0xFFFFFFFFUL << AES_KEYR2_Pos) /*!< 0xFFFFFFFF */
  1624. #define AES_KEYR2 AES_KEYR2_Msk /*!< AES Key Register 2 */
  1625. /******************* Bit definition for AES_KEYR3 register ******************/
  1626. #define AES_KEYR3_Pos (0U)
  1627. #define AES_KEYR3_Msk (0xFFFFFFFFUL << AES_KEYR3_Pos) /*!< 0xFFFFFFFF */
  1628. #define AES_KEYR3 AES_KEYR3_Msk /*!< AES Key Register 3 */
  1629. /******************* Bit definition for AES_KEYR4 register ******************/
  1630. #define AES_KEYR4_Pos (0U)
  1631. #define AES_KEYR4_Msk (0xFFFFFFFFUL << AES_KEYR4_Pos) /*!< 0xFFFFFFFF */
  1632. #define AES_KEYR4 AES_KEYR4_Msk /*!< AES Key Register 4 */
  1633. /******************* Bit definition for AES_KEYR5 register ******************/
  1634. #define AES_KEYR5_Pos (0U)
  1635. #define AES_KEYR5_Msk (0xFFFFFFFFUL << AES_KEYR5_Pos) /*!< 0xFFFFFFFF */
  1636. #define AES_KEYR5 AES_KEYR5_Msk /*!< AES Key Register 5 */
  1637. /******************* Bit definition for AES_KEYR6 register ******************/
  1638. #define AES_KEYR6_Pos (0U)
  1639. #define AES_KEYR6_Msk (0xFFFFFFFFUL << AES_KEYR6_Pos) /*!< 0xFFFFFFFF */
  1640. #define AES_KEYR6 AES_KEYR6_Msk /*!< AES Key Register 6 */
  1641. /******************* Bit definition for AES_KEYR7 register ******************/
  1642. #define AES_KEYR7_Pos (0U)
  1643. #define AES_KEYR7_Msk (0xFFFFFFFFUL << AES_KEYR7_Pos) /*!< 0xFFFFFFFF */
  1644. #define AES_KEYR7 AES_KEYR7_Msk /*!< AES Key Register 7 */
  1645. /******************* Bit definition for AES_IVR0 register ******************/
  1646. #define AES_IVR0_Pos (0U)
  1647. #define AES_IVR0_Msk (0xFFFFFFFFUL << AES_IVR0_Pos) /*!< 0xFFFFFFFF */
  1648. #define AES_IVR0 AES_IVR0_Msk /*!< AES Initialization Vector Register 0 */
  1649. /******************* Bit definition for AES_IVR1 register ******************/
  1650. #define AES_IVR1_Pos (0U)
  1651. #define AES_IVR1_Msk (0xFFFFFFFFUL << AES_IVR1_Pos) /*!< 0xFFFFFFFF */
  1652. #define AES_IVR1 AES_IVR1_Msk /*!< AES Initialization Vector Register 1 */
  1653. /******************* Bit definition for AES_IVR2 register ******************/
  1654. #define AES_IVR2_Pos (0U)
  1655. #define AES_IVR2_Msk (0xFFFFFFFFUL << AES_IVR2_Pos) /*!< 0xFFFFFFFF */
  1656. #define AES_IVR2 AES_IVR2_Msk /*!< AES Initialization Vector Register 2 */
  1657. /******************* Bit definition for AES_IVR3 register ******************/
  1658. #define AES_IVR3_Pos (0U)
  1659. #define AES_IVR3_Msk (0xFFFFFFFFUL << AES_IVR3_Pos) /*!< 0xFFFFFFFF */
  1660. #define AES_IVR3 AES_IVR3_Msk /*!< AES Initialization Vector Register 3 */
  1661. /******************* Bit definition for AES_SUSP0R register ******************/
  1662. #define AES_SUSP0R_Pos (0U)
  1663. #define AES_SUSP0R_Msk (0xFFFFFFFFUL << AES_SUSP0R_Pos) /*!< 0xFFFFFFFF */
  1664. #define AES_SUSP0R AES_SUSP0R_Msk /*!< AES Suspend registers 0 */
  1665. /******************* Bit definition for AES_SUSP1R register ******************/
  1666. #define AES_SUSP1R_Pos (0U)
  1667. #define AES_SUSP1R_Msk (0xFFFFFFFFUL << AES_SUSP1R_Pos) /*!< 0xFFFFFFFF */
  1668. #define AES_SUSP1R AES_SUSP1R_Msk /*!< AES Suspend registers 1 */
  1669. /******************* Bit definition for AES_SUSP2R register ******************/
  1670. #define AES_SUSP2R_Pos (0U)
  1671. #define AES_SUSP2R_Msk (0xFFFFFFFFUL << AES_SUSP2R_Pos) /*!< 0xFFFFFFFF */
  1672. #define AES_SUSP2R AES_SUSP2R_Msk /*!< AES Suspend registers 2 */
  1673. /******************* Bit definition for AES_SUSP3R register ******************/
  1674. #define AES_SUSP3R_Pos (0U)
  1675. #define AES_SUSP3R_Msk (0xFFFFFFFFUL << AES_SUSP3R_Pos) /*!< 0xFFFFFFFF */
  1676. #define AES_SUSP3R AES_SUSP3R_Msk /*!< AES Suspend registers 3 */
  1677. /******************* Bit definition for AES_SUSP4R register ******************/
  1678. #define AES_SUSP4R_Pos (0U)
  1679. #define AES_SUSP4R_Msk (0xFFFFFFFFUL << AES_SUSP4R_Pos) /*!< 0xFFFFFFFF */
  1680. #define AES_SUSP4R AES_SUSP4R_Msk /*!< AES Suspend registers 4 */
  1681. /******************* Bit definition for AES_SUSP5R register ******************/
  1682. #define AES_SUSP5R_Pos (0U)
  1683. #define AES_SUSP5R_Msk (0xFFFFFFFFUL << AES_SUSP5R_Pos) /*!< 0xFFFFFFFF */
  1684. #define AES_SUSP5R AES_SUSP5R_Msk /*!< AES Suspend registers 5 */
  1685. /******************* Bit definition for AES_SUSP6R register ******************/
  1686. #define AES_SUSP6R_Pos (0U)
  1687. #define AES_SUSP6R_Msk (0xFFFFFFFFUL << AES_SUSP6R_Pos) /*!< 0xFFFFFFFF */
  1688. #define AES_SUSP6R AES_SUSP6R_Msk /*!< AES Suspend registers 6 */
  1689. /******************* Bit definition for AES_SUSP7R register ******************/
  1690. #define AES_SUSP7R_Pos (0U)
  1691. #define AES_SUSP7R_Msk (0xFFFFFFFFUL << AES_SUSP7R_Pos) /*!< 0xFFFFFFFF */
  1692. #define AES_SUSP7R AES_SUSP7R_Msk /*!< AES Suspend registers 7 */
  1693. /******************************************************************************/
  1694. /* */
  1695. /* Digital to Analog Converter */
  1696. /* */
  1697. /******************************************************************************/
  1698. /*
  1699. * @brief Specific device feature definitions
  1700. */
  1701. #define DAC_ADDITIONAL_TRIGGERS_SUPPORT
  1702. /******************** Bit definition for DAC_CR register ********************/
  1703. #define DAC_CR_EN1_Pos (0U)
  1704. #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */
  1705. #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */
  1706. #define DAC_CR_TEN1_Pos (1U)
  1707. #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000002 */
  1708. #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */
  1709. #define DAC_CR_TSEL1_Pos (2U)
  1710. #define DAC_CR_TSEL1_Msk (0xFUL << DAC_CR_TSEL1_Pos) /*!< 0x0000003C */
  1711. #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[3:0] (DAC channel1 Trigger selection) */
  1712. #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000004 */
  1713. #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
  1714. #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
  1715. #define DAC_CR_TSEL1_3 (0x8UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
  1716. #define DAC_CR_WAVE1_Pos (6U)
  1717. #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
  1718. #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  1719. #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
  1720. #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
  1721. #define DAC_CR_MAMP1_Pos (8U)
  1722. #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
  1723. #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  1724. #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
  1725. #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
  1726. #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
  1727. #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
  1728. #define DAC_CR_DMAEN1_Pos (12U)
  1729. #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
  1730. #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */
  1731. #define DAC_CR_DMAUDRIE1_Pos (13U)
  1732. #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
  1733. #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel 1 DMA underrun interrupt enable >*/
  1734. #define DAC_CR_CEN1_Pos (14U)
  1735. #define DAC_CR_CEN1_Msk (0x1UL << DAC_CR_CEN1_Pos) /*!< 0x00004000 */
  1736. #define DAC_CR_CEN1 DAC_CR_CEN1_Msk /*!<DAC channel 1 calibration enable >*/
  1737. #define DAC_CR_EN2_Pos (16U)
  1738. #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */
  1739. #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */
  1740. #define DAC_CR_TEN2_Pos (17U)
  1741. #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00020000 */
  1742. #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */
  1743. #define DAC_CR_TSEL2_Pos (18U)
  1744. #define DAC_CR_TSEL2_Msk (0xFUL << DAC_CR_TSEL2_Pos) /*!< 0x003C0000 */
  1745. #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
  1746. #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00040000 */
  1747. #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
  1748. #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
  1749. #define DAC_CR_TSEL2_3 (0x8UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
  1750. #define DAC_CR_WAVE2_Pos (22U)
  1751. #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
  1752. #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  1753. #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
  1754. #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
  1755. #define DAC_CR_MAMP2_Pos (24U)
  1756. #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
  1757. #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  1758. #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
  1759. #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
  1760. #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
  1761. #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
  1762. #define DAC_CR_DMAEN2_Pos (28U)
  1763. #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
  1764. #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enabled */
  1765. #define DAC_CR_DMAUDRIE2_Pos (29U)
  1766. #define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */
  1767. #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable >*/
  1768. #define DAC_CR_CEN2_Pos (30U)
  1769. #define DAC_CR_CEN2_Msk (0x1UL << DAC_CR_CEN2_Pos) /*!< 0x40000000 */
  1770. #define DAC_CR_CEN2 DAC_CR_CEN2_Msk /*!<DAC channel2 calibration enable >*/
  1771. /***************** Bit definition for DAC_SWTRIGR register ******************/
  1772. #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
  1773. #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
  1774. #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */
  1775. #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
  1776. #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
  1777. #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */
  1778. /***************** Bit definition for DAC_DHR12R1 register ******************/
  1779. #define DAC_DHR12R1_DACC1DHR_Pos (0U)
  1780. #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
  1781. #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  1782. /***************** Bit definition for DAC_DHR12L1 register ******************/
  1783. #define DAC_DHR12L1_DACC1DHR_Pos (4U)
  1784. #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  1785. #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  1786. /****************** Bit definition for DAC_DHR8R1 register ******************/
  1787. #define DAC_DHR8R1_DACC1DHR_Pos (0U)
  1788. #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
  1789. #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  1790. /***************** Bit definition for DAC_DHR12R2 register ******************/
  1791. #define DAC_DHR12R2_DACC2DHR_Pos (0U)
  1792. #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
  1793. #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  1794. /***************** Bit definition for DAC_DHR12L2 register ******************/
  1795. #define DAC_DHR12L2_DACC2DHR_Pos (4U)
  1796. #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
  1797. #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  1798. /****************** Bit definition for DAC_DHR8R2 register ******************/
  1799. #define DAC_DHR8R2_DACC2DHR_Pos (0U)
  1800. #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
  1801. #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  1802. /***************** Bit definition for DAC_DHR12RD register ******************/
  1803. #define DAC_DHR12RD_DACC1DHR_Pos (0U)
  1804. #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
  1805. #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  1806. #define DAC_DHR12RD_DACC2DHR_Pos (16U)
  1807. #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
  1808. #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  1809. /***************** Bit definition for DAC_DHR12LD register ******************/
  1810. #define DAC_DHR12LD_DACC1DHR_Pos (4U)
  1811. #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  1812. #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  1813. #define DAC_DHR12LD_DACC2DHR_Pos (20U)
  1814. #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
  1815. #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  1816. /****************** Bit definition for DAC_DHR8RD register ******************/
  1817. #define DAC_DHR8RD_DACC1DHR_Pos (0U)
  1818. #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
  1819. #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  1820. #define DAC_DHR8RD_DACC2DHR_Pos (8U)
  1821. #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
  1822. #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  1823. /******************* Bit definition for DAC_DOR1 register *******************/
  1824. #define DAC_DOR1_DACC1DOR_Pos (0U)
  1825. #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */
  1826. #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */
  1827. /******************* Bit definition for DAC_DOR2 register *******************/
  1828. #define DAC_DOR2_DACC2DOR_Pos (0U)
  1829. #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
  1830. #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */
  1831. /******************** Bit definition for DAC_SR register ********************/
  1832. #define DAC_SR_DMAUDR1_Pos (13U)
  1833. #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
  1834. #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */
  1835. #define DAC_SR_CAL_FLAG1_Pos (14U)
  1836. #define DAC_SR_CAL_FLAG1_Msk (0x1UL << DAC_SR_CAL_FLAG1_Pos) /*!< 0x00004000 */
  1837. #define DAC_SR_CAL_FLAG1 DAC_SR_CAL_FLAG1_Msk /*!<DAC channel1 calibration offset status */
  1838. #define DAC_SR_BWST1_Pos (15U)
  1839. #define DAC_SR_BWST1_Msk (0x1UL << DAC_SR_BWST1_Pos) /*!< 0x00008000 */
  1840. #define DAC_SR_BWST1 DAC_SR_BWST1_Msk /*!<DAC channel1 busy writing sample time flag */
  1841. #define DAC_SR_DMAUDR2_Pos (29U)
  1842. #define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
  1843. #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */
  1844. #define DAC_SR_CAL_FLAG2_Pos (30U)
  1845. #define DAC_SR_CAL_FLAG2_Msk (0x1UL << DAC_SR_CAL_FLAG2_Pos) /*!< 0x40000000 */
  1846. #define DAC_SR_CAL_FLAG2 DAC_SR_CAL_FLAG2_Msk /*!<DAC channel2 calibration offset status */
  1847. #define DAC_SR_BWST2_Pos (31U)
  1848. #define DAC_SR_BWST2_Msk (0x1UL << DAC_SR_BWST2_Pos) /*!< 0x80000000 */
  1849. #define DAC_SR_BWST2 DAC_SR_BWST2_Msk /*!<DAC channel2 busy writing sample time flag */
  1850. /******************* Bit definition for DAC_CCR register ********************/
  1851. #define DAC_CCR_OTRIM1_Pos (0U)
  1852. #define DAC_CCR_OTRIM1_Msk (0x1FUL << DAC_CCR_OTRIM1_Pos) /*!< 0x0000001F */
  1853. #define DAC_CCR_OTRIM1 DAC_CCR_OTRIM1_Msk /*!<DAC channel1 offset trimming value */
  1854. #define DAC_CCR_OTRIM2_Pos (16U)
  1855. #define DAC_CCR_OTRIM2_Msk (0x1FUL << DAC_CCR_OTRIM2_Pos) /*!< 0x001F0000 */
  1856. #define DAC_CCR_OTRIM2 DAC_CCR_OTRIM2_Msk /*!<DAC channel2 offset trimming value */
  1857. /******************* Bit definition for DAC_MCR register *******************/
  1858. #define DAC_MCR_MODE1_Pos (0U)
  1859. #define DAC_MCR_MODE1_Msk (0x7UL << DAC_MCR_MODE1_Pos) /*!< 0x00000007 */
  1860. #define DAC_MCR_MODE1 DAC_MCR_MODE1_Msk /*!<MODE1[2:0] (DAC channel1 mode) */
  1861. #define DAC_MCR_MODE1_0 (0x1UL << DAC_MCR_MODE1_Pos) /*!< 0x00000001 */
  1862. #define DAC_MCR_MODE1_1 (0x2UL << DAC_MCR_MODE1_Pos) /*!< 0x00000002 */
  1863. #define DAC_MCR_MODE1_2 (0x4UL << DAC_MCR_MODE1_Pos) /*!< 0x00000004 */
  1864. #define DAC_MCR_MODE2_Pos (16U)
  1865. #define DAC_MCR_MODE2_Msk (0x7UL << DAC_MCR_MODE2_Pos) /*!< 0x00070000 */
  1866. #define DAC_MCR_MODE2 DAC_MCR_MODE2_Msk /*!<MODE2[2:0] (DAC channel2 mode) */
  1867. #define DAC_MCR_MODE2_0 (0x1UL << DAC_MCR_MODE2_Pos) /*!< 0x00010000 */
  1868. #define DAC_MCR_MODE2_1 (0x2UL << DAC_MCR_MODE2_Pos) /*!< 0x00020000 */
  1869. #define DAC_MCR_MODE2_2 (0x4UL << DAC_MCR_MODE2_Pos) /*!< 0x00040000 */
  1870. /****************** Bit definition for DAC_SHSR1 register ******************/
  1871. #define DAC_SHSR1_TSAMPLE1_Pos (0U)
  1872. #define DAC_SHSR1_TSAMPLE1_Msk (0x3FFUL << DAC_SHSR1_TSAMPLE1_Pos) /*!< 0x000003FF */
  1873. #define DAC_SHSR1_TSAMPLE1 DAC_SHSR1_TSAMPLE1_Msk /*!<DAC channel1 sample time */
  1874. /****************** Bit definition for DAC_SHSR2 register ******************/
  1875. #define DAC_SHSR2_TSAMPLE2_Pos (0U)
  1876. #define DAC_SHSR2_TSAMPLE2_Msk (0x3FFUL << DAC_SHSR2_TSAMPLE2_Pos) /*!< 0x000003FF */
  1877. #define DAC_SHSR2_TSAMPLE2 DAC_SHSR2_TSAMPLE2_Msk /*!<DAC channel2 sample time */
  1878. /****************** Bit definition for DAC_SHHR register ******************/
  1879. #define DAC_SHHR_THOLD1_Pos (0U)
  1880. #define DAC_SHHR_THOLD1_Msk (0x3FFUL << DAC_SHHR_THOLD1_Pos) /*!< 0x000003FF */
  1881. #define DAC_SHHR_THOLD1 DAC_SHHR_THOLD1_Msk /*!<DAC channel1 hold time */
  1882. #define DAC_SHHR_THOLD2_Pos (16U)
  1883. #define DAC_SHHR_THOLD2_Msk (0x3FFUL << DAC_SHHR_THOLD2_Pos) /*!< 0x03FF0000 */
  1884. #define DAC_SHHR_THOLD2 DAC_SHHR_THOLD2_Msk /*!<DAC channel2 hold time */
  1885. /****************** Bit definition for DAC_SHRR register ******************/
  1886. #define DAC_SHRR_TREFRESH1_Pos (0U)
  1887. #define DAC_SHRR_TREFRESH1_Msk (0xFFUL << DAC_SHRR_TREFRESH1_Pos) /*!< 0x000000FF */
  1888. #define DAC_SHRR_TREFRESH1 DAC_SHRR_TREFRESH1_Msk /*!<DAC channel1 refresh time */
  1889. #define DAC_SHRR_TREFRESH2_Pos (16U)
  1890. #define DAC_SHRR_TREFRESH2_Msk (0xFFUL << DAC_SHRR_TREFRESH2_Pos) /*!< 0x00FF0000 */
  1891. #define DAC_SHRR_TREFRESH2 DAC_SHRR_TREFRESH2_Msk /*!<DAC channel2 refresh time */
  1892. /******************************************************************************/
  1893. /* */
  1894. /* Debug MCU */
  1895. /* */
  1896. /******************************************************************************/
  1897. /******************************************************************************/
  1898. /* */
  1899. /* DMA Controller (DMA) */
  1900. /* */
  1901. /******************************************************************************/
  1902. /******************* Bit definition for DMA_ISR register ********************/
  1903. #define DMA_ISR_GIF1_Pos (0U)
  1904. #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
  1905. #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
  1906. #define DMA_ISR_TCIF1_Pos (1U)
  1907. #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
  1908. #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
  1909. #define DMA_ISR_HTIF1_Pos (2U)
  1910. #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
  1911. #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
  1912. #define DMA_ISR_TEIF1_Pos (3U)
  1913. #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
  1914. #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
  1915. #define DMA_ISR_GIF2_Pos (4U)
  1916. #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
  1917. #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
  1918. #define DMA_ISR_TCIF2_Pos (5U)
  1919. #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
  1920. #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
  1921. #define DMA_ISR_HTIF2_Pos (6U)
  1922. #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
  1923. #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
  1924. #define DMA_ISR_TEIF2_Pos (7U)
  1925. #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
  1926. #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
  1927. #define DMA_ISR_GIF3_Pos (8U)
  1928. #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
  1929. #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
  1930. #define DMA_ISR_TCIF3_Pos (9U)
  1931. #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
  1932. #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
  1933. #define DMA_ISR_HTIF3_Pos (10U)
  1934. #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
  1935. #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
  1936. #define DMA_ISR_TEIF3_Pos (11U)
  1937. #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
  1938. #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
  1939. #define DMA_ISR_GIF4_Pos (12U)
  1940. #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
  1941. #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
  1942. #define DMA_ISR_TCIF4_Pos (13U)
  1943. #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
  1944. #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
  1945. #define DMA_ISR_HTIF4_Pos (14U)
  1946. #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
  1947. #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
  1948. #define DMA_ISR_TEIF4_Pos (15U)
  1949. #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
  1950. #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
  1951. #define DMA_ISR_GIF5_Pos (16U)
  1952. #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
  1953. #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
  1954. #define DMA_ISR_TCIF5_Pos (17U)
  1955. #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
  1956. #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
  1957. #define DMA_ISR_HTIF5_Pos (18U)
  1958. #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
  1959. #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
  1960. #define DMA_ISR_TEIF5_Pos (19U)
  1961. #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
  1962. #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
  1963. #define DMA_ISR_GIF6_Pos (20U)
  1964. #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
  1965. #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
  1966. #define DMA_ISR_TCIF6_Pos (21U)
  1967. #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
  1968. #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
  1969. #define DMA_ISR_HTIF6_Pos (22U)
  1970. #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
  1971. #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
  1972. #define DMA_ISR_TEIF6_Pos (23U)
  1973. #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
  1974. #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
  1975. #define DMA_ISR_GIF7_Pos (24U)
  1976. #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
  1977. #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
  1978. #define DMA_ISR_TCIF7_Pos (25U)
  1979. #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
  1980. #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
  1981. #define DMA_ISR_HTIF7_Pos (26U)
  1982. #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
  1983. #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
  1984. #define DMA_ISR_TEIF7_Pos (27U)
  1985. #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
  1986. #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
  1987. /******************* Bit definition for DMA_IFCR register *******************/
  1988. #define DMA_IFCR_CGIF1_Pos (0U)
  1989. #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
  1990. #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clearr */
  1991. #define DMA_IFCR_CTCIF1_Pos (1U)
  1992. #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
  1993. #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
  1994. #define DMA_IFCR_CHTIF1_Pos (2U)
  1995. #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
  1996. #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
  1997. #define DMA_IFCR_CTEIF1_Pos (3U)
  1998. #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
  1999. #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
  2000. #define DMA_IFCR_CGIF2_Pos (4U)
  2001. #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
  2002. #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
  2003. #define DMA_IFCR_CTCIF2_Pos (5U)
  2004. #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
  2005. #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
  2006. #define DMA_IFCR_CHTIF2_Pos (6U)
  2007. #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
  2008. #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
  2009. #define DMA_IFCR_CTEIF2_Pos (7U)
  2010. #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
  2011. #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
  2012. #define DMA_IFCR_CGIF3_Pos (8U)
  2013. #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
  2014. #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
  2015. #define DMA_IFCR_CTCIF3_Pos (9U)
  2016. #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
  2017. #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
  2018. #define DMA_IFCR_CHTIF3_Pos (10U)
  2019. #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
  2020. #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
  2021. #define DMA_IFCR_CTEIF3_Pos (11U)
  2022. #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
  2023. #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
  2024. #define DMA_IFCR_CGIF4_Pos (12U)
  2025. #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
  2026. #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
  2027. #define DMA_IFCR_CTCIF4_Pos (13U)
  2028. #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
  2029. #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
  2030. #define DMA_IFCR_CHTIF4_Pos (14U)
  2031. #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
  2032. #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
  2033. #define DMA_IFCR_CTEIF4_Pos (15U)
  2034. #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
  2035. #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
  2036. #define DMA_IFCR_CGIF5_Pos (16U)
  2037. #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
  2038. #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
  2039. #define DMA_IFCR_CTCIF5_Pos (17U)
  2040. #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
  2041. #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
  2042. #define DMA_IFCR_CHTIF5_Pos (18U)
  2043. #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
  2044. #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
  2045. #define DMA_IFCR_CTEIF5_Pos (19U)
  2046. #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
  2047. #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
  2048. #define DMA_IFCR_CGIF6_Pos (20U)
  2049. #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
  2050. #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
  2051. #define DMA_IFCR_CTCIF6_Pos (21U)
  2052. #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
  2053. #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
  2054. #define DMA_IFCR_CHTIF6_Pos (22U)
  2055. #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
  2056. #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
  2057. #define DMA_IFCR_CTEIF6_Pos (23U)
  2058. #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
  2059. #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
  2060. #define DMA_IFCR_CGIF7_Pos (24U)
  2061. #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
  2062. #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
  2063. #define DMA_IFCR_CTCIF7_Pos (25U)
  2064. #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
  2065. #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
  2066. #define DMA_IFCR_CHTIF7_Pos (26U)
  2067. #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
  2068. #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
  2069. #define DMA_IFCR_CTEIF7_Pos (27U)
  2070. #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
  2071. #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
  2072. /******************* Bit definition for DMA_CCR register ********************/
  2073. #define DMA_CCR_EN_Pos (0U)
  2074. #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */
  2075. #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
  2076. #define DMA_CCR_TCIE_Pos (1U)
  2077. #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
  2078. #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  2079. #define DMA_CCR_HTIE_Pos (2U)
  2080. #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
  2081. #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
  2082. #define DMA_CCR_TEIE_Pos (3U)
  2083. #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
  2084. #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  2085. #define DMA_CCR_DIR_Pos (4U)
  2086. #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
  2087. #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
  2088. #define DMA_CCR_CIRC_Pos (5U)
  2089. #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
  2090. #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
  2091. #define DMA_CCR_PINC_Pos (6U)
  2092. #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
  2093. #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
  2094. #define DMA_CCR_MINC_Pos (7U)
  2095. #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
  2096. #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
  2097. #define DMA_CCR_PSIZE_Pos (8U)
  2098. #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
  2099. #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
  2100. #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
  2101. #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
  2102. #define DMA_CCR_MSIZE_Pos (10U)
  2103. #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
  2104. #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
  2105. #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
  2106. #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
  2107. #define DMA_CCR_PL_Pos (12U)
  2108. #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */
  2109. #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/
  2110. #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */
  2111. #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */
  2112. #define DMA_CCR_MEM2MEM_Pos (14U)
  2113. #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
  2114. #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
  2115. /****************** Bit definition for DMA_CNDTR register *******************/
  2116. #define DMA_CNDTR_NDT_Pos (0U)
  2117. #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
  2118. #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
  2119. /****************** Bit definition for DMA_CPAR register ********************/
  2120. #define DMA_CPAR_PA_Pos (0U)
  2121. #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
  2122. #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
  2123. /****************** Bit definition for DMA_CMAR register ********************/
  2124. #define DMA_CMAR_MA_Pos (0U)
  2125. #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
  2126. #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
  2127. /******************************************************************************/
  2128. /* */
  2129. /* DMAMUX Controller */
  2130. /* */
  2131. /******************************************************************************/
  2132. /******************** Bits definition for DMAMUX_CxCR register **************/
  2133. #define DMAMUX_CxCR_DMAREQ_ID_Pos (0U)
  2134. #define DMAMUX_CxCR_DMAREQ_ID_Msk (0xFFUL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x000000FF */
  2135. #define DMAMUX_CxCR_DMAREQ_ID DMAMUX_CxCR_DMAREQ_ID_Msk /*!< DMA Request ID */
  2136. #define DMAMUX_CxCR_DMAREQ_ID_0 (0x01UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000001 */
  2137. #define DMAMUX_CxCR_DMAREQ_ID_1 (0x02UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000002 */
  2138. #define DMAMUX_CxCR_DMAREQ_ID_2 (0x04UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000004 */
  2139. #define DMAMUX_CxCR_DMAREQ_ID_3 (0x08UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000008 */
  2140. #define DMAMUX_CxCR_DMAREQ_ID_4 (0x10UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000010 */
  2141. #define DMAMUX_CxCR_DMAREQ_ID_5 (0x20UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000020 */
  2142. #define DMAMUX_CxCR_DMAREQ_ID_6 (0x40UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000040 */
  2143. #define DMAMUX_CxCR_DMAREQ_ID_7 (0x80UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000080 */
  2144. #define DMAMUX_CxCR_SOIE_Pos (8U)
  2145. #define DMAMUX_CxCR_SOIE_Msk (0x1UL << DMAMUX_CxCR_SOIE_Pos) /*!< 0x00000100 */
  2146. #define DMAMUX_CxCR_SOIE DMAMUX_CxCR_SOIE_Msk /*!< Synchro overrun interrupt enable */
  2147. #define DMAMUX_CxCR_EGE_Pos (9U)
  2148. #define DMAMUX_CxCR_EGE_Msk (0x1UL << DMAMUX_CxCR_EGE_Pos) /*!< 0x00000200 */
  2149. #define DMAMUX_CxCR_EGE DMAMUX_CxCR_EGE_Msk /*!< Event generation interrupt enable */
  2150. #define DMAMUX_CxCR_SE_Pos (16U)
  2151. #define DMAMUX_CxCR_SE_Msk (0x1UL << DMAMUX_CxCR_SE_Pos) /*!< 0x00010000 */
  2152. #define DMAMUX_CxCR_SE DMAMUX_CxCR_SE_Msk /*!< Synchronization enable */
  2153. #define DMAMUX_CxCR_SPOL_Pos (17U)
  2154. #define DMAMUX_CxCR_SPOL_Msk (0x3UL << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00060000 */
  2155. #define DMAMUX_CxCR_SPOL DMAMUX_CxCR_SPOL_Msk /*!< Synchronization polarity */
  2156. #define DMAMUX_CxCR_SPOL_0 (0x1UL << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00020000 */
  2157. #define DMAMUX_CxCR_SPOL_1 (0x2UL << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00040000 */
  2158. #define DMAMUX_CxCR_NBREQ_Pos (19U)
  2159. #define DMAMUX_CxCR_NBREQ_Msk (0x1FUL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00F80000 */
  2160. #define DMAMUX_CxCR_NBREQ DMAMUX_CxCR_NBREQ_Msk /*!< Number of request */
  2161. #define DMAMUX_CxCR_NBREQ_0 (0x01UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00080000 */
  2162. #define DMAMUX_CxCR_NBREQ_1 (0x02UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00100000 */
  2163. #define DMAMUX_CxCR_NBREQ_2 (0x04UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00200000 */
  2164. #define DMAMUX_CxCR_NBREQ_3 (0x08UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00400000 */
  2165. #define DMAMUX_CxCR_NBREQ_4 (0x10UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00800000 */
  2166. #define DMAMUX_CxCR_SYNC_ID_Pos (24U)
  2167. #define DMAMUX_CxCR_SYNC_ID_Msk (0x1FUL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x1F000000 */
  2168. #define DMAMUX_CxCR_SYNC_ID DMAMUX_CxCR_SYNC_ID_Msk /*!< Synchronization ID */
  2169. #define DMAMUX_CxCR_SYNC_ID_0 (0x01UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x01000000 */
  2170. #define DMAMUX_CxCR_SYNC_ID_1 (0x02UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x02000000 */
  2171. #define DMAMUX_CxCR_SYNC_ID_2 (0x04UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x04000000 */
  2172. #define DMAMUX_CxCR_SYNC_ID_3 (0x08UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x08000000 */
  2173. #define DMAMUX_CxCR_SYNC_ID_4 (0x10UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x10000000 */
  2174. /******************* Bits definition for DMAMUX_CSR register **************/
  2175. #define DMAMUX_CSR_SOF0_Pos (0U)
  2176. #define DMAMUX_CSR_SOF0_Msk (0x1UL << DMAMUX_CSR_SOF0_Pos) /*!< 0x00000001 */
  2177. #define DMAMUX_CSR_SOF0 DMAMUX_CSR_SOF0_Msk /*!< Synchronization Overrun Flag 0 */
  2178. #define DMAMUX_CSR_SOF1_Pos (1U)
  2179. #define DMAMUX_CSR_SOF1_Msk (0x1UL << DMAMUX_CSR_SOF1_Pos) /*!< 0x00000002 */
  2180. #define DMAMUX_CSR_SOF1 DMAMUX_CSR_SOF1_Msk /*!< Synchronization Overrun Flag 1 */
  2181. #define DMAMUX_CSR_SOF2_Pos (2U)
  2182. #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
  2183. #define DMAMUX_CSR_SOF2 DMAMUX_CSR_SOF2_Msk /*!< Synchronization Overrun Flag 2 */
  2184. #define DMAMUX_CSR_SOF3_Pos (3U)
  2185. #define DMAMUX_CSR_SOF3_Msk (0x1UL << DMAMUX_CSR_SOF3_Pos) /*!< 0x00000008 */
  2186. #define DMAMUX_CSR_SOF3 DMAMUX_CSR_SOF3_Msk /*!< Synchronization Overrun Flag 3 */
  2187. #define DMAMUX_CSR_SOF4_Pos (4U)
  2188. #define DMAMUX_CSR_SOF4_Msk (0x1UL << DMAMUX_CSR_SOF4_Pos) /*!< 0x00000010 */
  2189. #define DMAMUX_CSR_SOF4 DMAMUX_CSR_SOF4_Msk /*!< Synchronization Overrun Flag 4 */
  2190. #define DMAMUX_CSR_SOF5_Pos (5U)
  2191. #define DMAMUX_CSR_SOF5_Msk (0x1UL << DMAMUX_CSR_SOF5_Pos) /*!< 0x00000020 */
  2192. #define DMAMUX_CSR_SOF5 DMAMUX_CSR_SOF5_Msk /*!< Synchronization Overrun Flag 5 */
  2193. #define DMAMUX_CSR_SOF6_Pos (6U)
  2194. #define DMAMUX_CSR_SOF6_Msk (0x1UL << DMAMUX_CSR_SOF6_Pos) /*!< 0x00000040 */
  2195. #define DMAMUX_CSR_SOF6 DMAMUX_CSR_SOF6_Msk /*!< Synchronization Overrun Flag 6 */
  2196. /******************** Bits definition for DMAMUX_CFR register **************/
  2197. #define DMAMUX_CFR_CSOF0_Pos (0U)
  2198. #define DMAMUX_CFR_CSOF0_Msk (0x1UL << DMAMUX_CFR_CSOF0_Pos) /*!< 0x00000001 */
  2199. #define DMAMUX_CFR_CSOF0 DMAMUX_CFR_CSOF0_Msk /*!< Clear Overrun Flag 0 */
  2200. #define DMAMUX_CFR_CSOF1_Pos (1U)
  2201. #define DMAMUX_CFR_CSOF1_Msk (0x1UL << DMAMUX_CFR_CSOF1_Pos) /*!< 0x00000002 */
  2202. #define DMAMUX_CFR_CSOF1 DMAMUX_CFR_CSOF1_Msk /*!< Clear Overrun Flag 1 */
  2203. #define DMAMUX_CFR_CSOF2_Pos (2U)
  2204. #define DMAMUX_CFR_CSOF2_Msk (0x1UL << DMAMUX_CFR_CSOF2_Pos) /*!< 0x00000004 */
  2205. #define DMAMUX_CFR_CSOF2 DMAMUX_CFR_CSOF2_Msk /*!< Clear Overrun Flag 2 */
  2206. #define DMAMUX_CFR_CSOF3_Pos (3U)
  2207. #define DMAMUX_CFR_CSOF3_Msk (0x1UL << DMAMUX_CFR_CSOF3_Pos) /*!< 0x00000008 */
  2208. #define DMAMUX_CFR_CSOF3 DMAMUX_CFR_CSOF3_Msk /*!< Clear Overrun Flag 3 */
  2209. #define DMAMUX_CFR_CSOF4_Pos (4U)
  2210. #define DMAMUX_CFR_CSOF4_Msk (0x1UL << DMAMUX_CFR_CSOF4_Pos) /*!< 0x00000010 */
  2211. #define DMAMUX_CFR_CSOF4 DMAMUX_CFR_CSOF4_Msk /*!< Clear Overrun Flag 4 */
  2212. #define DMAMUX_CFR_CSOF5_Pos (5U)
  2213. #define DMAMUX_CFR_CSOF5_Msk (0x1UL << DMAMUX_CFR_CSOF5_Pos) /*!< 0x00000020 */
  2214. #define DMAMUX_CFR_CSOF5 DMAMUX_CFR_CSOF5_Msk /*!< Clear Overrun Flag 5 */
  2215. #define DMAMUX_CFR_CSOF6_Pos (6U)
  2216. #define DMAMUX_CFR_CSOF6_Msk (0x1UL << DMAMUX_CFR_CSOF6_Pos) /*!< 0x00000040 */
  2217. #define DMAMUX_CFR_CSOF6 DMAMUX_CFR_CSOF6_Msk /*!< Clear Overrun Flag 6 */
  2218. /******************** Bits definition for DMAMUX_RGxCR register ************/
  2219. #define DMAMUX_RGxCR_SIG_ID_Pos (0U)
  2220. #define DMAMUX_RGxCR_SIG_ID_Msk (0x1FUL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x0000001F */
  2221. #define DMAMUX_RGxCR_SIG_ID DMAMUX_RGxCR_SIG_ID_Msk /*!< Signal ID */
  2222. #define DMAMUX_RGxCR_SIG_ID_0 (0x01UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000001 */
  2223. #define DMAMUX_RGxCR_SIG_ID_1 (0x02UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000002 */
  2224. #define DMAMUX_RGxCR_SIG_ID_2 (0x04UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000004 */
  2225. #define DMAMUX_RGxCR_SIG_ID_3 (0x08UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000008 */
  2226. #define DMAMUX_RGxCR_SIG_ID_4 (0x10UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000010 */
  2227. #define DMAMUX_RGxCR_OIE_Pos (8U)
  2228. #define DMAMUX_RGxCR_OIE_Msk (0x1UL << DMAMUX_RGxCR_OIE_Pos) /*!< 0x00000100 */
  2229. #define DMAMUX_RGxCR_OIE DMAMUX_RGxCR_OIE_Msk /*!< Overrun interrupt enable */
  2230. #define DMAMUX_RGxCR_GE_Pos (16U)
  2231. #define DMAMUX_RGxCR_GE_Msk (0x1UL << DMAMUX_RGxCR_GE_Pos) /*!< 0x00010000 */
  2232. #define DMAMUX_RGxCR_GE DMAMUX_RGxCR_GE_Msk /*!< Generation enable */
  2233. #define DMAMUX_RGxCR_GPOL_Pos (17U)
  2234. #define DMAMUX_RGxCR_GPOL_Msk (0x3UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00060000 */
  2235. #define DMAMUX_RGxCR_GPOL DMAMUX_RGxCR_GPOL_Msk /*!< Generation polarity */
  2236. #define DMAMUX_RGxCR_GPOL_0 (0x1UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00020000 */
  2237. #define DMAMUX_RGxCR_GPOL_1 (0x2UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00040000 */
  2238. #define DMAMUX_RGxCR_GNBREQ_Pos (19U)
  2239. #define DMAMUX_RGxCR_GNBREQ_Msk (0x1FUL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00F80000 */
  2240. #define DMAMUX_RGxCR_GNBREQ DMAMUX_RGxCR_GNBREQ_Msk /*!< Number of request */
  2241. #define DMAMUX_RGxCR_GNBREQ_0 (0x01UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00080000 */
  2242. #define DMAMUX_RGxCR_GNBREQ_1 (0x02UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00100000 */
  2243. #define DMAMUX_RGxCR_GNBREQ_2 (0x04UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00200000 */
  2244. #define DMAMUX_RGxCR_GNBREQ_3 (0x08UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00400000 */
  2245. #define DMAMUX_RGxCR_GNBREQ_4 (0x10UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00800000 */
  2246. /******************** Bits definition for DMAMUX_RGSR register **************/
  2247. #define DMAMUX_RGSR_OF0_Pos (0U)
  2248. #define DMAMUX_RGSR_OF0_Msk (0x1UL << DMAMUX_RGSR_OF0_Pos) /*!< 0x00000001 */
  2249. #define DMAMUX_RGSR_OF0 DMAMUX_RGSR_OF0_Msk /*!< Overrun flag 0 */
  2250. #define DMAMUX_RGSR_OF1_Pos (1U)
  2251. #define DMAMUX_RGSR_OF1_Msk (0x1UL << DMAMUX_RGSR_OF1_Pos) /*!< 0x00000002 */
  2252. #define DMAMUX_RGSR_OF1 DMAMUX_RGSR_OF1_Msk /*!< Overrun flag 1 */
  2253. #define DMAMUX_RGSR_OF2_Pos (2U)
  2254. #define DMAMUX_RGSR_OF2_Msk (0x1UL << DMAMUX_RGSR_OF2_Pos) /*!< 0x00000004 */
  2255. #define DMAMUX_RGSR_OF2 DMAMUX_RGSR_OF2_Msk /*!< Overrun flag 2 */
  2256. #define DMAMUX_RGSR_OF3_Pos (3U)
  2257. #define DMAMUX_RGSR_OF3_Msk (0x1UL << DMAMUX_RGSR_OF3_Pos) /*!< 0x00000008 */
  2258. #define DMAMUX_RGSR_OF3 DMAMUX_RGSR_OF3_Msk /*!< Overrun flag 3 */
  2259. /******************** Bits definition for DMAMUX_RGCFR register **************/
  2260. #define DMAMUX_RGCFR_COF0_Pos (0U)
  2261. #define DMAMUX_RGCFR_COF0_Msk (0x1UL << DMAMUX_RGCFR_COF0_Pos) /*!< 0x00000001 */
  2262. #define DMAMUX_RGCFR_COF0 DMAMUX_RGCFR_COF0_Msk /*!< Clear Overrun flag 0 */
  2263. #define DMAMUX_RGCFR_COF1_Pos (1U)
  2264. #define DMAMUX_RGCFR_COF1_Msk (0x1UL << DMAMUX_RGCFR_COF1_Pos) /*!< 0x00000002 */
  2265. #define DMAMUX_RGCFR_COF1 DMAMUX_RGCFR_COF1_Msk /*!< Clear Overrun flag 1 */
  2266. #define DMAMUX_RGCFR_COF2_Pos (2U)
  2267. #define DMAMUX_RGCFR_COF2_Msk (0x1UL << DMAMUX_RGCFR_COF2_Pos) /*!< 0x00000004 */
  2268. #define DMAMUX_RGCFR_COF2 DMAMUX_RGCFR_COF2_Msk /*!< Clear Overrun flag 2 */
  2269. #define DMAMUX_RGCFR_COF3_Pos (3U)
  2270. #define DMAMUX_RGCFR_COF3_Msk (0x1UL << DMAMUX_RGCFR_COF3_Pos) /*!< 0x00000008 */
  2271. #define DMAMUX_RGCFR_COF3 DMAMUX_RGCFR_COF3_Msk /*!< Clear Overrun flag 3 */
  2272. /******************************************************************************/
  2273. /* */
  2274. /* External Interrupt/Event Controller */
  2275. /* */
  2276. /******************************************************************************/
  2277. /****************** Bit definition for EXTI_RTSR1 register ******************/
  2278. #define EXTI_RTSR1_RT0_Pos (0U)
  2279. #define EXTI_RTSR1_RT0_Msk (0x1UL << EXTI_RTSR1_RT0_Pos) /*!< 0x00000001 */
  2280. #define EXTI_RTSR1_RT0 EXTI_RTSR1_RT0_Msk /*!< Rising trigger configuration for input line 0 */
  2281. #define EXTI_RTSR1_RT1_Pos (1U)
  2282. #define EXTI_RTSR1_RT1_Msk (0x1UL << EXTI_RTSR1_RT1_Pos) /*!< 0x00000002 */
  2283. #define EXTI_RTSR1_RT1 EXTI_RTSR1_RT1_Msk /*!< Rising trigger configuration for input line 1 */
  2284. #define EXTI_RTSR1_RT2_Pos (2U)
  2285. #define EXTI_RTSR1_RT2_Msk (0x1UL << EXTI_RTSR1_RT2_Pos) /*!< 0x00000004 */
  2286. #define EXTI_RTSR1_RT2 EXTI_RTSR1_RT2_Msk /*!< Rising trigger configuration for input line 2 */
  2287. #define EXTI_RTSR1_RT3_Pos (3U)
  2288. #define EXTI_RTSR1_RT3_Msk (0x1UL << EXTI_RTSR1_RT3_Pos) /*!< 0x00000008 */
  2289. #define EXTI_RTSR1_RT3 EXTI_RTSR1_RT3_Msk /*!< Rising trigger configuration for input line 3 */
  2290. #define EXTI_RTSR1_RT4_Pos (4U)
  2291. #define EXTI_RTSR1_RT4_Msk (0x1UL << EXTI_RTSR1_RT4_Pos) /*!< 0x00000010 */
  2292. #define EXTI_RTSR1_RT4 EXTI_RTSR1_RT4_Msk /*!< Rising trigger configuration for input line 4 */
  2293. #define EXTI_RTSR1_RT5_Pos (5U)
  2294. #define EXTI_RTSR1_RT5_Msk (0x1UL << EXTI_RTSR1_RT5_Pos) /*!< 0x00000020 */
  2295. #define EXTI_RTSR1_RT5 EXTI_RTSR1_RT5_Msk /*!< Rising trigger configuration for input line 5 */
  2296. #define EXTI_RTSR1_RT6_Pos (6U)
  2297. #define EXTI_RTSR1_RT6_Msk (0x1UL << EXTI_RTSR1_RT6_Pos) /*!< 0x00000040 */
  2298. #define EXTI_RTSR1_RT6 EXTI_RTSR1_RT6_Msk /*!< Rising trigger configuration for input line 6 */
  2299. #define EXTI_RTSR1_RT7_Pos (7U)
  2300. #define EXTI_RTSR1_RT7_Msk (0x1UL << EXTI_RTSR1_RT7_Pos) /*!< 0x00000080 */
  2301. #define EXTI_RTSR1_RT7 EXTI_RTSR1_RT7_Msk /*!< Rising trigger configuration for input line 7 */
  2302. #define EXTI_RTSR1_RT8_Pos (8U)
  2303. #define EXTI_RTSR1_RT8_Msk (0x1UL << EXTI_RTSR1_RT8_Pos) /*!< 0x00000100 */
  2304. #define EXTI_RTSR1_RT8 EXTI_RTSR1_RT8_Msk /*!< Rising trigger configuration for input line 8 */
  2305. #define EXTI_RTSR1_RT9_Pos (9U)
  2306. #define EXTI_RTSR1_RT9_Msk (0x1UL << EXTI_RTSR1_RT9_Pos) /*!< 0x00000200 */
  2307. #define EXTI_RTSR1_RT9 EXTI_RTSR1_RT9_Msk /*!< Rising trigger configuration for input line 9 */
  2308. #define EXTI_RTSR1_RT10_Pos (10U)
  2309. #define EXTI_RTSR1_RT10_Msk (0x1UL << EXTI_RTSR1_RT10_Pos) /*!< 0x00000400 */
  2310. #define EXTI_RTSR1_RT10 EXTI_RTSR1_RT10_Msk /*!< Rising trigger configuration for input line 10 */
  2311. #define EXTI_RTSR1_RT11_Pos (11U)
  2312. #define EXTI_RTSR1_RT11_Msk (0x1UL << EXTI_RTSR1_RT11_Pos) /*!< 0x00000800 */
  2313. #define EXTI_RTSR1_RT11 EXTI_RTSR1_RT11_Msk /*!< Rising trigger configuration for input line 11 */
  2314. #define EXTI_RTSR1_RT12_Pos (12U)
  2315. #define EXTI_RTSR1_RT12_Msk (0x1UL << EXTI_RTSR1_RT12_Pos) /*!< 0x00001000 */
  2316. #define EXTI_RTSR1_RT12 EXTI_RTSR1_RT12_Msk /*!< Rising trigger configuration for input line 12 */
  2317. #define EXTI_RTSR1_RT13_Pos (13U)
  2318. #define EXTI_RTSR1_RT13_Msk (0x1UL << EXTI_RTSR1_RT13_Pos) /*!< 0x00002000 */
  2319. #define EXTI_RTSR1_RT13 EXTI_RTSR1_RT13_Msk /*!< Rising trigger configuration for input line 13 */
  2320. #define EXTI_RTSR1_RT14_Pos (14U)
  2321. #define EXTI_RTSR1_RT14_Msk (0x1UL << EXTI_RTSR1_RT14_Pos) /*!< 0x00004000 */
  2322. #define EXTI_RTSR1_RT14 EXTI_RTSR1_RT14_Msk /*!< Rising trigger configuration for input line 14 */
  2323. #define EXTI_RTSR1_RT15_Pos (15U)
  2324. #define EXTI_RTSR1_RT15_Msk (0x1UL << EXTI_RTSR1_RT15_Pos) /*!< 0x00008000 */
  2325. #define EXTI_RTSR1_RT15 EXTI_RTSR1_RT15_Msk /*!< Rising trigger configuration for input line 15 */
  2326. #define EXTI_RTSR1_RT16_Pos (16U)
  2327. #define EXTI_RTSR1_RT16_Msk (0x1UL << EXTI_RTSR1_RT16_Pos) /*!< 0x00010000 */
  2328. #define EXTI_RTSR1_RT16 EXTI_RTSR1_RT16_Msk /*!< Rising trigger configuration for input line 16 */
  2329. #define EXTI_RTSR1_RT17_Pos (17U)
  2330. #define EXTI_RTSR1_RT17_Msk (0x1UL << EXTI_RTSR1_RT17_Pos) /*!< 0x00020000 */
  2331. #define EXTI_RTSR1_RT17 EXTI_RTSR1_RT17_Msk /*!< Rising trigger configuration for input line 17 */
  2332. #define EXTI_RTSR1_RT18_Pos (18U)
  2333. #define EXTI_RTSR1_RT18_Msk (0x1UL << EXTI_RTSR1_RT18_Pos) /*!< 0x00040000 */
  2334. #define EXTI_RTSR1_RT18 EXTI_RTSR1_RT18_Msk /*!< Rising trigger configuration for input line 18 */
  2335. /****************** Bit definition for EXTI_FTSR1 register ******************/
  2336. #define EXTI_FTSR1_FT0_Pos (0U)
  2337. #define EXTI_FTSR1_FT0_Msk (0x1UL << EXTI_FTSR1_FT0_Pos) /*!< 0x00000001 */
  2338. #define EXTI_FTSR1_FT0 EXTI_FTSR1_FT0_Msk /*!< Falling trigger configuration for input line 0 */
  2339. #define EXTI_FTSR1_FT1_Pos (1U)
  2340. #define EXTI_FTSR1_FT1_Msk (0x1UL << EXTI_FTSR1_FT1_Pos) /*!< 0x00000002 */
  2341. #define EXTI_FTSR1_FT1 EXTI_FTSR1_FT1_Msk /*!< Falling trigger configuration for input line 1 */
  2342. #define EXTI_FTSR1_FT2_Pos (2U)
  2343. #define EXTI_FTSR1_FT2_Msk (0x1UL << EXTI_FTSR1_FT2_Pos) /*!< 0x00000004 */
  2344. #define EXTI_FTSR1_FT2 EXTI_FTSR1_FT2_Msk /*!< Falling trigger configuration for input line 2 */
  2345. #define EXTI_FTSR1_FT3_Pos (3U)
  2346. #define EXTI_FTSR1_FT3_Msk (0x1UL << EXTI_FTSR1_FT3_Pos) /*!< 0x00000008 */
  2347. #define EXTI_FTSR1_FT3 EXTI_FTSR1_FT3_Msk /*!< Falling trigger configuration for input line 3 */
  2348. #define EXTI_FTSR1_FT4_Pos (4U)
  2349. #define EXTI_FTSR1_FT4_Msk (0x1UL << EXTI_FTSR1_FT4_Pos) /*!< 0x00000010 */
  2350. #define EXTI_FTSR1_FT4 EXTI_FTSR1_FT4_Msk /*!< Falling trigger configuration for input line 4 */
  2351. #define EXTI_FTSR1_FT5_Pos (5U)
  2352. #define EXTI_FTSR1_FT5_Msk (0x1UL << EXTI_FTSR1_FT5_Pos) /*!< 0x00000020 */
  2353. #define EXTI_FTSR1_FT5 EXTI_FTSR1_FT5_Msk /*!< Falling trigger configuration for input line 5 */
  2354. #define EXTI_FTSR1_FT6_Pos (6U)
  2355. #define EXTI_FTSR1_FT6_Msk (0x1UL << EXTI_FTSR1_FT6_Pos) /*!< 0x00000040 */
  2356. #define EXTI_FTSR1_FT6 EXTI_FTSR1_FT6_Msk /*!< Falling trigger configuration for input line 6 */
  2357. #define EXTI_FTSR1_FT7_Pos (7U)
  2358. #define EXTI_FTSR1_FT7_Msk (0x1UL << EXTI_FTSR1_FT7_Pos) /*!< 0x00000080 */
  2359. #define EXTI_FTSR1_FT7 EXTI_FTSR1_FT7_Msk /*!< Falling trigger configuration for input line 7 */
  2360. #define EXTI_FTSR1_FT8_Pos (8U)
  2361. #define EXTI_FTSR1_FT8_Msk (0x1UL << EXTI_FTSR1_FT8_Pos) /*!< 0x00000100 */
  2362. #define EXTI_FTSR1_FT8 EXTI_FTSR1_FT8_Msk /*!< Falling trigger configuration for input line 8 */
  2363. #define EXTI_FTSR1_FT9_Pos (9U)
  2364. #define EXTI_FTSR1_FT9_Msk (0x1UL << EXTI_FTSR1_FT9_Pos) /*!< 0x00000200 */
  2365. #define EXTI_FTSR1_FT9 EXTI_FTSR1_FT9_Msk /*!< Falling trigger configuration for input line 9 */
  2366. #define EXTI_FTSR1_FT10_Pos (10U)
  2367. #define EXTI_FTSR1_FT10_Msk (0x1UL << EXTI_FTSR1_FT10_Pos) /*!< 0x00000400 */
  2368. #define EXTI_FTSR1_FT10 EXTI_FTSR1_FT10_Msk /*!< Falling trigger configuration for input line 10 */
  2369. #define EXTI_FTSR1_FT11_Pos (11U)
  2370. #define EXTI_FTSR1_FT11_Msk (0x1UL << EXTI_FTSR1_FT11_Pos) /*!< 0x00000800 */
  2371. #define EXTI_FTSR1_FT11 EXTI_FTSR1_FT11_Msk /*!< Falling trigger configuration for input line 11 */
  2372. #define EXTI_FTSR1_FT12_Pos (12U)
  2373. #define EXTI_FTSR1_FT12_Msk (0x1UL << EXTI_FTSR1_FT12_Pos) /*!< 0x00001000 */
  2374. #define EXTI_FTSR1_FT12 EXTI_FTSR1_FT12_Msk /*!< Falling trigger configuration for input line 12 */
  2375. #define EXTI_FTSR1_FT13_Pos (13U)
  2376. #define EXTI_FTSR1_FT13_Msk (0x1UL << EXTI_FTSR1_FT13_Pos) /*!< 0x00002000 */
  2377. #define EXTI_FTSR1_FT13 EXTI_FTSR1_FT13_Msk /*!< Falling trigger configuration for input line 13 */
  2378. #define EXTI_FTSR1_FT14_Pos (14U)
  2379. #define EXTI_FTSR1_FT14_Msk (0x1UL << EXTI_FTSR1_FT14_Pos) /*!< 0x00004000 */
  2380. #define EXTI_FTSR1_FT14 EXTI_FTSR1_FT14_Msk /*!< Falling trigger configuration for input line 14 */
  2381. #define EXTI_FTSR1_FT15_Pos (15U)
  2382. #define EXTI_FTSR1_FT15_Msk (0x1UL << EXTI_FTSR1_FT15_Pos) /*!< 0x00008000 */
  2383. #define EXTI_FTSR1_FT15 EXTI_FTSR1_FT15_Msk /*!< Falling trigger configuration for input line 15 */
  2384. #define EXTI_FTSR1_FT16_Pos (16U)
  2385. #define EXTI_FTSR1_FT16_Msk (0x1UL << EXTI_FTSR1_FT16_Pos) /*!< 0x00010000 */
  2386. #define EXTI_FTSR1_FT16 EXTI_FTSR1_FT16_Msk /*!< Falling trigger configuration for input line 16 */
  2387. #define EXTI_FTSR1_FT17_Pos (17U)
  2388. #define EXTI_FTSR1_FT17_Msk (0x1UL << EXTI_FTSR1_FT17_Pos) /*!< 0x00020000 */
  2389. #define EXTI_FTSR1_FT17 EXTI_FTSR1_FT17_Msk /*!< Falling trigger configuration for input line 17 */
  2390. #define EXTI_FTSR1_FT18_Pos (18U)
  2391. #define EXTI_FTSR1_FT18_Msk (0x1UL << EXTI_FTSR1_FT18_Pos) /*!< 0x00040000 */
  2392. #define EXTI_FTSR1_FT18 EXTI_FTSR1_FT18_Msk /*!< Falling trigger configuration for input line 18 */
  2393. /****************** Bit definition for EXTI_SWIER1 register *****************/
  2394. #define EXTI_SWIER1_SWI0_Pos (0U)
  2395. #define EXTI_SWIER1_SWI0_Msk (0x1UL << EXTI_SWIER1_SWI0_Pos) /*!< 0x00000001 */
  2396. #define EXTI_SWIER1_SWI0 EXTI_SWIER1_SWI0_Msk /*!< Software Interrupt on line 0 */
  2397. #define EXTI_SWIER1_SWI1_Pos (1U)
  2398. #define EXTI_SWIER1_SWI1_Msk (0x1UL << EXTI_SWIER1_SWI1_Pos) /*!< 0x00000002 */
  2399. #define EXTI_SWIER1_SWI1 EXTI_SWIER1_SWI1_Msk /*!< Software Interrupt on line 1 */
  2400. #define EXTI_SWIER1_SWI2_Pos (2U)
  2401. #define EXTI_SWIER1_SWI2_Msk (0x1UL << EXTI_SWIER1_SWI2_Pos) /*!< 0x00000004 */
  2402. #define EXTI_SWIER1_SWI2 EXTI_SWIER1_SWI2_Msk /*!< Software Interrupt on line 2 */
  2403. #define EXTI_SWIER1_SWI3_Pos (3U)
  2404. #define EXTI_SWIER1_SWI3_Msk (0x1UL << EXTI_SWIER1_SWI3_Pos) /*!< 0x00000008 */
  2405. #define EXTI_SWIER1_SWI3 EXTI_SWIER1_SWI3_Msk /*!< Software Interrupt on line 3 */
  2406. #define EXTI_SWIER1_SWI4_Pos (4U)
  2407. #define EXTI_SWIER1_SWI4_Msk (0x1UL << EXTI_SWIER1_SWI4_Pos) /*!< 0x00000010 */
  2408. #define EXTI_SWIER1_SWI4 EXTI_SWIER1_SWI4_Msk /*!< Software Interrupt on line 4 */
  2409. #define EXTI_SWIER1_SWI5_Pos (5U)
  2410. #define EXTI_SWIER1_SWI5_Msk (0x1UL << EXTI_SWIER1_SWI5_Pos) /*!< 0x00000020 */
  2411. #define EXTI_SWIER1_SWI5 EXTI_SWIER1_SWI5_Msk /*!< Software Interrupt on line 5 */
  2412. #define EXTI_SWIER1_SWI6_Pos (6U)
  2413. #define EXTI_SWIER1_SWI6_Msk (0x1UL << EXTI_SWIER1_SWI6_Pos) /*!< 0x00000040 */
  2414. #define EXTI_SWIER1_SWI6 EXTI_SWIER1_SWI6_Msk /*!< Software Interrupt on line 6 */
  2415. #define EXTI_SWIER1_SWI7_Pos (7U)
  2416. #define EXTI_SWIER1_SWI7_Msk (0x1UL << EXTI_SWIER1_SWI7_Pos) /*!< 0x00000080 */
  2417. #define EXTI_SWIER1_SWI7 EXTI_SWIER1_SWI7_Msk /*!< Software Interrupt on line 7 */
  2418. #define EXTI_SWIER1_SWI8_Pos (8U)
  2419. #define EXTI_SWIER1_SWI8_Msk (0x1UL << EXTI_SWIER1_SWI8_Pos) /*!< 0x00000100 */
  2420. #define EXTI_SWIER1_SWI8 EXTI_SWIER1_SWI8_Msk /*!< Software Interrupt on line 8 */
  2421. #define EXTI_SWIER1_SWI9_Pos (9U)
  2422. #define EXTI_SWIER1_SWI9_Msk (0x1UL << EXTI_SWIER1_SWI9_Pos) /*!< 0x00000200 */
  2423. #define EXTI_SWIER1_SWI9 EXTI_SWIER1_SWI9_Msk /*!< Software Interrupt on line 9 */
  2424. #define EXTI_SWIER1_SWI10_Pos (10U)
  2425. #define EXTI_SWIER1_SWI10_Msk (0x1UL << EXTI_SWIER1_SWI10_Pos) /*!< 0x00000400 */
  2426. #define EXTI_SWIER1_SWI10 EXTI_SWIER1_SWI10_Msk /*!< Software Interrupt on line 10 */
  2427. #define EXTI_SWIER1_SWI11_Pos (11U)
  2428. #define EXTI_SWIER1_SWI11_Msk (0x1UL << EXTI_SWIER1_SWI11_Pos) /*!< 0x00000800 */
  2429. #define EXTI_SWIER1_SWI11 EXTI_SWIER1_SWI11_Msk /*!< Software Interrupt on line 11 */
  2430. #define EXTI_SWIER1_SWI12_Pos (12U)
  2431. #define EXTI_SWIER1_SWI12_Msk (0x1UL << EXTI_SWIER1_SWI12_Pos) /*!< 0x00001000 */
  2432. #define EXTI_SWIER1_SWI12 EXTI_SWIER1_SWI12_Msk /*!< Software Interrupt on line 12 */
  2433. #define EXTI_SWIER1_SWI13_Pos (13U)
  2434. #define EXTI_SWIER1_SWI13_Msk (0x1UL << EXTI_SWIER1_SWI13_Pos) /*!< 0x00002000 */
  2435. #define EXTI_SWIER1_SWI13 EXTI_SWIER1_SWI13_Msk /*!< Software Interrupt on line 13 */
  2436. #define EXTI_SWIER1_SWI14_Pos (14U)
  2437. #define EXTI_SWIER1_SWI14_Msk (0x1UL << EXTI_SWIER1_SWI14_Pos) /*!< 0x00004000 */
  2438. #define EXTI_SWIER1_SWI14 EXTI_SWIER1_SWI14_Msk /*!< Software Interrupt on line 14 */
  2439. #define EXTI_SWIER1_SWI15_Pos (15U)
  2440. #define EXTI_SWIER1_SWI15_Msk (0x1UL << EXTI_SWIER1_SWI15_Pos) /*!< 0x00008000 */
  2441. #define EXTI_SWIER1_SWI15 EXTI_SWIER1_SWI15_Msk /*!< Software Interrupt on line 15 */
  2442. #define EXTI_SWIER1_SWI16_Pos (16U)
  2443. #define EXTI_SWIER1_SWI16_Msk (0x1UL << EXTI_SWIER1_SWI16_Pos) /*!< 0x00010000 */
  2444. #define EXTI_SWIER1_SWI16 EXTI_SWIER1_SWI16_Msk /*!< Software Interrupt on line 16 */
  2445. #define EXTI_SWIER1_SWI17_Pos (17U)
  2446. #define EXTI_SWIER1_SWI17_Msk (0x1UL << EXTI_SWIER1_SWI17_Pos) /*!< 0x00020000 */
  2447. #define EXTI_SWIER1_SWI17 EXTI_SWIER1_SWI17_Msk /*!< Software Interrupt on line 17 */
  2448. #define EXTI_SWIER1_SWI18_Pos (18U)
  2449. #define EXTI_SWIER1_SWI18_Msk (0x1UL << EXTI_SWIER1_SWI18_Pos) /*!< 0x00040000 */
  2450. #define EXTI_SWIER1_SWI18 EXTI_SWIER1_SWI18_Msk /*!< Software Interrupt on line 18 */
  2451. /******************* Bit definition for EXTI_RPR1 register ******************/
  2452. #define EXTI_RPR1_RPIF0_Pos (0U)
  2453. #define EXTI_RPR1_RPIF0_Msk (0x1UL << EXTI_RPR1_RPIF0_Pos) /*!< 0x00000001 */
  2454. #define EXTI_RPR1_RPIF0 EXTI_RPR1_RPIF0_Msk /*!< Rising Pending Interrupt Flag on line 0 */
  2455. #define EXTI_RPR1_RPIF1_Pos (1U)
  2456. #define EXTI_RPR1_RPIF1_Msk (0x1UL << EXTI_RPR1_RPIF1_Pos) /*!< 0x00000002 */
  2457. #define EXTI_RPR1_RPIF1 EXTI_RPR1_RPIF1_Msk /*!< Rising Pending Interrupt Flag on line 1 */
  2458. #define EXTI_RPR1_RPIF2_Pos (2U)
  2459. #define EXTI_RPR1_RPIF2_Msk (0x1UL << EXTI_RPR1_RPIF2_Pos) /*!< 0x00000004 */
  2460. #define EXTI_RPR1_RPIF2 EXTI_RPR1_RPIF2_Msk /*!< Rising Pending Interrupt Flag on line 2 */
  2461. #define EXTI_RPR1_RPIF3_Pos (3U)
  2462. #define EXTI_RPR1_RPIF3_Msk (0x1UL << EXTI_RPR1_RPIF3_Pos) /*!< 0x00000008 */
  2463. #define EXTI_RPR1_RPIF3 EXTI_RPR1_RPIF3_Msk /*!< Rising Pending Interrupt Flag on line 3 */
  2464. #define EXTI_RPR1_RPIF4_Pos (4U)
  2465. #define EXTI_RPR1_RPIF4_Msk (0x1UL << EXTI_RPR1_RPIF4_Pos) /*!< 0x00000010 */
  2466. #define EXTI_RPR1_RPIF4 EXTI_RPR1_RPIF4_Msk /*!< Rising Pending Interrupt Flag on line 4 */
  2467. #define EXTI_RPR1_RPIF5_Pos (5U)
  2468. #define EXTI_RPR1_RPIF5_Msk (0x1UL << EXTI_RPR1_RPIF5_Pos) /*!< 0x00000020 */
  2469. #define EXTI_RPR1_RPIF5 EXTI_RPR1_RPIF5_Msk /*!< Rising Pending Interrupt Flag on line 5 */
  2470. #define EXTI_RPR1_RPIF6_Pos (6U)
  2471. #define EXTI_RPR1_RPIF6_Msk (0x1UL << EXTI_RPR1_RPIF6_Pos) /*!< 0x00000040 */
  2472. #define EXTI_RPR1_RPIF6 EXTI_RPR1_RPIF6_Msk /*!< Rising Pending Interrupt Flag on line 6 */
  2473. #define EXTI_RPR1_RPIF7_Pos (7U)
  2474. #define EXTI_RPR1_RPIF7_Msk (0x1UL << EXTI_RPR1_RPIF7_Pos) /*!< 0x00000080 */
  2475. #define EXTI_RPR1_RPIF7 EXTI_RPR1_RPIF7_Msk /*!< Rising Pending Interrupt Flag on line 7 */
  2476. #define EXTI_RPR1_RPIF8_Pos (8U)
  2477. #define EXTI_RPR1_RPIF8_Msk (0x1UL << EXTI_RPR1_RPIF8_Pos) /*!< 0x00000100 */
  2478. #define EXTI_RPR1_RPIF8 EXTI_RPR1_RPIF8_Msk /*!< Rising Pending Interrupt Flag on line 8 */
  2479. #define EXTI_RPR1_RPIF9_Pos (9U)
  2480. #define EXTI_RPR1_RPIF9_Msk (0x1UL << EXTI_RPR1_RPIF9_Pos) /*!< 0x00000200 */
  2481. #define EXTI_RPR1_RPIF9 EXTI_RPR1_RPIF9_Msk /*!< Rising Pending Interrupt Flag on line 9 */
  2482. #define EXTI_RPR1_RPIF10_Pos (10U)
  2483. #define EXTI_RPR1_RPIF10_Msk (0x1UL << EXTI_RPR1_RPIF10_Pos) /*!< 0x00000400 */
  2484. #define EXTI_RPR1_RPIF10 EXTI_RPR1_RPIF10_Msk /*!< Rising Pending Interrupt Flag on line 10 */
  2485. #define EXTI_RPR1_RPIF11_Pos (11U)
  2486. #define EXTI_RPR1_RPIF11_Msk (0x1UL << EXTI_RPR1_RPIF11_Pos) /*!< 0x00000800 */
  2487. #define EXTI_RPR1_RPIF11 EXTI_RPR1_RPIF11_Msk /*!< Rising Pending Interrupt Flag on line 11 */
  2488. #define EXTI_RPR1_RPIF12_Pos (12U)
  2489. #define EXTI_RPR1_RPIF12_Msk (0x1UL << EXTI_RPR1_RPIF12_Pos) /*!< 0x00001000 */
  2490. #define EXTI_RPR1_RPIF12 EXTI_RPR1_RPIF12_Msk /*!< Rising Pending Interrupt Flag on line 12 */
  2491. #define EXTI_RPR1_RPIF13_Pos (13U)
  2492. #define EXTI_RPR1_RPIF13_Msk (0x1UL << EXTI_RPR1_RPIF13_Pos) /*!< 0x00002000 */
  2493. #define EXTI_RPR1_RPIF13 EXTI_RPR1_RPIF13_Msk /*!< Rising Pending Interrupt Flag on line 13 */
  2494. #define EXTI_RPR1_RPIF14_Pos (14U)
  2495. #define EXTI_RPR1_RPIF14_Msk (0x1UL << EXTI_RPR1_RPIF14_Pos) /*!< 0x00004000 */
  2496. #define EXTI_RPR1_RPIF14 EXTI_RPR1_RPIF14_Msk /*!< Rising Pending Interrupt Flag on line 14 */
  2497. #define EXTI_RPR1_RPIF15_Pos (15U)
  2498. #define EXTI_RPR1_RPIF15_Msk (0x1UL << EXTI_RPR1_RPIF15_Pos) /*!< 0x00008000 */
  2499. #define EXTI_RPR1_RPIF15 EXTI_RPR1_RPIF15_Msk /*!< Rising Pending Interrupt Flag on line 15 */
  2500. #define EXTI_RPR1_RPIF16_Pos (16U)
  2501. #define EXTI_RPR1_RPIF16_Msk (0x1UL << EXTI_RPR1_RPIF16_Pos) /*!< 0x00010000 */
  2502. #define EXTI_RPR1_RPIF16 EXTI_RPR1_RPIF16_Msk /*!< Rising Pending Interrupt Flag on line 16 */
  2503. #define EXTI_RPR1_RPIF17_Pos (17U)
  2504. #define EXTI_RPR1_RPIF17_Msk (0x1UL << EXTI_RPR1_RPIF17_Pos) /*!< 0x00020000 */
  2505. #define EXTI_RPR1_RPIF17 EXTI_RPR1_RPIF17_Msk /*!< Rising Pending Interrupt Flag on line 17 */
  2506. #define EXTI_RPR1_RPIF18_Pos (18U)
  2507. #define EXTI_RPR1_RPIF18_Msk (0x1UL << EXTI_RPR1_RPIF18_Pos) /*!< 0x00040000 */
  2508. #define EXTI_RPR1_RPIF18 EXTI_RPR1_RPIF18_Msk /*!< Rising Pending Interrupt Flag on line 18 */
  2509. /******************* Bit definition for EXTI_FPR1 register ******************/
  2510. #define EXTI_FPR1_FPIF0_Pos (0U)
  2511. #define EXTI_FPR1_FPIF0_Msk (0x1UL << EXTI_FPR1_FPIF0_Pos) /*!< 0x00000001 */
  2512. #define EXTI_FPR1_FPIF0 EXTI_FPR1_FPIF0_Msk /*!< Falling Pending Interrupt Flag on line 0 */
  2513. #define EXTI_FPR1_FPIF1_Pos (1U)
  2514. #define EXTI_FPR1_FPIF1_Msk (0x1UL << EXTI_FPR1_FPIF1_Pos) /*!< 0x00000002 */
  2515. #define EXTI_FPR1_FPIF1 EXTI_FPR1_FPIF1_Msk /*!< Falling Pending Interrupt Flag on line 1 */
  2516. #define EXTI_FPR1_FPIF2_Pos (2U)
  2517. #define EXTI_FPR1_FPIF2_Msk (0x1UL << EXTI_FPR1_FPIF2_Pos) /*!< 0x00000004 */
  2518. #define EXTI_FPR1_FPIF2 EXTI_FPR1_FPIF2_Msk /*!< Falling Pending Interrupt Flag on line 2 */
  2519. #define EXTI_FPR1_FPIF3_Pos (3U)
  2520. #define EXTI_FPR1_FPIF3_Msk (0x1UL << EXTI_FPR1_FPIF3_Pos) /*!< 0x00000008 */
  2521. #define EXTI_FPR1_FPIF3 EXTI_FPR1_FPIF3_Msk /*!< Falling Pending Interrupt Flag on line 3 */
  2522. #define EXTI_FPR1_FPIF4_Pos (4U)
  2523. #define EXTI_FPR1_FPIF4_Msk (0x1UL << EXTI_FPR1_FPIF4_Pos) /*!< 0x00000010 */
  2524. #define EXTI_FPR1_FPIF4 EXTI_FPR1_FPIF4_Msk /*!< Falling Pending Interrupt Flag on line 4 */
  2525. #define EXTI_FPR1_FPIF5_Pos (5U)
  2526. #define EXTI_FPR1_FPIF5_Msk (0x1UL << EXTI_FPR1_FPIF5_Pos) /*!< 0x00000020 */
  2527. #define EXTI_FPR1_FPIF5 EXTI_FPR1_FPIF5_Msk /*!< Falling Pending Interrupt Flag on line 5 */
  2528. #define EXTI_FPR1_FPIF6_Pos (6U)
  2529. #define EXTI_FPR1_FPIF6_Msk (0x1UL << EXTI_FPR1_FPIF6_Pos) /*!< 0x00000040 */
  2530. #define EXTI_FPR1_FPIF6 EXTI_FPR1_FPIF6_Msk /*!< Falling Pending Interrupt Flag on line 6 */
  2531. #define EXTI_FPR1_FPIF7_Pos (7U)
  2532. #define EXTI_FPR1_FPIF7_Msk (0x1UL << EXTI_FPR1_FPIF7_Pos) /*!< 0x00000080 */
  2533. #define EXTI_FPR1_FPIF7 EXTI_FPR1_FPIF7_Msk /*!< Falling Pending Interrupt Flag on line 7 */
  2534. #define EXTI_FPR1_FPIF8_Pos (8U)
  2535. #define EXTI_FPR1_FPIF8_Msk (0x1UL << EXTI_FPR1_FPIF8_Pos) /*!< 0x00000100 */
  2536. #define EXTI_FPR1_FPIF8 EXTI_FPR1_FPIF8_Msk /*!< Falling Pending Interrupt Flag on line 8 */
  2537. #define EXTI_FPR1_FPIF9_Pos (9U)
  2538. #define EXTI_FPR1_FPIF9_Msk (0x1UL << EXTI_FPR1_FPIF9_Pos) /*!< 0x00000200 */
  2539. #define EXTI_FPR1_FPIF9 EXTI_FPR1_FPIF9_Msk /*!< Falling Pending Interrupt Flag on line 9 */
  2540. #define EXTI_FPR1_FPIF10_Pos (10U)
  2541. #define EXTI_FPR1_FPIF10_Msk (0x1UL << EXTI_FPR1_FPIF10_Pos) /*!< 0x00000400 */
  2542. #define EXTI_FPR1_FPIF10 EXTI_FPR1_FPIF10_Msk /*!< Falling Pending Interrupt Flag on line 10 */
  2543. #define EXTI_FPR1_FPIF11_Pos (11U)
  2544. #define EXTI_FPR1_FPIF11_Msk (0x1UL << EXTI_FPR1_FPIF11_Pos) /*!< 0x00000800 */
  2545. #define EXTI_FPR1_FPIF11 EXTI_FPR1_FPIF11_Msk /*!< Falling Pending Interrupt Flag on line 11 */
  2546. #define EXTI_FPR1_FPIF12_Pos (12U)
  2547. #define EXTI_FPR1_FPIF12_Msk (0x1UL << EXTI_FPR1_FPIF12_Pos) /*!< 0x00001000 */
  2548. #define EXTI_FPR1_FPIF12 EXTI_FPR1_FPIF12_Msk /*!< Falling Pending Interrupt Flag on line 12 */
  2549. #define EXTI_FPR1_FPIF13_Pos (13U)
  2550. #define EXTI_FPR1_FPIF13_Msk (0x1UL << EXTI_FPR1_FPIF13_Pos) /*!< 0x00002000 */
  2551. #define EXTI_FPR1_FPIF13 EXTI_FPR1_FPIF13_Msk /*!< Falling Pending Interrupt Flag on line 13 */
  2552. #define EXTI_FPR1_FPIF14_Pos (14U)
  2553. #define EXTI_FPR1_FPIF14_Msk (0x1UL << EXTI_FPR1_FPIF14_Pos) /*!< 0x00004000 */
  2554. #define EXTI_FPR1_FPIF14 EXTI_FPR1_FPIF14_Msk /*!< Falling Pending Interrupt Flag on line 14 */
  2555. #define EXTI_FPR1_FPIF15_Pos (15U)
  2556. #define EXTI_FPR1_FPIF15_Msk (0x1UL << EXTI_FPR1_FPIF15_Pos) /*!< 0x00008000 */
  2557. #define EXTI_FPR1_FPIF15 EXTI_FPR1_FPIF15_Msk /*!< Falling Pending Interrupt Flag on line 15 */
  2558. #define EXTI_FPR1_FPIF16_Pos (16U)
  2559. #define EXTI_FPR1_FPIF16_Msk (0x1UL << EXTI_FPR1_FPIF16_Pos) /*!< 0x00010000 */
  2560. #define EXTI_FPR1_FPIF16 EXTI_FPR1_FPIF16_Msk /*!< Falling Pending Interrupt Flag on line 16 */
  2561. #define EXTI_FPR1_FPIF17_Pos (17U)
  2562. #define EXTI_FPR1_FPIF17_Msk (0x1UL << EXTI_FPR1_FPIF17_Pos) /*!< 0x00020000 */
  2563. #define EXTI_FPR1_FPIF17 EXTI_FPR1_FPIF17_Msk /*!< Falling Pending Interrupt Flag on line 17 */
  2564. #define EXTI_FPR1_FPIF18_Pos (18U)
  2565. #define EXTI_FPR1_FPIF18_Msk (0x1UL << EXTI_FPR1_FPIF18_Pos) /*!< 0x00040000 */
  2566. #define EXTI_FPR1_FPIF18 EXTI_FPR1_FPIF18_Msk /*!< Falling Pending Interrupt Flag on line 18 */
  2567. /***************** Bit definition for EXTI_EXTICR1 register **************/
  2568. #define EXTI_EXTICR1_EXTI0_Pos (0U)
  2569. #define EXTI_EXTICR1_EXTI0_Msk (0x7UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000007 */
  2570. #define EXTI_EXTICR1_EXTI0 EXTI_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
  2571. #define EXTI_EXTICR1_EXTI0_0 (0x1UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000001 */
  2572. #define EXTI_EXTICR1_EXTI0_1 (0x2UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000002 */
  2573. #define EXTI_EXTICR1_EXTI0_2 (0x4UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000004 */
  2574. #define EXTI_EXTICR1_EXTI1_Pos (8U)
  2575. #define EXTI_EXTICR1_EXTI1_Msk (0x7UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000700 */
  2576. #define EXTI_EXTICR1_EXTI1 EXTI_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
  2577. #define EXTI_EXTICR1_EXTI1_0 (0x1UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000100 */
  2578. #define EXTI_EXTICR1_EXTI1_1 (0x2UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000200 */
  2579. #define EXTI_EXTICR1_EXTI1_2 (0x4UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000400 */
  2580. #define EXTI_EXTICR1_EXTI2_Pos (16U)
  2581. #define EXTI_EXTICR1_EXTI2_Msk (0x7UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00070000 */
  2582. #define EXTI_EXTICR1_EXTI2 EXTI_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
  2583. #define EXTI_EXTICR1_EXTI2_0 (0x1UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00010000 */
  2584. #define EXTI_EXTICR1_EXTI2_1 (0x2UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00020000 */
  2585. #define EXTI_EXTICR1_EXTI2_2 (0x4UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00040000 */
  2586. #define EXTI_EXTICR1_EXTI3_Pos (24U)
  2587. #define EXTI_EXTICR1_EXTI3_Msk (0x7UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x07000000 */
  2588. #define EXTI_EXTICR1_EXTI3 EXTI_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
  2589. #define EXTI_EXTICR1_EXTI3_0 (0x1UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x01000000 */
  2590. #define EXTI_EXTICR1_EXTI3_1 (0x2UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x02000000 */
  2591. #define EXTI_EXTICR1_EXTI3_2 (0x4UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x04000000 */
  2592. /***************** Bit definition for EXTI_EXTICR2 register **************/
  2593. #define EXTI_EXTICR2_EXTI4_Pos (0U)
  2594. #define EXTI_EXTICR2_EXTI4_Msk (0x7UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000007 */
  2595. #define EXTI_EXTICR2_EXTI4 EXTI_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
  2596. #define EXTI_EXTICR2_EXTI4_0 (0x1UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000001 */
  2597. #define EXTI_EXTICR2_EXTI4_1 (0x2UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000002 */
  2598. #define EXTI_EXTICR2_EXTI4_2 (0x4UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000004 */
  2599. #define EXTI_EXTICR2_EXTI5_Pos (8U)
  2600. #define EXTI_EXTICR2_EXTI5_Msk (0x7UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000700 */
  2601. #define EXTI_EXTICR2_EXTI5 EXTI_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
  2602. #define EXTI_EXTICR2_EXTI5_0 (0x1UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000100 */
  2603. #define EXTI_EXTICR2_EXTI5_1 (0x2UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000200 */
  2604. #define EXTI_EXTICR2_EXTI5_2 (0x4UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000400 */
  2605. #define EXTI_EXTICR2_EXTI6_Pos (16U)
  2606. #define EXTI_EXTICR2_EXTI6_Msk (0x7UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00070000 */
  2607. #define EXTI_EXTICR2_EXTI6 EXTI_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
  2608. #define EXTI_EXTICR2_EXTI6_0 (0x1UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00010000 */
  2609. #define EXTI_EXTICR2_EXTI6_1 (0x2UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00020000 */
  2610. #define EXTI_EXTICR2_EXTI6_2 (0x4UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00040000 */
  2611. #define EXTI_EXTICR2_EXTI7_Pos (24U)
  2612. #define EXTI_EXTICR2_EXTI7_Msk (0x7UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x07000000 */
  2613. #define EXTI_EXTICR2_EXTI7 EXTI_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
  2614. #define EXTI_EXTICR2_EXTI7_0 (0x1UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x01000000 */
  2615. #define EXTI_EXTICR2_EXTI7_1 (0x2UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x02000000 */
  2616. #define EXTI_EXTICR2_EXTI7_2 (0x4UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x04000000 */
  2617. /***************** Bit definition for EXTI_EXTICR3 register **************/
  2618. #define EXTI_EXTICR3_EXTI8_Pos (0U)
  2619. #define EXTI_EXTICR3_EXTI8_Msk (0x7UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000007 */
  2620. #define EXTI_EXTICR3_EXTI8 EXTI_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */
  2621. #define EXTI_EXTICR3_EXTI8_0 (0x1UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000001 */
  2622. #define EXTI_EXTICR3_EXTI8_1 (0x2UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000002 */
  2623. #define EXTI_EXTICR3_EXTI8_2 (0x4UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000004 */
  2624. #define EXTI_EXTICR3_EXTI9_Pos (8U)
  2625. #define EXTI_EXTICR3_EXTI9_Msk (0x7UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000700 */
  2626. #define EXTI_EXTICR3_EXTI9 EXTI_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */
  2627. #define EXTI_EXTICR3_EXTI9_0 (0x1UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000100 */
  2628. #define EXTI_EXTICR3_EXTI9_1 (0x2UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000200 */
  2629. #define EXTI_EXTICR3_EXTI9_2 (0x4UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000400 */
  2630. #define EXTI_EXTICR3_EXTI10_Pos (16U)
  2631. #define EXTI_EXTICR3_EXTI10_Msk (0x7UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00070000 */
  2632. #define EXTI_EXTICR3_EXTI10 EXTI_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */
  2633. #define EXTI_EXTICR3_EXTI10_0 (0x1UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00010000 */
  2634. #define EXTI_EXTICR3_EXTI10_1 (0x2UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00020000 */
  2635. #define EXTI_EXTICR3_EXTI10_2 (0x4UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00040000 */
  2636. #define EXTI_EXTICR3_EXTI11_Pos (24U)
  2637. #define EXTI_EXTICR3_EXTI11_Msk (0x7UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x07000000 */
  2638. #define EXTI_EXTICR3_EXTI11 EXTI_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */
  2639. #define EXTI_EXTICR3_EXTI11_0 (0x1UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x01000000 */
  2640. #define EXTI_EXTICR3_EXTI11_1 (0x2UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x02000000 */
  2641. #define EXTI_EXTICR3_EXTI11_2 (0x4UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x04000000 */
  2642. /***************** Bit definition for EXTI_EXTICR4 register **************/
  2643. #define EXTI_EXTICR4_EXTI12_Pos (0U)
  2644. #define EXTI_EXTICR4_EXTI12_Msk (0x7UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000007 */
  2645. #define EXTI_EXTICR4_EXTI12 EXTI_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */
  2646. #define EXTI_EXTICR4_EXTI12_0 (0x1UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000001 */
  2647. #define EXTI_EXTICR4_EXTI12_1 (0x2UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000002 */
  2648. #define EXTI_EXTICR4_EXTI12_2 (0x4UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000004 */
  2649. #define EXTI_EXTICR4_EXTI13_Pos (8U)
  2650. #define EXTI_EXTICR4_EXTI13_Msk (0x7UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000700 */
  2651. #define EXTI_EXTICR4_EXTI13 EXTI_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */
  2652. #define EXTI_EXTICR4_EXTI13_0 (0x1UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000100 */
  2653. #define EXTI_EXTICR4_EXTI13_1 (0x2UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000200 */
  2654. #define EXTI_EXTICR4_EXTI13_2 (0x4UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000400 */
  2655. #define EXTI_EXTICR4_EXTI14_Pos (16U)
  2656. #define EXTI_EXTICR4_EXTI14_Msk (0x7UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00070000 */
  2657. #define EXTI_EXTICR4_EXTI14 EXTI_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */
  2658. #define EXTI_EXTICR4_EXTI14_0 (0x1UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00010000 */
  2659. #define EXTI_EXTICR4_EXTI14_1 (0x2UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00020000 */
  2660. #define EXTI_EXTICR4_EXTI14_2 (0x4UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00040000 */
  2661. #define EXTI_EXTICR4_EXTI15_Pos (24U)
  2662. #define EXTI_EXTICR4_EXTI15_Msk (0x7UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x07000000 */
  2663. #define EXTI_EXTICR4_EXTI15 EXTI_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */
  2664. #define EXTI_EXTICR4_EXTI15_0 (0x1UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x01000000 */
  2665. #define EXTI_EXTICR4_EXTI15_1 (0x2UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x02000000 */
  2666. #define EXTI_EXTICR4_EXTI15_2 (0x4UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x04000000 */
  2667. /******************* Bit definition for EXTI_IMR1 register ******************/
  2668. #define EXTI_IMR1_IM0_Pos (0U)
  2669. #define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */
  2670. #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< Interrupt Mask on line 0 */
  2671. #define EXTI_IMR1_IM1_Pos (1U)
  2672. #define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */
  2673. #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< Interrupt Mask on line 1 */
  2674. #define EXTI_IMR1_IM2_Pos (2U)
  2675. #define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */
  2676. #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< Interrupt Mask on line 2 */
  2677. #define EXTI_IMR1_IM3_Pos (3U)
  2678. #define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */
  2679. #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< Interrupt Mask on line 3 */
  2680. #define EXTI_IMR1_IM4_Pos (4U)
  2681. #define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */
  2682. #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< Interrupt Mask on line 4 */
  2683. #define EXTI_IMR1_IM5_Pos (5U)
  2684. #define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */
  2685. #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< Interrupt Mask on line 5 */
  2686. #define EXTI_IMR1_IM6_Pos (6U)
  2687. #define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */
  2688. #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< Interrupt Mask on line 6 */
  2689. #define EXTI_IMR1_IM7_Pos (7U)
  2690. #define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */
  2691. #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< Interrupt Mask on line 7 */
  2692. #define EXTI_IMR1_IM8_Pos (8U)
  2693. #define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */
  2694. #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< Interrupt Mask on line 8 */
  2695. #define EXTI_IMR1_IM9_Pos (9U)
  2696. #define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */
  2697. #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< Interrupt Mask on line 9 */
  2698. #define EXTI_IMR1_IM10_Pos (10U)
  2699. #define EXTI_IMR1_IM10_Msk (0x1UL << EXTI_IMR1_IM10_Pos) /*!< 0x00000400 */
  2700. #define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk /*!< Interrupt Mask on line 10 */
  2701. #define EXTI_IMR1_IM11_Pos (11U)
  2702. #define EXTI_IMR1_IM11_Msk (0x1UL << EXTI_IMR1_IM11_Pos) /*!< 0x00000800 */
  2703. #define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk /*!< Interrupt Mask on line 11 */
  2704. #define EXTI_IMR1_IM12_Pos (12U)
  2705. #define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */
  2706. #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< Interrupt Mask on line 12 */
  2707. #define EXTI_IMR1_IM13_Pos (13U)
  2708. #define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */
  2709. #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< Interrupt Mask on line 13 */
  2710. #define EXTI_IMR1_IM14_Pos (14U)
  2711. #define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */
  2712. #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< Interrupt Mask on line 14 */
  2713. #define EXTI_IMR1_IM15_Pos (15U)
  2714. #define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */
  2715. #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< Interrupt Mask on line 15 */
  2716. #define EXTI_IMR1_IM16_Pos (16U)
  2717. #define EXTI_IMR1_IM16_Msk (0x1UL << EXTI_IMR1_IM16_Pos) /*!< 0x00010000 */
  2718. #define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk /*!< Interrupt Mask on line 16 */
  2719. #define EXTI_IMR1_IM17_Pos (17U)
  2720. #define EXTI_IMR1_IM17_Msk (0x1UL << EXTI_IMR1_IM17_Pos) /*!< 0x00020000 */
  2721. #define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk /*!< Interrupt Mask on line 17 */
  2722. #define EXTI_IMR1_IM18_Pos (18U)
  2723. #define EXTI_IMR1_IM18_Msk (0x1UL << EXTI_IMR1_IM18_Pos) /*!< 0x00040000 */
  2724. #define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk /*!< Interrupt Mask on line 18 */
  2725. #define EXTI_IMR1_IM19_Pos (19U)
  2726. #define EXTI_IMR1_IM19_Msk (0x1UL << EXTI_IMR1_IM19_Pos) /*!< 0x00080000 */
  2727. #define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk /*!< Interrupt Mask on line 19 */
  2728. #define EXTI_IMR1_IM20_Pos (20U)
  2729. #define EXTI_IMR1_IM20_Msk (0x1UL << EXTI_IMR1_IM20_Pos) /*!< 0x00100000 */
  2730. #define EXTI_IMR1_IM20 EXTI_IMR1_IM20_Msk /*!< Interrupt Mask on line 20 */
  2731. #define EXTI_IMR1_IM21_Pos (21U)
  2732. #define EXTI_IMR1_IM21_Msk (0x1UL << EXTI_IMR1_IM21_Pos) /*!< 0x00200000 */
  2733. #define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk /*!< Interrupt Mask on line 21 */
  2734. #define EXTI_IMR1_IM22_Pos (22U)
  2735. #define EXTI_IMR1_IM22_Msk (0x1UL << EXTI_IMR1_IM22_Pos) /*!< 0x00400000 */
  2736. #define EXTI_IMR1_IM22 EXTI_IMR1_IM22_Msk /*!< Interrupt Mask on line 22 */
  2737. #define EXTI_IMR1_IM23_Pos (23U)
  2738. #define EXTI_IMR1_IM23_Msk (0x1UL << EXTI_IMR1_IM23_Pos) /*!< 0x00800000 */
  2739. #define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk /*!< Interrupt Mask on line 23 */
  2740. #define EXTI_IMR1_IM24_Pos (24U)
  2741. #define EXTI_IMR1_IM24_Msk (0x1UL << EXTI_IMR1_IM24_Pos) /*!< 0x01000000 */
  2742. #define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk /*!< Interrupt Mask on line 24 */
  2743. #define EXTI_IMR1_IM25_Pos (25U)
  2744. #define EXTI_IMR1_IM25_Msk (0x1UL << EXTI_IMR1_IM25_Pos) /*!< 0x02000000 */
  2745. #define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk /*!< Interrupt Mask on line 25 */
  2746. #define EXTI_IMR1_IM26_Pos (26U)
  2747. #define EXTI_IMR1_IM26_Msk (0x1UL << EXTI_IMR1_IM26_Pos) /*!< 0x04000000 */
  2748. #define EXTI_IMR1_IM26 EXTI_IMR1_IM26_Msk /*!< Interrupt Mask on line 26 */
  2749. #define EXTI_IMR1_IM27_Pos (27U)
  2750. #define EXTI_IMR1_IM27_Msk (0x1UL << EXTI_IMR1_IM27_Pos) /*!< 0x08000000 */
  2751. #define EXTI_IMR1_IM27 EXTI_IMR1_IM27_Msk /*!< Interrupt Mask on line 27 */
  2752. #define EXTI_IMR1_IM28_Pos (28U)
  2753. #define EXTI_IMR1_IM28_Msk (0x1UL << EXTI_IMR1_IM28_Pos) /*!< 0x10000000 */
  2754. #define EXTI_IMR1_IM28 EXTI_IMR1_IM28_Msk /*!< Interrupt Mask on line 28 */
  2755. #define EXTI_IMR1_IM29_Pos (29U)
  2756. #define EXTI_IMR1_IM29_Msk (0x1UL << EXTI_IMR1_IM29_Pos) /*!< 0x20000000 */
  2757. #define EXTI_IMR1_IM29 EXTI_IMR1_IM29_Msk /*!< Interrupt Mask on line 29 */
  2758. #define EXTI_IMR1_IM30_Pos (30U)
  2759. #define EXTI_IMR1_IM30_Msk (0x1UL << EXTI_IMR1_IM30_Pos) /*!< 0x40000000 */
  2760. #define EXTI_IMR1_IM30 EXTI_IMR1_IM30_Msk /*!< Interrupt Mask on line 30 */
  2761. #define EXTI_IMR1_IM31_Pos (31U)
  2762. #define EXTI_IMR1_IM31_Msk (0x1UL << EXTI_IMR1_IM31_Pos) /*!< 0x80000000 */
  2763. #define EXTI_IMR1_IM31 EXTI_IMR1_IM31_Msk /*!< Interrupt Mask on line 31 */
  2764. #define EXTI_IMR1_IM_Pos (0U)
  2765. #define EXTI_IMR1_IM_Msk (0xFEAFFFFFUL << EXTI_IMR1_IM_Pos) /*!< 0xFEAFFFFF */
  2766. #define EXTI_IMR1_IM EXTI_IMR1_IM_Msk /*!< Interrupt Mask All */
  2767. /******************* Bit definition for EXTI_IMR2 register ******************/
  2768. #define EXTI_IMR2_IM32_Pos (0U)
  2769. #define EXTI_IMR2_IM32_Msk (0x1UL << EXTI_IMR2_IM32_Pos) /*!< 0x00000001 */
  2770. #define EXTI_IMR2_IM32 EXTI_IMR2_IM32_Msk /*!< Interrupt Mask on line 32 */
  2771. #define EXTI_IMR2_IM33_Pos (1U)
  2772. #define EXTI_IMR2_IM33_Msk (0x1UL << EXTI_IMR2_IM33_Pos) /*!< 0x00000002 */
  2773. #define EXTI_IMR2_IM33 EXTI_IMR2_IM33_Msk /*!< Interrupt Mask on line 33 */
  2774. #define EXTI_IMR2_IM_Pos (0U)
  2775. #define EXTI_IMR2_IM_Msk (0x3UL << EXTI_IMR2_IM_Pos) /*!< 0x00000003 */
  2776. #define EXTI_IMR2_IM EXTI_IMR2_IM_Msk /*!< Interrupt Mask All */
  2777. /******************* Bit definition for EXTI_EMR1 register ******************/
  2778. #define EXTI_EMR1_EM0_Pos (0U)
  2779. #define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */
  2780. #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< Event Mask on line 0 */
  2781. #define EXTI_EMR1_EM1_Pos (1U)
  2782. #define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */
  2783. #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< Event Mask on line 1 */
  2784. #define EXTI_EMR1_EM2_Pos (2U)
  2785. #define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */
  2786. #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< Event Mask on line 2 */
  2787. #define EXTI_EMR1_EM3_Pos (3U)
  2788. #define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */
  2789. #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< Event Mask on line 3 */
  2790. #define EXTI_EMR1_EM4_Pos (4U)
  2791. #define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */
  2792. #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< Event Mask on line 4 */
  2793. #define EXTI_EMR1_EM5_Pos (5U)
  2794. #define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */
  2795. #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< Event Mask on line 5 */
  2796. #define EXTI_EMR1_EM6_Pos (6U)
  2797. #define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */
  2798. #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< Event Mask on line 6 */
  2799. #define EXTI_EMR1_EM7_Pos (7U)
  2800. #define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */
  2801. #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< Event Mask on line 7 */
  2802. #define EXTI_EMR1_EM8_Pos (8U)
  2803. #define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */
  2804. #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< Event Mask on line 8 */
  2805. #define EXTI_EMR1_EM9_Pos (9U)
  2806. #define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */
  2807. #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< Event Mask on line 9 */
  2808. #define EXTI_EMR1_EM10_Pos (10U)
  2809. #define EXTI_EMR1_EM10_Msk (0x1UL << EXTI_EMR1_EM10_Pos) /*!< 0x00000400 */
  2810. #define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk /*!< Event Mask on line 10 */
  2811. #define EXTI_EMR1_EM11_Pos (11U)
  2812. #define EXTI_EMR1_EM11_Msk (0x1UL << EXTI_EMR1_EM11_Pos) /*!< 0x00000800 */
  2813. #define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk /*!< Event Mask on line 11 */
  2814. #define EXTI_EMR1_EM12_Pos (12U)
  2815. #define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */
  2816. #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< Event Mask on line 12 */
  2817. #define EXTI_EMR1_EM13_Pos (13U)
  2818. #define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */
  2819. #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< Event Mask on line 13 */
  2820. #define EXTI_EMR1_EM14_Pos (14U)
  2821. #define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */
  2822. #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< Event Mask on line 14 */
  2823. #define EXTI_EMR1_EM15_Pos (15U)
  2824. #define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */
  2825. #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< Event Mask on line 15 */
  2826. #define EXTI_EMR1_EM16_Pos (16U)
  2827. #define EXTI_EMR1_EM16_Msk (0x1UL << EXTI_EMR1_EM16_Pos) /*!< 0x00010000 */
  2828. #define EXTI_EMR1_EM16 EXTI_EMR1_EM16_Msk /*!< Event Mask on line 16 */
  2829. #define EXTI_EMR1_EM17_Pos (17U)
  2830. #define EXTI_EMR1_EM17_Msk (0x1UL << EXTI_EMR1_EM17_Pos) /*!< 0x00020000 */
  2831. #define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk /*!< Event Mask on line 17 */
  2832. #define EXTI_EMR1_EM18_Pos (18U)
  2833. #define EXTI_EMR1_EM18_Msk (0x1UL << EXTI_EMR1_EM18_Pos) /*!< 0x00040000 */
  2834. #define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk /*!< Event Mask on line 18 */
  2835. #define EXTI_EMR1_EM19_Pos (19U)
  2836. #define EXTI_EMR1_EM19_Msk (0x1UL << EXTI_EMR1_EM19_Pos) /*!< 0x00080000 */
  2837. #define EXTI_EMR1_EM19 EXTI_EMR1_EM19_Msk /*!< Event Mask on line 19 */
  2838. #define EXTI_EMR1_EM21_Pos (21U)
  2839. #define EXTI_EMR1_EM21_Msk (0x1UL << EXTI_EMR1_EM21_Pos) /*!< 0x00200000 */
  2840. #define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk /*!< Event Mask on line 21 */
  2841. #define EXTI_EMR1_EM23_Pos (23U)
  2842. #define EXTI_EMR1_EM23_Msk (0x1UL << EXTI_EMR1_EM23_Pos) /*!< 0x00800000 */
  2843. #define EXTI_EMR1_EM23 EXTI_EMR1_EM23_Msk /*!< Event Mask on line 23 */
  2844. #define EXTI_EMR1_EM25_Pos (25U)
  2845. #define EXTI_EMR1_EM25_Msk (0x1UL << EXTI_EMR1_EM25_Pos) /*!< 0x02000000 */
  2846. #define EXTI_EMR1_EM25 EXTI_EMR1_EM25_Msk /*!< Event Mask on line 25 */
  2847. #define EXTI_EMR1_EM26_Pos (26U)
  2848. #define EXTI_EMR1_EM26_Msk (0x1UL << EXTI_EMR1_EM26_Pos) /*!< 0x04000000 */
  2849. #define EXTI_EMR1_EM26 EXTI_EMR1_EM26_Msk /*!< Event Mask on line 26 */
  2850. #define EXTI_EMR1_EM27_Pos (27U)
  2851. #define EXTI_EMR1_EM27_Msk (0x1UL << EXTI_EMR1_EM27_Pos) /*!< 0x08000000 */
  2852. #define EXTI_EMR1_EM27 EXTI_EMR1_EM27_Msk /*!< Event Mask on line 27 */
  2853. #define EXTI_EMR1_EM28_Pos (28U)
  2854. #define EXTI_EMR1_EM28_Msk (0x1UL << EXTI_EMR1_EM28_Pos) /*!< 0x10000000 */
  2855. #define EXTI_EMR1_EM28 EXTI_EMR1_EM28_Msk /*!< Event Mask on line 28 */
  2856. #define EXTI_EMR1_EM29_Pos (29U)
  2857. #define EXTI_EMR1_EM29_Msk (0x1UL << EXTI_EMR1_EM29_Pos) /*!< 0x20000000 */
  2858. #define EXTI_EMR1_EM29 EXTI_EMR1_EM29_Msk /*!< Event Mask on line 29 */
  2859. #define EXTI_EMR1_EM30_Pos (30U)
  2860. #define EXTI_EMR1_EM30_Msk (0x1UL << EXTI_EMR1_EM30_Pos) /*!< 0x40000000 */
  2861. #define EXTI_EMR1_EM30 EXTI_EMR1_EM30_Msk /*!< Event Mask on line 30 */
  2862. #define EXTI_EMR1_EM31_Pos (31U)
  2863. #define EXTI_EMR1_EM31_Msk (0x1UL << EXTI_EMR1_EM31_Pos) /*!< 0x80000000 */
  2864. #define EXTI_EMR1_EM31 EXTI_EMR1_EM31_Msk /*!< Event Mask on line 31 */
  2865. /******************* Bit definition for EXTI_EMR2 register ******************/
  2866. #define EXTI_EMR2_EM32_Pos (0U)
  2867. #define EXTI_EMR2_EM32_Msk (0x1UL << EXTI_EMR2_EM32_Pos) /*!< 0x00000001 */
  2868. #define EXTI_EMR2_EM32 EXTI_EMR2_EM32_Msk /*!< Event Mask on line 32 */
  2869. #define EXTI_EMR2_EM33_Pos (1U)
  2870. #define EXTI_EMR2_EM33_Msk (0x1UL << EXTI_EMR2_EM33_Pos) /*!< 0x00000002 */
  2871. #define EXTI_EMR2_EM33 EXTI_EMR2_EM33_Msk /*!< Event Mask on line 33 */
  2872. /******************************************************************************/
  2873. /* */
  2874. /* FLASH */
  2875. /* */
  2876. /******************************************************************************/
  2877. #define GPIO_NRST_CONFIG_SUPPORT /*!< GPIO feature available only on specific devices: Configure NRST pin */
  2878. #define FLASH_SECURABLE_MEMORY_SUPPORT /*!< Flash feature available only on specific devices: allow to secure memory */
  2879. #define FLASH_PCROP_SUPPORT /*!< Flash feature available only on specific devices: proprietary code read protection areas selected by option */
  2880. /******************* Bits definition for FLASH_ACR register *****************/
  2881. #define FLASH_ACR_LATENCY_Pos (0U)
  2882. #define FLASH_ACR_LATENCY_Msk (0x7UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */
  2883. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
  2884. #define FLASH_ACR_LATENCY_0 (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */
  2885. #define FLASH_ACR_LATENCY_1 (0x2UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000002 */
  2886. #define FLASH_ACR_LATENCY_2 (0x4UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000004 */
  2887. #define FLASH_ACR_PRFTEN_Pos (8U)
  2888. #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */
  2889. #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk
  2890. #define FLASH_ACR_ICEN_Pos (9U)
  2891. #define FLASH_ACR_ICEN_Msk (0x1UL << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */
  2892. #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk
  2893. #define FLASH_ACR_ICRST_Pos (11U)
  2894. #define FLASH_ACR_ICRST_Msk (0x1UL << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */
  2895. #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk
  2896. #define FLASH_ACR_PROGEMPTY_Pos (16U)
  2897. #define FLASH_ACR_PROGEMPTY_Msk (0x1UL << FLASH_ACR_PROGEMPTY_Pos) /*!< 0x00010000 */
  2898. #define FLASH_ACR_PROGEMPTY FLASH_ACR_PROGEMPTY_Msk
  2899. #define FLASH_ACR_DBG_SWEN_Pos (18U)
  2900. #define FLASH_ACR_DBG_SWEN_Msk (0x1UL << FLASH_ACR_DBG_SWEN_Pos) /*!< 0x00040000 */
  2901. #define FLASH_ACR_DBG_SWEN FLASH_ACR_DBG_SWEN_Msk
  2902. /******************* Bits definition for FLASH_SR register ******************/
  2903. #define FLASH_SR_EOP_Pos (0U)
  2904. #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */
  2905. #define FLASH_SR_EOP FLASH_SR_EOP_Msk
  2906. #define FLASH_SR_OPERR_Pos (1U)
  2907. #define FLASH_SR_OPERR_Msk (0x1UL << FLASH_SR_OPERR_Pos) /*!< 0x00000002 */
  2908. #define FLASH_SR_OPERR FLASH_SR_OPERR_Msk
  2909. #define FLASH_SR_PROGERR_Pos (3U)
  2910. #define FLASH_SR_PROGERR_Msk (0x1UL << FLASH_SR_PROGERR_Pos) /*!< 0x00000008 */
  2911. #define FLASH_SR_PROGERR FLASH_SR_PROGERR_Msk
  2912. #define FLASH_SR_WRPERR_Pos (4U)
  2913. #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */
  2914. #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
  2915. #define FLASH_SR_PGAERR_Pos (5U)
  2916. #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */
  2917. #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk
  2918. #define FLASH_SR_SIZERR_Pos (6U)
  2919. #define FLASH_SR_SIZERR_Msk (0x1UL << FLASH_SR_SIZERR_Pos) /*!< 0x00000040 */
  2920. #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk
  2921. #define FLASH_SR_PGSERR_Pos (7U)
  2922. #define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */
  2923. #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk
  2924. #define FLASH_SR_MISERR_Pos (8U)
  2925. #define FLASH_SR_MISERR_Msk (0x1UL << FLASH_SR_MISERR_Pos) /*!< 0x00000100 */
  2926. #define FLASH_SR_MISERR FLASH_SR_MISERR_Msk
  2927. #define FLASH_SR_FASTERR_Pos (9U)
  2928. #define FLASH_SR_FASTERR_Msk (0x1UL << FLASH_SR_FASTERR_Pos) /*!< 0x00000200 */
  2929. #define FLASH_SR_FASTERR FLASH_SR_FASTERR_Msk
  2930. #define FLASH_SR_RDERR_Pos (14U)
  2931. #define FLASH_SR_RDERR_Msk (0x1UL << FLASH_SR_RDERR_Pos) /*!< 0x00004000 */
  2932. #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk
  2933. #define FLASH_SR_OPTVERR_Pos (15U)
  2934. #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00008000 */
  2935. #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk
  2936. #define FLASH_SR_BSY1_Pos (16U)
  2937. #define FLASH_SR_BSY1_Msk (0x1UL << FLASH_SR_BSY1_Pos) /*!< 0x00010000 */
  2938. #define FLASH_SR_BSY1 FLASH_SR_BSY1_Msk
  2939. #define FLASH_SR_CFGBSY_Pos (18U)
  2940. #define FLASH_SR_CFGBSY_Msk (0x1UL << FLASH_SR_CFGBSY_Pos) /*!< 0x00040000 */
  2941. #define FLASH_SR_CFGBSY FLASH_SR_CFGBSY_Msk
  2942. /******************* Bits definition for FLASH_CR register ******************/
  2943. #define FLASH_CR_PG_Pos (0U)
  2944. #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */
  2945. #define FLASH_CR_PG FLASH_CR_PG_Msk
  2946. #define FLASH_CR_PER_Pos (1U)
  2947. #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */
  2948. #define FLASH_CR_PER FLASH_CR_PER_Msk
  2949. #define FLASH_CR_MER1_Pos (2U)
  2950. #define FLASH_CR_MER1_Msk (0x1UL << FLASH_CR_MER1_Pos) /*!< 0x00000004 */
  2951. #define FLASH_CR_MER1 FLASH_CR_MER1_Msk
  2952. #define FLASH_CR_PNB_Pos (3U)
  2953. #define FLASH_CR_PNB_Msk (0x3FUL << FLASH_CR_PNB_Pos) /*!< 0x000001F8 */
  2954. #define FLASH_CR_PNB FLASH_CR_PNB_Msk
  2955. #define FLASH_CR_STRT_Pos (16U)
  2956. #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00010000 */
  2957. #define FLASH_CR_STRT FLASH_CR_STRT_Msk
  2958. #define FLASH_CR_OPTSTRT_Pos (17U)
  2959. #define FLASH_CR_OPTSTRT_Msk (0x1UL << FLASH_CR_OPTSTRT_Pos) /*!< 0x00020000 */
  2960. #define FLASH_CR_OPTSTRT FLASH_CR_OPTSTRT_Msk
  2961. #define FLASH_CR_FSTPG_Pos (18U)
  2962. #define FLASH_CR_FSTPG_Msk (0x1UL << FLASH_CR_FSTPG_Pos) /*!< 0x00040000 */
  2963. #define FLASH_CR_FSTPG FLASH_CR_FSTPG_Msk
  2964. #define FLASH_CR_EOPIE_Pos (24U)
  2965. #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */
  2966. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
  2967. #define FLASH_CR_ERRIE_Pos (25U)
  2968. #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */
  2969. #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk
  2970. #define FLASH_CR_RDERRIE_Pos (26U)
  2971. #define FLASH_CR_RDERRIE_Msk (0x1UL << FLASH_CR_RDERRIE_Pos) /*!< 0x04000000 */
  2972. #define FLASH_CR_RDERRIE FLASH_CR_RDERRIE_Msk
  2973. #define FLASH_CR_OBL_LAUNCH_Pos (27U)
  2974. #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */
  2975. #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk
  2976. #define FLASH_CR_SEC_PROT_Pos (28U)
  2977. #define FLASH_CR_SEC_PROT_Msk (0x1UL << FLASH_CR_SEC_PROT_Pos) /*!< 0x10000000 */
  2978. #define FLASH_CR_SEC_PROT FLASH_CR_SEC_PROT_Msk
  2979. #define FLASH_CR_OPTLOCK_Pos (30U)
  2980. #define FLASH_CR_OPTLOCK_Msk (0x1UL << FLASH_CR_OPTLOCK_Pos) /*!< 0x40000000 */
  2981. #define FLASH_CR_OPTLOCK FLASH_CR_OPTLOCK_Msk
  2982. #define FLASH_CR_LOCK_Pos (31U)
  2983. #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */
  2984. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
  2985. /******************* Bits definition for FLASH_ECCR register ****************/
  2986. #define FLASH_ECCR_ADDR_ECC_Pos (0U)
  2987. #define FLASH_ECCR_ADDR_ECC_Msk (0x3FFFUL << FLASH_ECCR_ADDR_ECC_Pos) /*!< 0x00003FFF */
  2988. #define FLASH_ECCR_ADDR_ECC FLASH_ECCR_ADDR_ECC_Msk
  2989. #define FLASH_ECCR_SYSF_ECC_Pos (20U)
  2990. #define FLASH_ECCR_SYSF_ECC_Msk (0x1UL << FLASH_ECCR_SYSF_ECC_Pos) /*!< 0x00100000 */
  2991. #define FLASH_ECCR_SYSF_ECC FLASH_ECCR_SYSF_ECC_Msk
  2992. #define FLASH_ECCR_ECCCIE_Pos (24U)
  2993. #define FLASH_ECCR_ECCCIE_Msk (0x1UL << FLASH_ECCR_ECCCIE_Pos) /*!< 0x01000000 */
  2994. #define FLASH_ECCR_ECCCIE FLASH_ECCR_ECCCIE_Msk
  2995. #define FLASH_ECCR_ECCC_Pos (30U)
  2996. #define FLASH_ECCR_ECCC_Msk (0x1UL << FLASH_ECCR_ECCC_Pos) /*!< 0x40000000 */
  2997. #define FLASH_ECCR_ECCC FLASH_ECCR_ECCC_Msk
  2998. #define FLASH_ECCR_ECCD_Pos (31U)
  2999. #define FLASH_ECCR_ECCD_Msk (0x1UL << FLASH_ECCR_ECCD_Pos) /*!< 0x80000000 */
  3000. #define FLASH_ECCR_ECCD FLASH_ECCR_ECCD_Msk
  3001. /******************* Bits definition for FLASH_OPTR register ****************/
  3002. #define FLASH_OPTR_RDP_Pos (0U)
  3003. #define FLASH_OPTR_RDP_Msk (0xFFUL << FLASH_OPTR_RDP_Pos) /*!< 0x000000FF */
  3004. #define FLASH_OPTR_RDP FLASH_OPTR_RDP_Msk
  3005. #define FLASH_OPTR_BOR_EN_Pos (8U)
  3006. #define FLASH_OPTR_BOR_EN_Msk (0x1UL << FLASH_OPTR_BOR_EN_Pos) /*!< 0x00000100 */
  3007. #define FLASH_OPTR_BOR_EN FLASH_OPTR_BOR_EN_Msk
  3008. #define FLASH_OPTR_BORF_LEV_Pos (9U)
  3009. #define FLASH_OPTR_BORF_LEV_Msk (0x3UL << FLASH_OPTR_BORF_LEV_Pos) /*!< 0x00000600 */
  3010. #define FLASH_OPTR_BORF_LEV FLASH_OPTR_BORF_LEV_Msk
  3011. #define FLASH_OPTR_BORF_LEV_0 (0x1UL << FLASH_OPTR_BORF_LEV_Pos) /*!< 0x00000200 */
  3012. #define FLASH_OPTR_BORF_LEV_1 (0x2UL << FLASH_OPTR_BORF_LEV_Pos) /*!< 0x00000400 */
  3013. #define FLASH_OPTR_BORR_LEV_Pos (11U)
  3014. #define FLASH_OPTR_BORR_LEV_Msk (0x3UL << FLASH_OPTR_BORR_LEV_Pos) /*!< 0x00001800 */
  3015. #define FLASH_OPTR_BORR_LEV FLASH_OPTR_BORR_LEV_Msk
  3016. #define FLASH_OPTR_BORR_LEV_0 (0x1UL << FLASH_OPTR_BORR_LEV_Pos) /*!< 0x00000800 */
  3017. #define FLASH_OPTR_BORR_LEV_1 (0x2UL << FLASH_OPTR_BORR_LEV_Pos) /*!< 0x00001000 */
  3018. #define FLASH_OPTR_nRST_STOP_Pos (13U)
  3019. #define FLASH_OPTR_nRST_STOP_Msk (0x1UL << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00002000 */
  3020. #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk
  3021. #define FLASH_OPTR_nRST_STDBY_Pos (14U)
  3022. #define FLASH_OPTR_nRST_STDBY_Msk (0x1UL << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00004000 */
  3023. #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk
  3024. #define FLASH_OPTR_nRST_SHDW_Pos (15U)
  3025. #define FLASH_OPTR_nRST_SHDW_Msk (0x1UL << FLASH_OPTR_nRST_SHDW_Pos) /*!< 0x00008000 */
  3026. #define FLASH_OPTR_nRST_SHDW FLASH_OPTR_nRST_SHDW_Msk
  3027. #define FLASH_OPTR_IWDG_SW_Pos (16U)
  3028. #define FLASH_OPTR_IWDG_SW_Msk (0x1UL << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */
  3029. #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk
  3030. #define FLASH_OPTR_IWDG_STOP_Pos (17U)
  3031. #define FLASH_OPTR_IWDG_STOP_Msk (0x1UL << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x00020000 */
  3032. #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk
  3033. #define FLASH_OPTR_IWDG_STDBY_Pos (18U)
  3034. #define FLASH_OPTR_IWDG_STDBY_Msk (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */
  3035. #define FLASH_OPTR_IWDG_STDBY FLASH_OPTR_IWDG_STDBY_Msk
  3036. #define FLASH_OPTR_WWDG_SW_Pos (19U)
  3037. #define FLASH_OPTR_WWDG_SW_Msk (0x1UL << FLASH_OPTR_WWDG_SW_Pos) /*!< 0x00080000 */
  3038. #define FLASH_OPTR_WWDG_SW FLASH_OPTR_WWDG_SW_Msk
  3039. #define FLASH_OPTR_RAM_PARITY_CHECK_Pos (22U)
  3040. #define FLASH_OPTR_RAM_PARITY_CHECK_Msk (0x1UL << FLASH_OPTR_RAM_PARITY_CHECK_Pos) /*!< 0x00400000 */
  3041. #define FLASH_OPTR_RAM_PARITY_CHECK FLASH_OPTR_RAM_PARITY_CHECK_Msk
  3042. #define FLASH_OPTR_nBOOT_SEL_Pos (24U)
  3043. #define FLASH_OPTR_nBOOT_SEL_Msk (0x1UL << FLASH_OPTR_nBOOT_SEL_Pos) /*!< 0x01000000 */
  3044. #define FLASH_OPTR_nBOOT_SEL FLASH_OPTR_nBOOT_SEL_Msk
  3045. #define FLASH_OPTR_nBOOT1_Pos (25U)
  3046. #define FLASH_OPTR_nBOOT1_Msk (0x1UL << FLASH_OPTR_nBOOT1_Pos) /*!< 0x02000000 */
  3047. #define FLASH_OPTR_nBOOT1 FLASH_OPTR_nBOOT1_Msk
  3048. #define FLASH_OPTR_nBOOT0_Pos (26U)
  3049. #define FLASH_OPTR_nBOOT0_Msk (0x1UL << FLASH_OPTR_nBOOT0_Pos) /*!< 0x04000000 */
  3050. #define FLASH_OPTR_nBOOT0 FLASH_OPTR_nBOOT0_Msk
  3051. #define FLASH_OPTR_NRST_MODE_Pos (27U)
  3052. #define FLASH_OPTR_NRST_MODE_Msk (0x3UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x18000000 */
  3053. #define FLASH_OPTR_NRST_MODE FLASH_OPTR_NRST_MODE_Msk
  3054. #define FLASH_OPTR_NRST_MODE_0 (0x1UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x08000000 */
  3055. #define FLASH_OPTR_NRST_MODE_1 (0x2UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x10000000 */
  3056. #define FLASH_OPTR_IRHEN_Pos (29U)
  3057. #define FLASH_OPTR_IRHEN_Msk (0x1UL << FLASH_OPTR_IRHEN_Pos) /*!< 0x20000000 */
  3058. #define FLASH_OPTR_IRHEN FLASH_OPTR_IRHEN_Msk
  3059. /****************** Bits definition for FLASH_PCROP1ASR register ************/
  3060. #define FLASH_PCROP1ASR_PCROP1A_STRT_Pos (0U)
  3061. #define FLASH_PCROP1ASR_PCROP1A_STRT_Msk (0xFFUL << FLASH_PCROP1ASR_PCROP1A_STRT_Pos) /*!< 0x000000FF */
  3062. #define FLASH_PCROP1ASR_PCROP1A_STRT FLASH_PCROP1ASR_PCROP1A_STRT_Msk
  3063. /****************** Bits definition for FLASH_PCROP1AER register ************/
  3064. #define FLASH_PCROP1AER_PCROP1A_END_Pos (0U)
  3065. #define FLASH_PCROP1AER_PCROP1A_END_Msk (0xFFUL << FLASH_PCROP1AER_PCROP1A_END_Pos) /*!< 0x000000FF */
  3066. #define FLASH_PCROP1AER_PCROP1A_END FLASH_PCROP1AER_PCROP1A_END_Msk
  3067. #define FLASH_PCROP1AER_PCROP_RDP_Pos (31U)
  3068. #define FLASH_PCROP1AER_PCROP_RDP_Msk (0x1UL << FLASH_PCROP1AER_PCROP_RDP_Pos) /*!< 0x80000000 */
  3069. #define FLASH_PCROP1AER_PCROP_RDP FLASH_PCROP1AER_PCROP_RDP_Msk
  3070. /****************** Bits definition for FLASH_WRP1AR register ***************/
  3071. #define FLASH_WRP1AR_WRP1A_STRT_Pos (0U)
  3072. #define FLASH_WRP1AR_WRP1A_STRT_Msk (0x3FUL << FLASH_WRP1AR_WRP1A_STRT_Pos) /*!< 0x0000003F */
  3073. #define FLASH_WRP1AR_WRP1A_STRT FLASH_WRP1AR_WRP1A_STRT_Msk
  3074. #define FLASH_WRP1AR_WRP1A_END_Pos (16U)
  3075. #define FLASH_WRP1AR_WRP1A_END_Msk (0x3FUL << FLASH_WRP1AR_WRP1A_END_Pos) /*!< 0x003F0000 */
  3076. #define FLASH_WRP1AR_WRP1A_END FLASH_WRP1AR_WRP1A_END_Msk
  3077. /****************** Bits definition for FLASH_WRP1BR register ***************/
  3078. #define FLASH_WRP1BR_WRP1B_STRT_Pos (0U)
  3079. #define FLASH_WRP1BR_WRP1B_STRT_Msk (0x3FUL << FLASH_WRP1BR_WRP1B_STRT_Pos) /*!< 0x0000003F */
  3080. #define FLASH_WRP1BR_WRP1B_STRT FLASH_WRP1BR_WRP1B_STRT_Msk
  3081. #define FLASH_WRP1BR_WRP1B_END_Pos (16U)
  3082. #define FLASH_WRP1BR_WRP1B_END_Msk (0x3FUL << FLASH_WRP1BR_WRP1B_END_Pos) /*!< 0x003F0000 */
  3083. #define FLASH_WRP1BR_WRP1B_END FLASH_WRP1BR_WRP1B_END_Msk
  3084. /****************** Bits definition for FLASH_PCROP1BSR register ************/
  3085. #define FLASH_PCROP1BSR_PCROP1B_STRT_Pos (0U)
  3086. #define FLASH_PCROP1BSR_PCROP1B_STRT_Msk (0xFFUL << FLASH_PCROP1BSR_PCROP1B_STRT_Pos) /*!< 0x000000FF */
  3087. #define FLASH_PCROP1BSR_PCROP1B_STRT FLASH_PCROP1BSR_PCROP1B_STRT_Msk
  3088. /****************** Bits definition for FLASH_PCROP1BER register ************/
  3089. #define FLASH_PCROP1BER_PCROP1B_END_Pos (0U)
  3090. #define FLASH_PCROP1BER_PCROP1B_END_Msk (0xFFUL << FLASH_PCROP1BER_PCROP1B_END_Pos) /*!< 0x000000FF */
  3091. #define FLASH_PCROP1BER_PCROP1B_END FLASH_PCROP1BER_PCROP1B_END_Msk
  3092. /****************** Bits definition for FLASH_SECR register *****************/
  3093. #define FLASH_SECR_SEC_SIZE_Pos (0U)
  3094. #define FLASH_SECR_SEC_SIZE_Msk (0x7FUL << FLASH_SECR_SEC_SIZE_Pos) /*!< 0x0000007F */
  3095. #define FLASH_SECR_SEC_SIZE FLASH_SECR_SEC_SIZE_Msk
  3096. #define FLASH_SECR_BOOT_LOCK_Pos (16U)
  3097. #define FLASH_SECR_BOOT_LOCK_Msk (0x1UL << FLASH_SECR_BOOT_LOCK_Pos) /*!< 0x00010000 */
  3098. #define FLASH_SECR_BOOT_LOCK FLASH_SECR_BOOT_LOCK_Msk
  3099. /******************************************************************************/
  3100. /* */
  3101. /* General Purpose I/O */
  3102. /* */
  3103. /******************************************************************************/
  3104. /****************** Bits definition for GPIO_MODER register *****************/
  3105. #define GPIO_MODER_MODE0_Pos (0U)
  3106. #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
  3107. #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
  3108. #define GPIO_MODER_MODE0_0 (0x1UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
  3109. #define GPIO_MODER_MODE0_1 (0x2UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
  3110. #define GPIO_MODER_MODE1_Pos (2U)
  3111. #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
  3112. #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
  3113. #define GPIO_MODER_MODE1_0 (0x1UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
  3114. #define GPIO_MODER_MODE1_1 (0x2UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
  3115. #define GPIO_MODER_MODE2_Pos (4U)
  3116. #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
  3117. #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
  3118. #define GPIO_MODER_MODE2_0 (0x1UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
  3119. #define GPIO_MODER_MODE2_1 (0x2UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
  3120. #define GPIO_MODER_MODE3_Pos (6U)
  3121. #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
  3122. #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
  3123. #define GPIO_MODER_MODE3_0 (0x1UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
  3124. #define GPIO_MODER_MODE3_1 (0x2UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
  3125. #define GPIO_MODER_MODE4_Pos (8U)
  3126. #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
  3127. #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
  3128. #define GPIO_MODER_MODE4_0 (0x1UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
  3129. #define GPIO_MODER_MODE4_1 (0x2UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
  3130. #define GPIO_MODER_MODE5_Pos (10U)
  3131. #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
  3132. #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
  3133. #define GPIO_MODER_MODE5_0 (0x1UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
  3134. #define GPIO_MODER_MODE5_1 (0x2UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
  3135. #define GPIO_MODER_MODE6_Pos (12U)
  3136. #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
  3137. #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
  3138. #define GPIO_MODER_MODE6_0 (0x1UL << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
  3139. #define GPIO_MODER_MODE6_1 (0x2UL << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
  3140. #define GPIO_MODER_MODE7_Pos (14U)
  3141. #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
  3142. #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
  3143. #define GPIO_MODER_MODE7_0 (0x1UL << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
  3144. #define GPIO_MODER_MODE7_1 (0x2UL << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
  3145. #define GPIO_MODER_MODE8_Pos (16U)
  3146. #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
  3147. #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
  3148. #define GPIO_MODER_MODE8_0 (0x1UL << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
  3149. #define GPIO_MODER_MODE8_1 (0x2UL << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
  3150. #define GPIO_MODER_MODE9_Pos (18U)
  3151. #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
  3152. #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
  3153. #define GPIO_MODER_MODE9_0 (0x1UL << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
  3154. #define GPIO_MODER_MODE9_1 (0x2UL << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
  3155. #define GPIO_MODER_MODE10_Pos (20U)
  3156. #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
  3157. #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
  3158. #define GPIO_MODER_MODE10_0 (0x1UL << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
  3159. #define GPIO_MODER_MODE10_1 (0x2UL << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
  3160. #define GPIO_MODER_MODE11_Pos (22U)
  3161. #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
  3162. #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
  3163. #define GPIO_MODER_MODE11_0 (0x1UL << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
  3164. #define GPIO_MODER_MODE11_1 (0x2UL << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
  3165. #define GPIO_MODER_MODE12_Pos (24U)
  3166. #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
  3167. #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
  3168. #define GPIO_MODER_MODE12_0 (0x1UL << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
  3169. #define GPIO_MODER_MODE12_1 (0x2UL << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
  3170. #define GPIO_MODER_MODE13_Pos (26U)
  3171. #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
  3172. #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
  3173. #define GPIO_MODER_MODE13_0 (0x1UL << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
  3174. #define GPIO_MODER_MODE13_1 (0x2UL << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
  3175. #define GPIO_MODER_MODE14_Pos (28U)
  3176. #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
  3177. #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
  3178. #define GPIO_MODER_MODE14_0 (0x1UL << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
  3179. #define GPIO_MODER_MODE14_1 (0x2UL << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
  3180. #define GPIO_MODER_MODE15_Pos (30U)
  3181. #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
  3182. #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
  3183. #define GPIO_MODER_MODE15_0 (0x1UL << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
  3184. #define GPIO_MODER_MODE15_1 (0x2UL << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
  3185. /****************** Bits definition for GPIO_OTYPER register ****************/
  3186. #define GPIO_OTYPER_OT0_Pos (0U)
  3187. #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */
  3188. #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
  3189. #define GPIO_OTYPER_OT1_Pos (1U)
  3190. #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */
  3191. #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
  3192. #define GPIO_OTYPER_OT2_Pos (2U)
  3193. #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */
  3194. #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
  3195. #define GPIO_OTYPER_OT3_Pos (3U)
  3196. #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */
  3197. #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
  3198. #define GPIO_OTYPER_OT4_Pos (4U)
  3199. #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */
  3200. #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
  3201. #define GPIO_OTYPER_OT5_Pos (5U)
  3202. #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */
  3203. #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
  3204. #define GPIO_OTYPER_OT6_Pos (6U)
  3205. #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */
  3206. #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
  3207. #define GPIO_OTYPER_OT7_Pos (7U)
  3208. #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */
  3209. #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
  3210. #define GPIO_OTYPER_OT8_Pos (8U)
  3211. #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */
  3212. #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
  3213. #define GPIO_OTYPER_OT9_Pos (9U)
  3214. #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */
  3215. #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
  3216. #define GPIO_OTYPER_OT10_Pos (10U)
  3217. #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */
  3218. #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
  3219. #define GPIO_OTYPER_OT11_Pos (11U)
  3220. #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */
  3221. #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
  3222. #define GPIO_OTYPER_OT12_Pos (12U)
  3223. #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */
  3224. #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
  3225. #define GPIO_OTYPER_OT13_Pos (13U)
  3226. #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */
  3227. #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
  3228. #define GPIO_OTYPER_OT14_Pos (14U)
  3229. #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */
  3230. #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
  3231. #define GPIO_OTYPER_OT15_Pos (15U)
  3232. #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */
  3233. #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
  3234. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  3235. #define GPIO_OSPEEDR_OSPEED0_Pos (0U)
  3236. #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */
  3237. #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
  3238. #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */
  3239. #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */
  3240. #define GPIO_OSPEEDR_OSPEED1_Pos (2U)
  3241. #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */
  3242. #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
  3243. #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */
  3244. #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */
  3245. #define GPIO_OSPEEDR_OSPEED2_Pos (4U)
  3246. #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */
  3247. #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
  3248. #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */
  3249. #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */
  3250. #define GPIO_OSPEEDR_OSPEED3_Pos (6U)
  3251. #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */
  3252. #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
  3253. #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */
  3254. #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */
  3255. #define GPIO_OSPEEDR_OSPEED4_Pos (8U)
  3256. #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */
  3257. #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
  3258. #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */
  3259. #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */
  3260. #define GPIO_OSPEEDR_OSPEED5_Pos (10U)
  3261. #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */
  3262. #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
  3263. #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */
  3264. #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */
  3265. #define GPIO_OSPEEDR_OSPEED6_Pos (12U)
  3266. #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */
  3267. #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
  3268. #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */
  3269. #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */
  3270. #define GPIO_OSPEEDR_OSPEED7_Pos (14U)
  3271. #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */
  3272. #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
  3273. #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */
  3274. #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */
  3275. #define GPIO_OSPEEDR_OSPEED8_Pos (16U)
  3276. #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */
  3277. #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
  3278. #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */
  3279. #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */
  3280. #define GPIO_OSPEEDR_OSPEED9_Pos (18U)
  3281. #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */
  3282. #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
  3283. #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */
  3284. #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */
  3285. #define GPIO_OSPEEDR_OSPEED10_Pos (20U)
  3286. #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */
  3287. #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
  3288. #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */
  3289. #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */
  3290. #define GPIO_OSPEEDR_OSPEED11_Pos (22U)
  3291. #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */
  3292. #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
  3293. #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */
  3294. #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */
  3295. #define GPIO_OSPEEDR_OSPEED12_Pos (24U)
  3296. #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */
  3297. #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
  3298. #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */
  3299. #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */
  3300. #define GPIO_OSPEEDR_OSPEED13_Pos (26U)
  3301. #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */
  3302. #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
  3303. #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */
  3304. #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */
  3305. #define GPIO_OSPEEDR_OSPEED14_Pos (28U)
  3306. #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */
  3307. #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
  3308. #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */
  3309. #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */
  3310. #define GPIO_OSPEEDR_OSPEED15_Pos (30U)
  3311. #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */
  3312. #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
  3313. #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */
  3314. #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */
  3315. /****************** Bits definition for GPIO_PUPDR register *****************/
  3316. #define GPIO_PUPDR_PUPD0_Pos (0U)
  3317. #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
  3318. #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
  3319. #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
  3320. #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
  3321. #define GPIO_PUPDR_PUPD1_Pos (2U)
  3322. #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
  3323. #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
  3324. #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
  3325. #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
  3326. #define GPIO_PUPDR_PUPD2_Pos (4U)
  3327. #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
  3328. #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
  3329. #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
  3330. #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
  3331. #define GPIO_PUPDR_PUPD3_Pos (6U)
  3332. #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
  3333. #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
  3334. #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
  3335. #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
  3336. #define GPIO_PUPDR_PUPD4_Pos (8U)
  3337. #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
  3338. #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
  3339. #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
  3340. #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
  3341. #define GPIO_PUPDR_PUPD5_Pos (10U)
  3342. #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
  3343. #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
  3344. #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
  3345. #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
  3346. #define GPIO_PUPDR_PUPD6_Pos (12U)
  3347. #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
  3348. #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
  3349. #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
  3350. #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
  3351. #define GPIO_PUPDR_PUPD7_Pos (14U)
  3352. #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
  3353. #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
  3354. #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
  3355. #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
  3356. #define GPIO_PUPDR_PUPD8_Pos (16U)
  3357. #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
  3358. #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
  3359. #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
  3360. #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
  3361. #define GPIO_PUPDR_PUPD9_Pos (18U)
  3362. #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
  3363. #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
  3364. #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
  3365. #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
  3366. #define GPIO_PUPDR_PUPD10_Pos (20U)
  3367. #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
  3368. #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
  3369. #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
  3370. #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
  3371. #define GPIO_PUPDR_PUPD11_Pos (22U)
  3372. #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
  3373. #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
  3374. #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
  3375. #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
  3376. #define GPIO_PUPDR_PUPD12_Pos (24U)
  3377. #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
  3378. #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
  3379. #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
  3380. #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
  3381. #define GPIO_PUPDR_PUPD13_Pos (26U)
  3382. #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
  3383. #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
  3384. #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
  3385. #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
  3386. #define GPIO_PUPDR_PUPD14_Pos (28U)
  3387. #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
  3388. #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
  3389. #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
  3390. #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
  3391. #define GPIO_PUPDR_PUPD15_Pos (30U)
  3392. #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
  3393. #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
  3394. #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
  3395. #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
  3396. /****************** Bits definition for GPIO_IDR register *******************/
  3397. #define GPIO_IDR_ID0_Pos (0U)
  3398. #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
  3399. #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
  3400. #define GPIO_IDR_ID1_Pos (1U)
  3401. #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
  3402. #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
  3403. #define GPIO_IDR_ID2_Pos (2U)
  3404. #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
  3405. #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
  3406. #define GPIO_IDR_ID3_Pos (3U)
  3407. #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
  3408. #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
  3409. #define GPIO_IDR_ID4_Pos (4U)
  3410. #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
  3411. #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
  3412. #define GPIO_IDR_ID5_Pos (5U)
  3413. #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
  3414. #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
  3415. #define GPIO_IDR_ID6_Pos (6U)
  3416. #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
  3417. #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
  3418. #define GPIO_IDR_ID7_Pos (7U)
  3419. #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
  3420. #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
  3421. #define GPIO_IDR_ID8_Pos (8U)
  3422. #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
  3423. #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
  3424. #define GPIO_IDR_ID9_Pos (9U)
  3425. #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
  3426. #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
  3427. #define GPIO_IDR_ID10_Pos (10U)
  3428. #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
  3429. #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
  3430. #define GPIO_IDR_ID11_Pos (11U)
  3431. #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
  3432. #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
  3433. #define GPIO_IDR_ID12_Pos (12U)
  3434. #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
  3435. #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
  3436. #define GPIO_IDR_ID13_Pos (13U)
  3437. #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
  3438. #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
  3439. #define GPIO_IDR_ID14_Pos (14U)
  3440. #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
  3441. #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
  3442. #define GPIO_IDR_ID15_Pos (15U)
  3443. #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
  3444. #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
  3445. /****************** Bits definition for GPIO_ODR register *******************/
  3446. #define GPIO_ODR_OD0_Pos (0U)
  3447. #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
  3448. #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
  3449. #define GPIO_ODR_OD1_Pos (1U)
  3450. #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
  3451. #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
  3452. #define GPIO_ODR_OD2_Pos (2U)
  3453. #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
  3454. #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
  3455. #define GPIO_ODR_OD3_Pos (3U)
  3456. #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
  3457. #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
  3458. #define GPIO_ODR_OD4_Pos (4U)
  3459. #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
  3460. #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
  3461. #define GPIO_ODR_OD5_Pos (5U)
  3462. #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
  3463. #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
  3464. #define GPIO_ODR_OD6_Pos (6U)
  3465. #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
  3466. #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
  3467. #define GPIO_ODR_OD7_Pos (7U)
  3468. #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
  3469. #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
  3470. #define GPIO_ODR_OD8_Pos (8U)
  3471. #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
  3472. #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
  3473. #define GPIO_ODR_OD9_Pos (9U)
  3474. #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
  3475. #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
  3476. #define GPIO_ODR_OD10_Pos (10U)
  3477. #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
  3478. #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
  3479. #define GPIO_ODR_OD11_Pos (11U)
  3480. #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
  3481. #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
  3482. #define GPIO_ODR_OD12_Pos (12U)
  3483. #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
  3484. #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
  3485. #define GPIO_ODR_OD13_Pos (13U)
  3486. #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
  3487. #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
  3488. #define GPIO_ODR_OD14_Pos (14U)
  3489. #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
  3490. #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
  3491. #define GPIO_ODR_OD15_Pos (15U)
  3492. #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
  3493. #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
  3494. /****************** Bits definition for GPIO_BSRR register ******************/
  3495. #define GPIO_BSRR_BS0_Pos (0U)
  3496. #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
  3497. #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
  3498. #define GPIO_BSRR_BS1_Pos (1U)
  3499. #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
  3500. #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
  3501. #define GPIO_BSRR_BS2_Pos (2U)
  3502. #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
  3503. #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
  3504. #define GPIO_BSRR_BS3_Pos (3U)
  3505. #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
  3506. #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
  3507. #define GPIO_BSRR_BS4_Pos (4U)
  3508. #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
  3509. #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
  3510. #define GPIO_BSRR_BS5_Pos (5U)
  3511. #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
  3512. #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
  3513. #define GPIO_BSRR_BS6_Pos (6U)
  3514. #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
  3515. #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
  3516. #define GPIO_BSRR_BS7_Pos (7U)
  3517. #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
  3518. #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
  3519. #define GPIO_BSRR_BS8_Pos (8U)
  3520. #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
  3521. #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
  3522. #define GPIO_BSRR_BS9_Pos (9U)
  3523. #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
  3524. #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
  3525. #define GPIO_BSRR_BS10_Pos (10U)
  3526. #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
  3527. #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
  3528. #define GPIO_BSRR_BS11_Pos (11U)
  3529. #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
  3530. #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
  3531. #define GPIO_BSRR_BS12_Pos (12U)
  3532. #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
  3533. #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
  3534. #define GPIO_BSRR_BS13_Pos (13U)
  3535. #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
  3536. #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
  3537. #define GPIO_BSRR_BS14_Pos (14U)
  3538. #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
  3539. #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
  3540. #define GPIO_BSRR_BS15_Pos (15U)
  3541. #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
  3542. #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
  3543. #define GPIO_BSRR_BR0_Pos (16U)
  3544. #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
  3545. #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
  3546. #define GPIO_BSRR_BR1_Pos (17U)
  3547. #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
  3548. #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
  3549. #define GPIO_BSRR_BR2_Pos (18U)
  3550. #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
  3551. #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
  3552. #define GPIO_BSRR_BR3_Pos (19U)
  3553. #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
  3554. #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
  3555. #define GPIO_BSRR_BR4_Pos (20U)
  3556. #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
  3557. #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
  3558. #define GPIO_BSRR_BR5_Pos (21U)
  3559. #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
  3560. #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
  3561. #define GPIO_BSRR_BR6_Pos (22U)
  3562. #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
  3563. #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
  3564. #define GPIO_BSRR_BR7_Pos (23U)
  3565. #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
  3566. #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
  3567. #define GPIO_BSRR_BR8_Pos (24U)
  3568. #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
  3569. #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
  3570. #define GPIO_BSRR_BR9_Pos (25U)
  3571. #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
  3572. #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
  3573. #define GPIO_BSRR_BR10_Pos (26U)
  3574. #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
  3575. #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
  3576. #define GPIO_BSRR_BR11_Pos (27U)
  3577. #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
  3578. #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
  3579. #define GPIO_BSRR_BR12_Pos (28U)
  3580. #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
  3581. #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
  3582. #define GPIO_BSRR_BR13_Pos (29U)
  3583. #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
  3584. #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
  3585. #define GPIO_BSRR_BR14_Pos (30U)
  3586. #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
  3587. #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
  3588. #define GPIO_BSRR_BR15_Pos (31U)
  3589. #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
  3590. #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
  3591. /****************** Bit definition for GPIO_LCKR register *********************/
  3592. #define GPIO_LCKR_LCK0_Pos (0U)
  3593. #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  3594. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  3595. #define GPIO_LCKR_LCK1_Pos (1U)
  3596. #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  3597. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  3598. #define GPIO_LCKR_LCK2_Pos (2U)
  3599. #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  3600. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  3601. #define GPIO_LCKR_LCK3_Pos (3U)
  3602. #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  3603. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  3604. #define GPIO_LCKR_LCK4_Pos (4U)
  3605. #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  3606. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  3607. #define GPIO_LCKR_LCK5_Pos (5U)
  3608. #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  3609. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  3610. #define GPIO_LCKR_LCK6_Pos (6U)
  3611. #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  3612. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  3613. #define GPIO_LCKR_LCK7_Pos (7U)
  3614. #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  3615. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  3616. #define GPIO_LCKR_LCK8_Pos (8U)
  3617. #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  3618. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  3619. #define GPIO_LCKR_LCK9_Pos (9U)
  3620. #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  3621. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  3622. #define GPIO_LCKR_LCK10_Pos (10U)
  3623. #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  3624. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  3625. #define GPIO_LCKR_LCK11_Pos (11U)
  3626. #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  3627. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  3628. #define GPIO_LCKR_LCK12_Pos (12U)
  3629. #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  3630. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  3631. #define GPIO_LCKR_LCK13_Pos (13U)
  3632. #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  3633. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  3634. #define GPIO_LCKR_LCK14_Pos (14U)
  3635. #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  3636. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  3637. #define GPIO_LCKR_LCK15_Pos (15U)
  3638. #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  3639. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  3640. #define GPIO_LCKR_LCKK_Pos (16U)
  3641. #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  3642. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  3643. /****************** Bit definition for GPIO_AFRL register *********************/
  3644. #define GPIO_AFRL_AFSEL0_Pos (0U)
  3645. #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
  3646. #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
  3647. #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */
  3648. #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */
  3649. #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */
  3650. #define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */
  3651. #define GPIO_AFRL_AFSEL1_Pos (4U)
  3652. #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
  3653. #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
  3654. #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */
  3655. #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */
  3656. #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */
  3657. #define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */
  3658. #define GPIO_AFRL_AFSEL2_Pos (8U)
  3659. #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
  3660. #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
  3661. #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */
  3662. #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */
  3663. #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */
  3664. #define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */
  3665. #define GPIO_AFRL_AFSEL3_Pos (12U)
  3666. #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
  3667. #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
  3668. #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */
  3669. #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */
  3670. #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */
  3671. #define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */
  3672. #define GPIO_AFRL_AFSEL4_Pos (16U)
  3673. #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
  3674. #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
  3675. #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */
  3676. #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */
  3677. #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */
  3678. #define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */
  3679. #define GPIO_AFRL_AFSEL5_Pos (20U)
  3680. #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
  3681. #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
  3682. #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */
  3683. #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */
  3684. #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */
  3685. #define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */
  3686. #define GPIO_AFRL_AFSEL6_Pos (24U)
  3687. #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
  3688. #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
  3689. #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */
  3690. #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */
  3691. #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */
  3692. #define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */
  3693. #define GPIO_AFRL_AFSEL7_Pos (28U)
  3694. #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
  3695. #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
  3696. #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */
  3697. #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */
  3698. #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */
  3699. #define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */
  3700. /****************** Bit definition for GPIO_AFRH register *********************/
  3701. #define GPIO_AFRH_AFSEL8_Pos (0U)
  3702. #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
  3703. #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
  3704. #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */
  3705. #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */
  3706. #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */
  3707. #define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */
  3708. #define GPIO_AFRH_AFSEL9_Pos (4U)
  3709. #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
  3710. #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
  3711. #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */
  3712. #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */
  3713. #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */
  3714. #define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */
  3715. #define GPIO_AFRH_AFSEL10_Pos (8U)
  3716. #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
  3717. #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
  3718. #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */
  3719. #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */
  3720. #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */
  3721. #define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */
  3722. #define GPIO_AFRH_AFSEL11_Pos (12U)
  3723. #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
  3724. #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
  3725. #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */
  3726. #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */
  3727. #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */
  3728. #define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */
  3729. #define GPIO_AFRH_AFSEL12_Pos (16U)
  3730. #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
  3731. #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
  3732. #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */
  3733. #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */
  3734. #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */
  3735. #define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */
  3736. #define GPIO_AFRH_AFSEL13_Pos (20U)
  3737. #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
  3738. #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
  3739. #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */
  3740. #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */
  3741. #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */
  3742. #define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */
  3743. #define GPIO_AFRH_AFSEL14_Pos (24U)
  3744. #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
  3745. #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
  3746. #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */
  3747. #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */
  3748. #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */
  3749. #define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */
  3750. #define GPIO_AFRH_AFSEL15_Pos (28U)
  3751. #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
  3752. #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
  3753. #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */
  3754. #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */
  3755. #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */
  3756. #define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */
  3757. /****************** Bits definition for GPIO_BRR register ******************/
  3758. #define GPIO_BRR_BR0_Pos (0U)
  3759. #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
  3760. #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk
  3761. #define GPIO_BRR_BR1_Pos (1U)
  3762. #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
  3763. #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk
  3764. #define GPIO_BRR_BR2_Pos (2U)
  3765. #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
  3766. #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk
  3767. #define GPIO_BRR_BR3_Pos (3U)
  3768. #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
  3769. #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk
  3770. #define GPIO_BRR_BR4_Pos (4U)
  3771. #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
  3772. #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk
  3773. #define GPIO_BRR_BR5_Pos (5U)
  3774. #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
  3775. #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk
  3776. #define GPIO_BRR_BR6_Pos (6U)
  3777. #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
  3778. #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk
  3779. #define GPIO_BRR_BR7_Pos (7U)
  3780. #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
  3781. #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk
  3782. #define GPIO_BRR_BR8_Pos (8U)
  3783. #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
  3784. #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk
  3785. #define GPIO_BRR_BR9_Pos (9U)
  3786. #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
  3787. #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk
  3788. #define GPIO_BRR_BR10_Pos (10U)
  3789. #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
  3790. #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk
  3791. #define GPIO_BRR_BR11_Pos (11U)
  3792. #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
  3793. #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk
  3794. #define GPIO_BRR_BR12_Pos (12U)
  3795. #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
  3796. #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk
  3797. #define GPIO_BRR_BR13_Pos (13U)
  3798. #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
  3799. #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk
  3800. #define GPIO_BRR_BR14_Pos (14U)
  3801. #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
  3802. #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk
  3803. #define GPIO_BRR_BR15_Pos (15U)
  3804. #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
  3805. #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk
  3806. /******************************************************************************/
  3807. /* */
  3808. /* Inter-integrated Circuit Interface (I2C) */
  3809. /* */
  3810. /******************************************************************************/
  3811. /******************* Bit definition for I2C_CR1 register *******************/
  3812. #define I2C_CR1_PE_Pos (0U)
  3813. #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  3814. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
  3815. #define I2C_CR1_TXIE_Pos (1U)
  3816. #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
  3817. #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
  3818. #define I2C_CR1_RXIE_Pos (2U)
  3819. #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
  3820. #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
  3821. #define I2C_CR1_ADDRIE_Pos (3U)
  3822. #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
  3823. #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
  3824. #define I2C_CR1_NACKIE_Pos (4U)
  3825. #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
  3826. #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
  3827. #define I2C_CR1_STOPIE_Pos (5U)
  3828. #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
  3829. #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
  3830. #define I2C_CR1_TCIE_Pos (6U)
  3831. #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
  3832. #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
  3833. #define I2C_CR1_ERRIE_Pos (7U)
  3834. #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
  3835. #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
  3836. #define I2C_CR1_DNF_Pos (8U)
  3837. #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
  3838. #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
  3839. #define I2C_CR1_ANFOFF_Pos (12U)
  3840. #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
  3841. #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
  3842. #define I2C_CR1_SWRST_Pos (13U)
  3843. #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */
  3844. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */
  3845. #define I2C_CR1_TXDMAEN_Pos (14U)
  3846. #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
  3847. #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  3848. #define I2C_CR1_RXDMAEN_Pos (15U)
  3849. #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
  3850. #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
  3851. #define I2C_CR1_SBC_Pos (16U)
  3852. #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
  3853. #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
  3854. #define I2C_CR1_NOSTRETCH_Pos (17U)
  3855. #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
  3856. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
  3857. #define I2C_CR1_WUPEN_Pos (18U)
  3858. #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
  3859. #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
  3860. #define I2C_CR1_GCEN_Pos (19U)
  3861. #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
  3862. #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
  3863. #define I2C_CR1_SMBHEN_Pos (20U)
  3864. #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
  3865. #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
  3866. #define I2C_CR1_SMBDEN_Pos (21U)
  3867. #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
  3868. #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
  3869. #define I2C_CR1_ALERTEN_Pos (22U)
  3870. #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
  3871. #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
  3872. #define I2C_CR1_PECEN_Pos (23U)
  3873. #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
  3874. #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
  3875. /****************** Bit definition for I2C_CR2 register ********************/
  3876. #define I2C_CR2_SADD_Pos (0U)
  3877. #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
  3878. #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
  3879. #define I2C_CR2_RD_WRN_Pos (10U)
  3880. #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
  3881. #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
  3882. #define I2C_CR2_ADD10_Pos (11U)
  3883. #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
  3884. #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
  3885. #define I2C_CR2_HEAD10R_Pos (12U)
  3886. #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
  3887. #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
  3888. #define I2C_CR2_START_Pos (13U)
  3889. #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */
  3890. #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
  3891. #define I2C_CR2_STOP_Pos (14U)
  3892. #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
  3893. #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
  3894. #define I2C_CR2_NACK_Pos (15U)
  3895. #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
  3896. #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
  3897. #define I2C_CR2_NBYTES_Pos (16U)
  3898. #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
  3899. #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
  3900. #define I2C_CR2_RELOAD_Pos (24U)
  3901. #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
  3902. #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
  3903. #define I2C_CR2_AUTOEND_Pos (25U)
  3904. #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
  3905. #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
  3906. #define I2C_CR2_PECBYTE_Pos (26U)
  3907. #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
  3908. #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
  3909. /******************* Bit definition for I2C_OAR1 register ******************/
  3910. #define I2C_OAR1_OA1_Pos (0U)
  3911. #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
  3912. #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
  3913. #define I2C_OAR1_OA1MODE_Pos (10U)
  3914. #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
  3915. #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
  3916. #define I2C_OAR1_OA1EN_Pos (15U)
  3917. #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
  3918. #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
  3919. /******************* Bit definition for I2C_OAR2 register ******************/
  3920. #define I2C_OAR2_OA2_Pos (1U)
  3921. #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
  3922. #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
  3923. #define I2C_OAR2_OA2MSK_Pos (8U)
  3924. #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
  3925. #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
  3926. #define I2C_OAR2_OA2NOMASK (0U) /*!< No mask */
  3927. #define I2C_OAR2_OA2MASK01_Pos (8U)
  3928. #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
  3929. #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  3930. #define I2C_OAR2_OA2MASK02_Pos (9U)
  3931. #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
  3932. #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  3933. #define I2C_OAR2_OA2MASK03_Pos (8U)
  3934. #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
  3935. #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  3936. #define I2C_OAR2_OA2MASK04_Pos (10U)
  3937. #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
  3938. #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  3939. #define I2C_OAR2_OA2MASK05_Pos (8U)
  3940. #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
  3941. #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  3942. #define I2C_OAR2_OA2MASK06_Pos (9U)
  3943. #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
  3944. #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  3945. #define I2C_OAR2_OA2MASK07_Pos (8U)
  3946. #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
  3947. #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
  3948. #define I2C_OAR2_OA2EN_Pos (15U)
  3949. #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
  3950. #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
  3951. /******************* Bit definition for I2C_TIMINGR register *******************/
  3952. #define I2C_TIMINGR_SCLL_Pos (0U)
  3953. #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
  3954. #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
  3955. #define I2C_TIMINGR_SCLH_Pos (8U)
  3956. #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
  3957. #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
  3958. #define I2C_TIMINGR_SDADEL_Pos (16U)
  3959. #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
  3960. #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
  3961. #define I2C_TIMINGR_SCLDEL_Pos (20U)
  3962. #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
  3963. #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
  3964. #define I2C_TIMINGR_PRESC_Pos (28U)
  3965. #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
  3966. #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
  3967. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  3968. #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
  3969. #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
  3970. #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
  3971. #define I2C_TIMEOUTR_TIDLE_Pos (12U)
  3972. #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
  3973. #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
  3974. #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
  3975. #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
  3976. #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
  3977. #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
  3978. #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
  3979. #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/
  3980. #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
  3981. #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
  3982. #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
  3983. /****************** Bit definition for I2C_ISR register *********************/
  3984. #define I2C_ISR_TXE_Pos (0U)
  3985. #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
  3986. #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
  3987. #define I2C_ISR_TXIS_Pos (1U)
  3988. #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
  3989. #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
  3990. #define I2C_ISR_RXNE_Pos (2U)
  3991. #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
  3992. #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
  3993. #define I2C_ISR_ADDR_Pos (3U)
  3994. #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
  3995. #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/
  3996. #define I2C_ISR_NACKF_Pos (4U)
  3997. #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
  3998. #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
  3999. #define I2C_ISR_STOPF_Pos (5U)
  4000. #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
  4001. #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
  4002. #define I2C_ISR_TC_Pos (6U)
  4003. #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */
  4004. #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
  4005. #define I2C_ISR_TCR_Pos (7U)
  4006. #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
  4007. #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
  4008. #define I2C_ISR_BERR_Pos (8U)
  4009. #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
  4010. #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
  4011. #define I2C_ISR_ARLO_Pos (9U)
  4012. #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
  4013. #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
  4014. #define I2C_ISR_OVR_Pos (10U)
  4015. #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
  4016. #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
  4017. #define I2C_ISR_PECERR_Pos (11U)
  4018. #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
  4019. #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
  4020. #define I2C_ISR_TIMEOUT_Pos (12U)
  4021. #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
  4022. #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
  4023. #define I2C_ISR_ALERT_Pos (13U)
  4024. #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
  4025. #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
  4026. #define I2C_ISR_BUSY_Pos (15U)
  4027. #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
  4028. #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
  4029. #define I2C_ISR_DIR_Pos (16U)
  4030. #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
  4031. #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
  4032. #define I2C_ISR_ADDCODE_Pos (17U)
  4033. #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
  4034. #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
  4035. /****************** Bit definition for I2C_ICR register *********************/
  4036. #define I2C_ICR_ADDRCF_Pos (3U)
  4037. #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
  4038. #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
  4039. #define I2C_ICR_NACKCF_Pos (4U)
  4040. #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
  4041. #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
  4042. #define I2C_ICR_STOPCF_Pos (5U)
  4043. #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
  4044. #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
  4045. #define I2C_ICR_BERRCF_Pos (8U)
  4046. #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
  4047. #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
  4048. #define I2C_ICR_ARLOCF_Pos (9U)
  4049. #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
  4050. #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
  4051. #define I2C_ICR_OVRCF_Pos (10U)
  4052. #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
  4053. #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
  4054. #define I2C_ICR_PECCF_Pos (11U)
  4055. #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
  4056. #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
  4057. #define I2C_ICR_TIMOUTCF_Pos (12U)
  4058. #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
  4059. #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
  4060. #define I2C_ICR_ALERTCF_Pos (13U)
  4061. #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
  4062. #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
  4063. /****************** Bit definition for I2C_PECR register *********************/
  4064. #define I2C_PECR_PEC_Pos (0U)
  4065. #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
  4066. #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
  4067. /****************** Bit definition for I2C_RXDR register *********************/
  4068. #define I2C_RXDR_RXDATA_Pos (0U)
  4069. #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  4070. #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  4071. /****************** Bit definition for I2C_TXDR register *********************/
  4072. #define I2C_TXDR_TXDATA_Pos (0U)
  4073. #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  4074. #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
  4075. /******************************************************************************/
  4076. /* */
  4077. /* Independent WATCHDOG (IWDG) */
  4078. /* */
  4079. /******************************************************************************/
  4080. /******************* Bit definition for IWDG_KR register ********************/
  4081. #define IWDG_KR_KEY_Pos (0U)
  4082. #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  4083. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */
  4084. /******************* Bit definition for IWDG_PR register ********************/
  4085. #define IWDG_PR_PR_Pos (0U)
  4086. #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  4087. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */
  4088. #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */
  4089. #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */
  4090. #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */
  4091. /******************* Bit definition for IWDG_RLR register *******************/
  4092. #define IWDG_RLR_RL_Pos (0U)
  4093. #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  4094. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */
  4095. /******************* Bit definition for IWDG_SR register ********************/
  4096. #define IWDG_SR_PVU_Pos (0U)
  4097. #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  4098. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  4099. #define IWDG_SR_RVU_Pos (1U)
  4100. #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  4101. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  4102. #define IWDG_SR_WVU_Pos (2U)
  4103. #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
  4104. #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
  4105. /******************* Bit definition for IWDG_KR register ********************/
  4106. #define IWDG_WINR_WIN_Pos (0U)
  4107. #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
  4108. #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
  4109. /******************************************************************************/
  4110. /* */
  4111. /* Power Control */
  4112. /* */
  4113. /******************************************************************************/
  4114. #define PWR_PVD_SUPPORT /*!< PWR feature available only on specific devices: Power Voltage Detection feature */
  4115. #define PWR_BOR_SUPPORT /*!< PWR feature available only on specific devices: Brown-Out Reset feature */
  4116. #define PWR_SHDW_SUPPORT /*!< PWR feature available only on specific devices: Shutdown mode */
  4117. /******************** Bit definition for PWR_CR1 register ********************/
  4118. #define PWR_CR1_LPMS_Pos (0U)
  4119. #define PWR_CR1_LPMS_Msk (0x7UL << PWR_CR1_LPMS_Pos) /*!< 0x00000007 */
  4120. #define PWR_CR1_LPMS PWR_CR1_LPMS_Msk /*!< Low Power Mode Selection */
  4121. #define PWR_CR1_LPMS_0 (0x1UL << PWR_CR1_LPMS_Pos) /*!< 0x00000001 */
  4122. #define PWR_CR1_LPMS_1 (0x2UL << PWR_CR1_LPMS_Pos) /*!< 0x00000002 */
  4123. #define PWR_CR1_LPMS_2 (0x4UL << PWR_CR1_LPMS_Pos) /*!< 0x00000004 */
  4124. #define PWR_CR1_FPD_STOP_Pos (3U)
  4125. #define PWR_CR1_FPD_STOP_Msk (0x1UL << PWR_CR1_FPD_STOP_Pos) /*!< 0x00000008 */
  4126. #define PWR_CR1_FPD_STOP PWR_CR1_FPD_STOP_Msk /*!< Flash power down mode during stop */
  4127. #define PWR_CR1_FPD_LPRUN_Pos (4U)
  4128. #define PWR_CR1_FPD_LPRUN_Msk (0x1UL << PWR_CR1_FPD_LPRUN_Pos) /*!< 0x00000010 */
  4129. #define PWR_CR1_FPD_LPRUN PWR_CR1_FPD_LPRUN_Msk /*!< Flash power down mode during run */
  4130. #define PWR_CR1_FPD_LPSLP_Pos (5U)
  4131. #define PWR_CR1_FPD_LPSLP_Msk (0x1UL << PWR_CR1_FPD_LPSLP_Pos) /*!< 0x00000020 */
  4132. #define PWR_CR1_FPD_LPSLP PWR_CR1_FPD_LPSLP_Msk /*!< Flash power down mode during sleep */
  4133. #define PWR_CR1_DBP_Pos (8U)
  4134. #define PWR_CR1_DBP_Msk (0x1UL << PWR_CR1_DBP_Pos) /*!< 0x00000100 */
  4135. #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Backup Domain write protection */
  4136. #define PWR_CR1_VOS_Pos (9U)
  4137. #define PWR_CR1_VOS_Msk (0x3UL << PWR_CR1_VOS_Pos) /*!< 0x00000600 */
  4138. #define PWR_CR1_VOS PWR_CR1_VOS_Msk /*!< Voltage scaling */
  4139. #define PWR_CR1_VOS_0 (0x1UL << PWR_CR1_VOS_Pos) /*!< Voltage scaling bit 0 */
  4140. #define PWR_CR1_VOS_1 (0x2UL << PWR_CR1_VOS_Pos) /*!< Voltage scaling bit 1 */
  4141. #define PWR_CR1_LPR_Pos (14U)
  4142. #define PWR_CR1_LPR_Msk (0x1UL << PWR_CR1_LPR_Pos) /*!< 0x00004000 */
  4143. #define PWR_CR1_LPR PWR_CR1_LPR_Msk /*!< Regulator Low-Power Run mode */
  4144. /******************** Bit definition for PWR_CR2 register ********************/
  4145. #define PWR_CR2_PVDE_Pos (0U)
  4146. #define PWR_CR2_PVDE_Msk (0x1UL << PWR_CR2_PVDE_Pos) /*!< 0x00000001 */
  4147. #define PWR_CR2_PVDE PWR_CR2_PVDE_Msk /*!< Programmable Voltage Detector Enable */
  4148. #define PWR_CR2_PVDFT_Pos (1U)
  4149. #define PWR_CR2_PVDFT_Msk (0x7UL << PWR_CR2_PVDFT_Pos) /*!< 0x0000000E */
  4150. #define PWR_CR2_PVDFT PWR_CR2_PVDFT_Msk /*!< PVD Falling Threshold Selection bit field */
  4151. #define PWR_CR2_PVDFT_0 (0x1UL << PWR_CR2_PVDFT_Pos) /*!< 0x00000002 */
  4152. #define PWR_CR2_PVDFT_1 (0x2UL << PWR_CR2_PVDFT_Pos) /*!< 0x00000004 */
  4153. #define PWR_CR2_PVDFT_2 (0x4UL << PWR_CR2_PVDFT_Pos) /*!< 0x00000008 */
  4154. #define PWR_CR2_PVDRT_Pos (4U)
  4155. #define PWR_CR2_PVDRT_Msk (0x7UL << PWR_CR2_PVDRT_Pos) /*!< 0x00000070 */
  4156. #define PWR_CR2_PVDRT PWR_CR2_PVDRT_Msk /*!< PVD Rising Threshold Selection bit field */
  4157. #define PWR_CR2_PVDRT_0 (0x1UL << PWR_CR2_PVDRT_Pos) /*!< 0x00000010 */
  4158. #define PWR_CR2_PVDRT_1 (0x2UL << PWR_CR2_PVDRT_Pos) /*!< 0x00000020 */
  4159. #define PWR_CR2_PVDRT_2 (0x4UL << PWR_CR2_PVDRT_Pos) /*!< 0x00000040 */
  4160. /******************** Bit definition for PWR_CR3 register ********************/
  4161. #define PWR_CR3_EWUP_Pos (0U)
  4162. #define PWR_CR3_EWUP_Msk (0x3BUL << PWR_CR3_EWUP_Pos) /*!< 0x0000003B */
  4163. #define PWR_CR3_EWUP PWR_CR3_EWUP_Msk /*!< Enable all Wake-Up Pins */
  4164. #define PWR_CR3_EWUP1_Pos (0U)
  4165. #define PWR_CR3_EWUP1_Msk (0x1UL << PWR_CR3_EWUP1_Pos) /*!< 0x00000001 */
  4166. #define PWR_CR3_EWUP1 PWR_CR3_EWUP1_Msk /*!< Enable WKUP pin 1 */
  4167. #define PWR_CR3_EWUP2_Pos (1U)
  4168. #define PWR_CR3_EWUP2_Msk (0x1UL << PWR_CR3_EWUP2_Pos) /*!< 0x00000002 */
  4169. #define PWR_CR3_EWUP2 PWR_CR3_EWUP2_Msk /*!< Enable WKUP pin 2 */
  4170. #define PWR_CR3_EWUP4_Pos (3U)
  4171. #define PWR_CR3_EWUP4_Msk (0x1UL << PWR_CR3_EWUP4_Pos) /*!< 0x00000008 */
  4172. #define PWR_CR3_EWUP4 PWR_CR3_EWUP4_Msk /*!< Enable WKUP pin 4 */
  4173. #define PWR_CR3_EWUP5_Pos (4U)
  4174. #define PWR_CR3_EWUP5_Msk (0x1UL << PWR_CR3_EWUP5_Pos) /*!< 0x00000010 */
  4175. #define PWR_CR3_EWUP5 PWR_CR3_EWUP5_Msk /*!< Enable WKUP pin 5 */
  4176. #define PWR_CR3_EWUP6_Pos (5U)
  4177. #define PWR_CR3_EWUP6_Msk (0x1UL << PWR_CR3_EWUP6_Pos) /*!< 0x00000020 */
  4178. #define PWR_CR3_EWUP6 PWR_CR3_EWUP6_Msk /*!< Enable WKUP pin 6 */
  4179. #define PWR_CR3_RRS_Pos (8U)
  4180. #define PWR_CR3_RRS_Msk (0x1UL << PWR_CR3_RRS_Pos) /*!< 0x00000100 */
  4181. #define PWR_CR3_RRS PWR_CR3_RRS_Msk /*!< RAM retention in Standby mode */
  4182. #define PWR_CR3_ENB_ULP_Pos (9U)
  4183. #define PWR_CR3_ENB_ULP_Msk (0x1UL << PWR_CR3_ENB_ULP_Pos) /*!< 0x00000200 */
  4184. #define PWR_CR3_ENB_ULP PWR_CR3_ENB_ULP_Msk /*!< Enable sampling resistor bridge in the LPMU_RESET block */
  4185. #define PWR_CR3_APC_Pos (10U)
  4186. #define PWR_CR3_APC_Msk (0x1UL << PWR_CR3_APC_Pos) /*!< 0x00000400 */
  4187. #define PWR_CR3_APC PWR_CR3_APC_Msk /*!< Apply pull-up and pull-down configuration */
  4188. #define PWR_CR3_EIWUL_Pos (15U)
  4189. #define PWR_CR3_EIWUL_Msk (0x1UL << PWR_CR3_EIWUL_Pos) /*!< 0x00008000 */
  4190. #define PWR_CR3_EIWUL PWR_CR3_EIWUL_Msk /*!< Enable Internal Wake-up line */
  4191. /******************** Bit definition for PWR_CR4 register ********************/
  4192. #define PWR_CR4_WP_Pos (0U)
  4193. #define PWR_CR4_WP_Msk (0x3BUL << PWR_CR4_WP_Pos) /*!< 0x0000003B */
  4194. #define PWR_CR4_WP PWR_CR4_WP_Msk /*!< all Wake-Up Pin polarity */
  4195. #define PWR_CR4_WP1_Pos (0U)
  4196. #define PWR_CR4_WP1_Msk (0x1UL << PWR_CR4_WP1_Pos) /*!< 0x00000001 */
  4197. #define PWR_CR4_WP1 PWR_CR4_WP1_Msk /*!< Wake-Up Pin 1 polarity */
  4198. #define PWR_CR4_WP2_Pos (1U)
  4199. #define PWR_CR4_WP2_Msk (0x1UL << PWR_CR4_WP2_Pos) /*!< 0x00000002 */
  4200. #define PWR_CR4_WP2 PWR_CR4_WP2_Msk /*!< Wake-Up Pin 2 polarity */
  4201. #define PWR_CR4_WP4_Pos (3U)
  4202. #define PWR_CR4_WP4_Msk (0x1UL << PWR_CR4_WP4_Pos) /*!< 0x00000008 */
  4203. #define PWR_CR4_WP4 PWR_CR4_WP4_Msk /*!< Wake-Up Pin 4 polarity */
  4204. #define PWR_CR4_WP5_Pos (4U)
  4205. #define PWR_CR4_WP5_Msk (0x1UL << PWR_CR4_WP5_Pos) /*!< 0x00000010 */
  4206. #define PWR_CR4_WP5 PWR_CR4_WP5_Msk /*!< Wake-Up Pin 5 polarity */
  4207. #define PWR_CR4_WP6_Pos (5U)
  4208. #define PWR_CR4_WP6_Msk (0x1UL << PWR_CR4_WP6_Pos) /*!< 0x00000020 */
  4209. #define PWR_CR4_WP6 PWR_CR4_WP6_Msk /*!< Wake-Up Pin 6 polarity */
  4210. #define PWR_CR4_VBE_Pos (8U)
  4211. #define PWR_CR4_VBE_Msk (0x1UL << PWR_CR4_VBE_Pos) /*!< 0x00000100 */
  4212. #define PWR_CR4_VBE PWR_CR4_VBE_Msk /*!< VBAT Battery charging Enable */
  4213. #define PWR_CR4_VBRS_Pos (9U)
  4214. #define PWR_CR4_VBRS_Msk (0x1UL << PWR_CR4_VBRS_Pos) /*!< 0x00000200 */
  4215. #define PWR_CR4_VBRS PWR_CR4_VBRS_Msk /*!< VBAT Battery charging Resistor Selection */
  4216. /******************** Bit definition for PWR_SR1 register ********************/
  4217. #define PWR_SR1_WUF_Pos (0U)
  4218. #define PWR_SR1_WUF_Msk (0x3BUL << PWR_SR1_WUF_Pos) /*!< 0x0000003B */
  4219. #define PWR_SR1_WUF PWR_SR1_WUF_Msk /*!< Wakeup Flags */
  4220. #define PWR_SR1_WUF1_Pos (0U)
  4221. #define PWR_SR1_WUF1_Msk (0x1UL << PWR_SR1_WUF1_Pos) /*!< 0x00000001 */
  4222. #define PWR_SR1_WUF1 PWR_SR1_WUF1_Msk /*!< Wakeup Flag 1 */
  4223. #define PWR_SR1_WUF2_Pos (1U)
  4224. #define PWR_SR1_WUF2_Msk (0x1UL << PWR_SR1_WUF2_Pos) /*!< 0x00000002 */
  4225. #define PWR_SR1_WUF2 PWR_SR1_WUF2_Msk /*!< Wakeup Flag 2 */
  4226. #define PWR_SR1_WUF4_Pos (3U)
  4227. #define PWR_SR1_WUF4_Msk (0x1UL << PWR_SR1_WUF4_Pos) /*!< 0x00000008 */
  4228. #define PWR_SR1_WUF4 PWR_SR1_WUF4_Msk /*!< Wakeup Flag 4 */
  4229. #define PWR_SR1_WUF5_Pos (4U)
  4230. #define PWR_SR1_WUF5_Msk (0x1UL << PWR_SR1_WUF5_Pos) /*!< 0x00000010 */
  4231. #define PWR_SR1_WUF5 PWR_SR1_WUF5_Msk /*!< Wakeup Flag 5 */
  4232. #define PWR_SR1_WUF6_Pos (5U)
  4233. #define PWR_SR1_WUF6_Msk (0x1UL << PWR_SR1_WUF6_Pos) /*!< 0x00000020 */
  4234. #define PWR_SR1_WUF6 PWR_SR1_WUF6_Msk /*!< Wakeup Flag 6 */
  4235. #define PWR_SR1_SBF_Pos (8U)
  4236. #define PWR_SR1_SBF_Msk (0x1UL << PWR_SR1_SBF_Pos) /*!< 0x00000100 */
  4237. #define PWR_SR1_SBF PWR_SR1_SBF_Msk /*!< Standby Flag */
  4238. #define PWR_SR1_WUFI_Pos (15U)
  4239. #define PWR_SR1_WUFI_Msk (0x1UL << PWR_SR1_WUFI_Pos) /*!< 0x00008000 */
  4240. #define PWR_SR1_WUFI PWR_SR1_WUFI_Msk /*!< Wakeup Flag Internal */
  4241. /******************** Bit definition for PWR_SR2 register ********************/
  4242. #define PWR_SR2_FLASH_RDY_Pos (7U)
  4243. #define PWR_SR2_FLASH_RDY_Msk (0x1UL << PWR_SR2_FLASH_RDY_Pos) /*!< 0x00000080 */
  4244. #define PWR_SR2_FLASH_RDY PWR_SR2_FLASH_RDY_Msk /*!< Flash Ready */
  4245. #define PWR_SR2_REGLPS_Pos (8U)
  4246. #define PWR_SR2_REGLPS_Msk (0x1UL << PWR_SR2_REGLPS_Pos) /*!< 0x00000100 */
  4247. #define PWR_SR2_REGLPS PWR_SR2_REGLPS_Msk /*!< Regulator Low Power started */
  4248. #define PWR_SR2_REGLPF_Pos (9U)
  4249. #define PWR_SR2_REGLPF_Msk (0x1UL << PWR_SR2_REGLPF_Pos) /*!< 0x00000200 */
  4250. #define PWR_SR2_REGLPF PWR_SR2_REGLPF_Msk /*!< Regulator Low Power flag */
  4251. #define PWR_SR2_VOSF_Pos (10U)
  4252. #define PWR_SR2_VOSF_Msk (0x1UL << PWR_SR2_VOSF_Pos) /*!< 0x00000400 */
  4253. #define PWR_SR2_VOSF PWR_SR2_VOSF_Msk /*!< Voltage Scaling Flag */
  4254. #define PWR_SR2_PVDO_Pos (11U)
  4255. #define PWR_SR2_PVDO_Msk (0x1UL << PWR_SR2_PVDO_Pos) /*!< 0x00000800 */
  4256. #define PWR_SR2_PVDO PWR_SR2_PVDO_Msk /*!< Power voltage detector output */
  4257. /******************** Bit definition for PWR_SCR register ********************/
  4258. #define PWR_SCR_CWUF_Pos (0U)
  4259. #define PWR_SCR_CWUF_Msk (0x3BUL << PWR_SCR_CWUF_Pos) /*!< 0x0000003B */
  4260. #define PWR_SCR_CWUF PWR_SCR_CWUF_Msk /*!< Clear Wake-up Flags */
  4261. #define PWR_SCR_CWUF1_Pos (0U)
  4262. #define PWR_SCR_CWUF1_Msk (0x1UL << PWR_SCR_CWUF1_Pos) /*!< 0x00000001 */
  4263. #define PWR_SCR_CWUF1 PWR_SCR_CWUF1_Msk /*!< Clear Wake-up Flag 1 */
  4264. #define PWR_SCR_CWUF2_Pos (1U)
  4265. #define PWR_SCR_CWUF2_Msk (0x1UL << PWR_SCR_CWUF2_Pos) /*!< 0x00000002 */
  4266. #define PWR_SCR_CWUF2 PWR_SCR_CWUF2_Msk /*!< Clear Wake-up Flag 2 */
  4267. #define PWR_SCR_CWUF4_Pos (3U)
  4268. #define PWR_SCR_CWUF4_Msk (0x1UL << PWR_SCR_CWUF4_Pos) /*!< 0x00000008 */
  4269. #define PWR_SCR_CWUF4 PWR_SCR_CWUF4_Msk /*!< Clear Wake-up Flag 4 */
  4270. #define PWR_SCR_CWUF5_Pos (4U)
  4271. #define PWR_SCR_CWUF5_Msk (0x1UL << PWR_SCR_CWUF5_Pos) /*!< 0x00000010 */
  4272. #define PWR_SCR_CWUF5 PWR_SCR_CWUF5_Msk /*!< Clear Wake-up Flag 5 */
  4273. #define PWR_SCR_CWUF6_Pos (5U)
  4274. #define PWR_SCR_CWUF6_Msk (0x1UL << PWR_SCR_CWUF6_Pos) /*!< 0x00000020 */
  4275. #define PWR_SCR_CWUF6 PWR_SCR_CWUF6_Msk /*!< Clear Wake-up Flag 6 */
  4276. #define PWR_SCR_CSBF_Pos (8U)
  4277. #define PWR_SCR_CSBF_Msk (0x1UL << PWR_SCR_CSBF_Pos) /*!< 0x00000100 */
  4278. #define PWR_SCR_CSBF PWR_SCR_CSBF_Msk /*!< Clear Standby Flag */
  4279. /******************** Bit definition for PWR_PUCRA register *****************/
  4280. #define PWR_PUCRA_PU0_Pos (0U)
  4281. #define PWR_PUCRA_PU0_Msk (0x1UL << PWR_PUCRA_PU0_Pos) /*!< 0x00000001 */
  4282. #define PWR_PUCRA_PU0 PWR_PUCRA_PU0_Msk /*!< Pin PA0 Pull-Up set */
  4283. #define PWR_PUCRA_PU1_Pos (1U)
  4284. #define PWR_PUCRA_PU1_Msk (0x1UL << PWR_PUCRA_PU1_Pos) /*!< 0x00000002 */
  4285. #define PWR_PUCRA_PU1 PWR_PUCRA_PU1_Msk /*!< Pin PA1 Pull-Up set */
  4286. #define PWR_PUCRA_PU2_Pos (2U)
  4287. #define PWR_PUCRA_PU2_Msk (0x1UL << PWR_PUCRA_PU2_Pos) /*!< 0x00000004 */
  4288. #define PWR_PUCRA_PU2 PWR_PUCRA_PU2_Msk /*!< Pin PA2 Pull-Up set */
  4289. #define PWR_PUCRA_PU3_Pos (3U)
  4290. #define PWR_PUCRA_PU3_Msk (0x1UL << PWR_PUCRA_PU3_Pos) /*!< 0x00000008 */
  4291. #define PWR_PUCRA_PU3 PWR_PUCRA_PU3_Msk /*!< Pin PA3 Pull-Up set */
  4292. #define PWR_PUCRA_PU4_Pos (4U)
  4293. #define PWR_PUCRA_PU4_Msk (0x1UL << PWR_PUCRA_PU4_Pos) /*!< 0x00000010 */
  4294. #define PWR_PUCRA_PU4 PWR_PUCRA_PU4_Msk /*!< Pin PA4 Pull-Up set */
  4295. #define PWR_PUCRA_PU5_Pos (5U)
  4296. #define PWR_PUCRA_PU5_Msk (0x1UL << PWR_PUCRA_PU5_Pos) /*!< 0x00000020 */
  4297. #define PWR_PUCRA_PU5 PWR_PUCRA_PU5_Msk /*!< Pin PA5 Pull-Up set */
  4298. #define PWR_PUCRA_PU6_Pos (6U)
  4299. #define PWR_PUCRA_PU6_Msk (0x1UL << PWR_PUCRA_PU6_Pos) /*!< 0x00000040 */
  4300. #define PWR_PUCRA_PU6 PWR_PUCRA_PU6_Msk /*!< Pin PA6 Pull-Up set */
  4301. #define PWR_PUCRA_PU7_Pos (7U)
  4302. #define PWR_PUCRA_PU7_Msk (0x1UL << PWR_PUCRA_PU7_Pos) /*!< 0x00000080 */
  4303. #define PWR_PUCRA_PU7 PWR_PUCRA_PU7_Msk /*!< Pin PA7 Pull-Up set */
  4304. #define PWR_PUCRA_PU8_Pos (8U)
  4305. #define PWR_PUCRA_PU8_Msk (0x1UL << PWR_PUCRA_PU8_Pos) /*!< 0x00000100 */
  4306. #define PWR_PUCRA_PU8 PWR_PUCRA_PU8_Msk /*!< Pin PA8 Pull-Up set */
  4307. #define PWR_PUCRA_PU9_Pos (9U)
  4308. #define PWR_PUCRA_PU9_Msk (0x1UL << PWR_PUCRA_PU9_Pos) /*!< 0x00000200 */
  4309. #define PWR_PUCRA_PU9 PWR_PUCRA_PU9_Msk /*!< Pin PA9 Pull-Up set */
  4310. #define PWR_PUCRA_PU10_Pos (10U)
  4311. #define PWR_PUCRA_PU10_Msk (0x1UL << PWR_PUCRA_PU10_Pos) /*!< 0x00000400 */
  4312. #define PWR_PUCRA_PU10 PWR_PUCRA_PU10_Msk /*!< Pin PA10 Pull-Up set */
  4313. #define PWR_PUCRA_PU11_Pos (11U)
  4314. #define PWR_PUCRA_PU11_Msk (0x1UL << PWR_PUCRA_PU11_Pos) /*!< 0x00000800 */
  4315. #define PWR_PUCRA_PU11 PWR_PUCRA_PU11_Msk /*!< Pin PA11 Pull-Up set */
  4316. #define PWR_PUCRA_PU12_Pos (12U)
  4317. #define PWR_PUCRA_PU12_Msk (0x1UL << PWR_PUCRA_PU12_Pos) /*!< 0x00001000 */
  4318. #define PWR_PUCRA_PU12 PWR_PUCRA_PU12_Msk /*!< Pin PA12 Pull-Up set */
  4319. #define PWR_PUCRA_PU13_Pos (13U)
  4320. #define PWR_PUCRA_PU13_Msk (0x1UL << PWR_PUCRA_PU13_Pos) /*!< 0x00002000 */
  4321. #define PWR_PUCRA_PU13 PWR_PUCRA_PU13_Msk /*!< Pin PA13 Pull-Up set */
  4322. #define PWR_PUCRA_PU14_Pos (14U)
  4323. #define PWR_PUCRA_PU14_Msk (0x1UL << PWR_PUCRA_PU14_Pos) /*!< 0x00004000 */
  4324. #define PWR_PUCRA_PU14 PWR_PUCRA_PU14_Msk /*!< Pin PA14 Pull-Up set */
  4325. #define PWR_PUCRA_PU15_Pos (15U)
  4326. #define PWR_PUCRA_PU15_Msk (0x1UL << PWR_PUCRA_PU15_Pos) /*!< 0x00008000 */
  4327. #define PWR_PUCRA_PU15 PWR_PUCRA_PU15_Msk /*!< Pin PA15 Pull-Up set */
  4328. /******************** Bit definition for PWR_PDCRA register *****************/
  4329. #define PWR_PDCRA_PD0_Pos (0U)
  4330. #define PWR_PDCRA_PD0_Msk (0x1UL << PWR_PDCRA_PD0_Pos) /*!< 0x00000001 */
  4331. #define PWR_PDCRA_PD0 PWR_PDCRA_PD0_Msk /*!< Pin PA0 Pull-Down set */
  4332. #define PWR_PDCRA_PD1_Pos (1U)
  4333. #define PWR_PDCRA_PD1_Msk (0x1UL << PWR_PDCRA_PD1_Pos) /*!< 0x00000002 */
  4334. #define PWR_PDCRA_PD1 PWR_PDCRA_PD1_Msk /*!< Pin PA1 Pull-Down set */
  4335. #define PWR_PDCRA_PD2_Pos (2U)
  4336. #define PWR_PDCRA_PD2_Msk (0x1UL << PWR_PDCRA_PD2_Pos) /*!< 0x00000004 */
  4337. #define PWR_PDCRA_PD2 PWR_PDCRA_PD2_Msk /*!< Pin PA2 Pull-Down set */
  4338. #define PWR_PDCRA_PD3_Pos (3U)
  4339. #define PWR_PDCRA_PD3_Msk (0x1UL << PWR_PDCRA_PD3_Pos) /*!< 0x00000008 */
  4340. #define PWR_PDCRA_PD3 PWR_PDCRA_PD3_Msk /*!< Pin PA3 Pull-Down set */
  4341. #define PWR_PDCRA_PD4_Pos (4U)
  4342. #define PWR_PDCRA_PD4_Msk (0x1UL << PWR_PDCRA_PD4_Pos) /*!< 0x00000010 */
  4343. #define PWR_PDCRA_PD4 PWR_PDCRA_PD4_Msk /*!< Pin PA4 Pull-Down set */
  4344. #define PWR_PDCRA_PD5_Pos (5U)
  4345. #define PWR_PDCRA_PD5_Msk (0x1UL << PWR_PDCRA_PD5_Pos) /*!< 0x00000020 */
  4346. #define PWR_PDCRA_PD5 PWR_PDCRA_PD5_Msk /*!< Pin PA5 Pull-Down set */
  4347. #define PWR_PDCRA_PD6_Pos (6U)
  4348. #define PWR_PDCRA_PD6_Msk (0x1UL << PWR_PDCRA_PD6_Pos) /*!< 0x00000040 */
  4349. #define PWR_PDCRA_PD6 PWR_PDCRA_PD6_Msk /*!< Pin PA6 Pull-Down set */
  4350. #define PWR_PDCRA_PD7_Pos (7U)
  4351. #define PWR_PDCRA_PD7_Msk (0x1UL << PWR_PDCRA_PD7_Pos) /*!< 0x00000080 */
  4352. #define PWR_PDCRA_PD7 PWR_PDCRA_PD7_Msk /*!< Pin PA7 Pull-Down set */
  4353. #define PWR_PDCRA_PD8_Pos (8U)
  4354. #define PWR_PDCRA_PD8_Msk (0x1UL << PWR_PDCRA_PD8_Pos) /*!< 0x00000100 */
  4355. #define PWR_PDCRA_PD8 PWR_PDCRA_PD8_Msk /*!< Pin PA8 Pull-Down set */
  4356. #define PWR_PDCRA_PD9_Pos (9U)
  4357. #define PWR_PDCRA_PD9_Msk (0x1UL << PWR_PDCRA_PD9_Pos) /*!< 0x00000200 */
  4358. #define PWR_PDCRA_PD9 PWR_PDCRA_PD9_Msk /*!< Pin PA9 Pull-Down set */
  4359. #define PWR_PDCRA_PD10_Pos (10U)
  4360. #define PWR_PDCRA_PD10_Msk (0x1UL << PWR_PDCRA_PD10_Pos) /*!< 0x00000400 */
  4361. #define PWR_PDCRA_PD10 PWR_PDCRA_PD10_Msk /*!< Pin PA10 Pull-Down set */
  4362. #define PWR_PDCRA_PD11_Pos (11U)
  4363. #define PWR_PDCRA_PD11_Msk (0x1UL << PWR_PDCRA_PD11_Pos) /*!< 0x00000800 */
  4364. #define PWR_PDCRA_PD11 PWR_PDCRA_PD11_Msk /*!< Pin PA11 Pull-Down set */
  4365. #define PWR_PDCRA_PD12_Pos (12U)
  4366. #define PWR_PDCRA_PD12_Msk (0x1UL << PWR_PDCRA_PD12_Pos) /*!< 0x00001000 */
  4367. #define PWR_PDCRA_PD12 PWR_PDCRA_PD12_Msk /*!< Pin PA12 Pull-Down set */
  4368. #define PWR_PDCRA_PD13_Pos (13U)
  4369. #define PWR_PDCRA_PD13_Msk (0x1UL << PWR_PDCRA_PD13_Pos) /*!< 0x00002000 */
  4370. #define PWR_PDCRA_PD13 PWR_PDCRA_PD13_Msk /*!< Pin PA13 Pull-Down set */
  4371. #define PWR_PDCRA_PD14_Pos (14U)
  4372. #define PWR_PDCRA_PD14_Msk (0x1UL << PWR_PDCRA_PD14_Pos) /*!< 0x00004000 */
  4373. #define PWR_PDCRA_PD14 PWR_PDCRA_PD14_Msk /*!< Pin PA14 Pull-Down set */
  4374. #define PWR_PDCRA_PD15_Pos (15U)
  4375. #define PWR_PDCRA_PD15_Msk (0x1UL << PWR_PDCRA_PD15_Pos) /*!< 0x00008000 */
  4376. #define PWR_PDCRA_PD15 PWR_PDCRA_PD15_Msk /*!< Pin PA15 Pull-Down set */
  4377. /******************** Bit definition for PWR_PUCRB register *****************/
  4378. #define PWR_PUCRB_PU0_Pos (0U)
  4379. #define PWR_PUCRB_PU0_Msk (0x1UL << PWR_PUCRB_PU0_Pos) /*!< 0x00000001 */
  4380. #define PWR_PUCRB_PU0 PWR_PUCRB_PU0_Msk /*!< Pin PB0 Pull-Up set */
  4381. #define PWR_PUCRB_PU1_Pos (1U)
  4382. #define PWR_PUCRB_PU1_Msk (0x1UL << PWR_PUCRB_PU1_Pos) /*!< 0x00000002 */
  4383. #define PWR_PUCRB_PU1 PWR_PUCRB_PU1_Msk /*!< Pin PB1 Pull-Up set */
  4384. #define PWR_PUCRB_PU2_Pos (2U)
  4385. #define PWR_PUCRB_PU2_Msk (0x1UL << PWR_PUCRB_PU2_Pos) /*!< 0x00000004 */
  4386. #define PWR_PUCRB_PU2 PWR_PUCRB_PU2_Msk /*!< Pin PB2 Pull-Up set */
  4387. #define PWR_PUCRB_PU3_Pos (3U)
  4388. #define PWR_PUCRB_PU3_Msk (0x1UL << PWR_PUCRB_PU3_Pos) /*!< 0x00000008 */
  4389. #define PWR_PUCRB_PU3 PWR_PUCRB_PU3_Msk /*!< Pin PB3 Pull-Up set */
  4390. #define PWR_PUCRB_PU4_Pos (4U)
  4391. #define PWR_PUCRB_PU4_Msk (0x1UL << PWR_PUCRB_PU4_Pos) /*!< 0x00000010 */
  4392. #define PWR_PUCRB_PU4 PWR_PUCRB_PU4_Msk /*!< Pin PB4 Pull-Up set */
  4393. #define PWR_PUCRB_PU5_Pos (5U)
  4394. #define PWR_PUCRB_PU5_Msk (0x1UL << PWR_PUCRB_PU5_Pos) /*!< 0x00000020 */
  4395. #define PWR_PUCRB_PU5 PWR_PUCRB_PU5_Msk /*!< Pin PB5 Pull-Up set */
  4396. #define PWR_PUCRB_PU6_Pos (6U)
  4397. #define PWR_PUCRB_PU6_Msk (0x1UL << PWR_PUCRB_PU6_Pos) /*!< 0x00000040 */
  4398. #define PWR_PUCRB_PU6 PWR_PUCRB_PU6_Msk /*!< Pin PB6 Pull-Up set */
  4399. #define PWR_PUCRB_PU7_Pos (7U)
  4400. #define PWR_PUCRB_PU7_Msk (0x1UL << PWR_PUCRB_PU7_Pos) /*!< 0x00000080 */
  4401. #define PWR_PUCRB_PU7 PWR_PUCRB_PU7_Msk /*!< Pin PB7 Pull-Up set */
  4402. #define PWR_PUCRB_PU8_Pos (8U)
  4403. #define PWR_PUCRB_PU8_Msk (0x1UL << PWR_PUCRB_PU8_Pos) /*!< 0x00000100 */
  4404. #define PWR_PUCRB_PU8 PWR_PUCRB_PU8_Msk /*!< Pin PB8 Pull-Up set */
  4405. #define PWR_PUCRB_PU9_Pos (9U)
  4406. #define PWR_PUCRB_PU9_Msk (0x1UL << PWR_PUCRB_PU9_Pos) /*!< 0x00000200 */
  4407. #define PWR_PUCRB_PU9 PWR_PUCRB_PU9_Msk /*!< Pin PB9 Pull-Up set */
  4408. #define PWR_PUCRB_PU10_Pos (10U)
  4409. #define PWR_PUCRB_PU10_Msk (0x1UL << PWR_PUCRB_PU10_Pos) /*!< 0x00000400 */
  4410. #define PWR_PUCRB_PU10 PWR_PUCRB_PU10_Msk /*!< Pin PB10 Pull-Up set */
  4411. #define PWR_PUCRB_PU11_Pos (11U)
  4412. #define PWR_PUCRB_PU11_Msk (0x1UL << PWR_PUCRB_PU11_Pos) /*!< 0x00000800 */
  4413. #define PWR_PUCRB_PU11 PWR_PUCRB_PU11_Msk /*!< Pin PB11 Pull-Up set */
  4414. #define PWR_PUCRB_PU12_Pos (12U)
  4415. #define PWR_PUCRB_PU12_Msk (0x1UL << PWR_PUCRB_PU12_Pos) /*!< 0x00001000 */
  4416. #define PWR_PUCRB_PU12 PWR_PUCRB_PU12_Msk /*!< Pin PB12 Pull-Up set */
  4417. #define PWR_PUCRB_PU13_Pos (13U)
  4418. #define PWR_PUCRB_PU13_Msk (0x1UL << PWR_PUCRB_PU13_Pos) /*!< 0x00002000 */
  4419. #define PWR_PUCRB_PU13 PWR_PUCRB_PU13_Msk /*!< Pin PB13 Pull-Up set */
  4420. #define PWR_PUCRB_PU14_Pos (14U)
  4421. #define PWR_PUCRB_PU14_Msk (0x1UL << PWR_PUCRB_PU14_Pos) /*!< 0x00004000 */
  4422. #define PWR_PUCRB_PU14 PWR_PUCRB_PU14_Msk /*!< Pin PB14 Pull-Up set */
  4423. #define PWR_PUCRB_PU15_Pos (15U)
  4424. #define PWR_PUCRB_PU15_Msk (0x1UL << PWR_PUCRB_PU15_Pos) /*!< 0x00008000 */
  4425. #define PWR_PUCRB_PU15 PWR_PUCRB_PU15_Msk /*!< Pin PB15 Pull-Up set */
  4426. /******************** Bit definition for PWR_PDCRB register *****************/
  4427. #define PWR_PDCRB_PD0_Pos (0U)
  4428. #define PWR_PDCRB_PD0_Msk (0x1UL << PWR_PDCRB_PD0_Pos) /*!< 0x00000001 */
  4429. #define PWR_PDCRB_PD0 PWR_PDCRB_PD0_Msk /*!< Pin PB0 Pull-Down set */
  4430. #define PWR_PDCRB_PD1_Pos (1U)
  4431. #define PWR_PDCRB_PD1_Msk (0x1UL << PWR_PDCRB_PD1_Pos) /*!< 0x00000002 */
  4432. #define PWR_PDCRB_PD1 PWR_PDCRB_PD1_Msk /*!< Pin PB1 Pull-Down set */
  4433. #define PWR_PDCRB_PD2_Pos (2U)
  4434. #define PWR_PDCRB_PD2_Msk (0x1UL << PWR_PDCRB_PD2_Pos) /*!< 0x00000004 */
  4435. #define PWR_PDCRB_PD2 PWR_PDCRB_PD2_Msk /*!< Pin PB2 Pull-Down set */
  4436. #define PWR_PDCRB_PD3_Pos (3U)
  4437. #define PWR_PDCRB_PD3_Msk (0x1UL << PWR_PDCRB_PD3_Pos) /*!< 0x00000008 */
  4438. #define PWR_PDCRB_PD3 PWR_PDCRB_PD3_Msk /*!< Pin PB3 Pull-Down set */
  4439. #define PWR_PDCRB_PD4_Pos (4U)
  4440. #define PWR_PDCRB_PD4_Msk (0x1UL << PWR_PDCRB_PD4_Pos) /*!< 0x00000010 */
  4441. #define PWR_PDCRB_PD4 PWR_PDCRB_PD4_Msk /*!< Pin PB4 Pull-Down set */
  4442. #define PWR_PDCRB_PD5_Pos (5U)
  4443. #define PWR_PDCRB_PD5_Msk (0x1UL << PWR_PDCRB_PD5_Pos) /*!< 0x00000020 */
  4444. #define PWR_PDCRB_PD5 PWR_PDCRB_PD5_Msk /*!< Pin PB5 Pull-Down set */
  4445. #define PWR_PDCRB_PD6_Pos (6U)
  4446. #define PWR_PDCRB_PD6_Msk (0x1UL << PWR_PDCRB_PD6_Pos) /*!< 0x00000040 */
  4447. #define PWR_PDCRB_PD6 PWR_PDCRB_PD6_Msk /*!< Pin PB6 Pull-Down set */
  4448. #define PWR_PDCRB_PD7_Pos (7U)
  4449. #define PWR_PDCRB_PD7_Msk (0x1UL << PWR_PDCRB_PD7_Pos) /*!< 0x00000080 */
  4450. #define PWR_PDCRB_PD7 PWR_PDCRB_PD7_Msk /*!< Pin PB7 Pull-Down set */
  4451. #define PWR_PDCRB_PD8_Pos (8U)
  4452. #define PWR_PDCRB_PD8_Msk (0x1UL << PWR_PDCRB_PD8_Pos) /*!< 0x00000100 */
  4453. #define PWR_PDCRB_PD8 PWR_PDCRB_PD8_Msk /*!< Pin PB8 Pull-Down set */
  4454. #define PWR_PDCRB_PD9_Pos (9U)
  4455. #define PWR_PDCRB_PD9_Msk (0x1UL << PWR_PDCRB_PD9_Pos) /*!< 0x00000200 */
  4456. #define PWR_PDCRB_PD9 PWR_PDCRB_PD9_Msk /*!< Pin PB9 Pull-Down set */
  4457. #define PWR_PDCRB_PD10_Pos (10U)
  4458. #define PWR_PDCRB_PD10_Msk (0x1UL << PWR_PDCRB_PD10_Pos) /*!< 0x00000400 */
  4459. #define PWR_PDCRB_PD10 PWR_PDCRB_PD10_Msk /*!< Pin PB10 Pull-Down set */
  4460. #define PWR_PDCRB_PD11_Pos (11U)
  4461. #define PWR_PDCRB_PD11_Msk (0x1UL << PWR_PDCRB_PD11_Pos) /*!< 0x00000800 */
  4462. #define PWR_PDCRB_PD11 PWR_PDCRB_PD11_Msk /*!< Pin PB11 Pull-Down set */
  4463. #define PWR_PDCRB_PD12_Pos (12U)
  4464. #define PWR_PDCRB_PD12_Msk (0x1UL << PWR_PDCRB_PD12_Pos) /*!< 0x00001000 */
  4465. #define PWR_PDCRB_PD12 PWR_PDCRB_PD12_Msk /*!< Pin PB12 Pull-Down set */
  4466. #define PWR_PDCRB_PD13_Pos (13U)
  4467. #define PWR_PDCRB_PD13_Msk (0x1UL << PWR_PDCRB_PD13_Pos) /*!< 0x00002000 */
  4468. #define PWR_PDCRB_PD13 PWR_PDCRB_PD13_Msk /*!< Pin PB13 Pull-Down set */
  4469. #define PWR_PDCRB_PD14_Pos (14U)
  4470. #define PWR_PDCRB_PD14_Msk (0x1UL << PWR_PDCRB_PD14_Pos) /*!< 0x00004000 */
  4471. #define PWR_PDCRB_PD14 PWR_PDCRB_PD14_Msk /*!< Pin PB14 Pull-Down set */
  4472. #define PWR_PDCRB_PD15_Pos (15U)
  4473. #define PWR_PDCRB_PD15_Msk (0x1UL << PWR_PDCRB_PD15_Pos) /*!< 0x00008000 */
  4474. #define PWR_PDCRB_PD15 PWR_PDCRB_PD15_Msk /*!< Pin PB15 Pull-Down set */
  4475. /******************** Bit definition for PWR_PUCRC register *****************/
  4476. #define PWR_PUCRC_PU0_Pos (0U)
  4477. #define PWR_PUCRC_PU0_Msk (0x1UL << PWR_PUCRC_PU0_Pos) /*!< 0x00000001 */
  4478. #define PWR_PUCRC_PU0 PWR_PUCRC_PU0_Msk /*!< Pin PC0 Pull-Up set */
  4479. #define PWR_PUCRC_PU1_Pos (1U)
  4480. #define PWR_PUCRC_PU1_Msk (0x1UL << PWR_PUCRC_PU1_Pos) /*!< 0x00000002 */
  4481. #define PWR_PUCRC_PU1 PWR_PUCRC_PU1_Msk /*!< Pin PC1 Pull-Up set */
  4482. #define PWR_PUCRC_PU2_Pos (2U)
  4483. #define PWR_PUCRC_PU2_Msk (0x1UL << PWR_PUCRC_PU2_Pos) /*!< 0x00000004 */
  4484. #define PWR_PUCRC_PU2 PWR_PUCRC_PU2_Msk /*!< Pin PC2 Pull-Up set */
  4485. #define PWR_PUCRC_PU3_Pos (3U)
  4486. #define PWR_PUCRC_PU3_Msk (0x1UL << PWR_PUCRC_PU3_Pos) /*!< 0x00000008 */
  4487. #define PWR_PUCRC_PU3 PWR_PUCRC_PU3_Msk /*!< Pin PC3 Pull-Up set */
  4488. #define PWR_PUCRC_PU4_Pos (4U)
  4489. #define PWR_PUCRC_PU4_Msk (0x1UL << PWR_PUCRC_PU4_Pos) /*!< 0x00000010 */
  4490. #define PWR_PUCRC_PU4 PWR_PUCRC_PU4_Msk /*!< Pin PC4 Pull-Up set */
  4491. #define PWR_PUCRC_PU5_Pos (5U)
  4492. #define PWR_PUCRC_PU5_Msk (0x1UL << PWR_PUCRC_PU5_Pos) /*!< 0x00000020 */
  4493. #define PWR_PUCRC_PU5 PWR_PUCRC_PU5_Msk /*!< Pin PC5 Pull-Up set */
  4494. #define PWR_PUCRC_PU6_Pos (6U)
  4495. #define PWR_PUCRC_PU6_Msk (0x1UL << PWR_PUCRC_PU6_Pos) /*!< 0x00000040 */
  4496. #define PWR_PUCRC_PU6 PWR_PUCRC_PU6_Msk /*!< Pin PC6 Pull-Up set */
  4497. #define PWR_PUCRC_PU7_Pos (7U)
  4498. #define PWR_PUCRC_PU7_Msk (0x1UL << PWR_PUCRC_PU7_Pos) /*!< 0x00000080 */
  4499. #define PWR_PUCRC_PU7 PWR_PUCRC_PU7_Msk /*!< Pin PC7 Pull-Up set */
  4500. #define PWR_PUCRC_PU8_Pos (8U)
  4501. #define PWR_PUCRC_PU8_Msk (0x1UL << PWR_PUCRC_PU8_Pos) /*!< 0x00000100 */
  4502. #define PWR_PUCRC_PU8 PWR_PUCRC_PU8_Msk /*!< Pin PC8 Pull-Up set */
  4503. #define PWR_PUCRC_PU9_Pos (9U)
  4504. #define PWR_PUCRC_PU9_Msk (0x1UL << PWR_PUCRC_PU9_Pos) /*!< 0x00000200 */
  4505. #define PWR_PUCRC_PU9 PWR_PUCRC_PU9_Msk /*!< Pin PC9 Pull-Up set */
  4506. #define PWR_PUCRC_PU10_Pos (10U)
  4507. #define PWR_PUCRC_PU10_Msk (0x1UL << PWR_PUCRC_PU10_Pos) /*!< 0x00000400 */
  4508. #define PWR_PUCRC_PU10 PWR_PUCRC_PU10_Msk /*!< Pin PC10 Pull-Up set */
  4509. #define PWR_PUCRC_PU11_Pos (11U)
  4510. #define PWR_PUCRC_PU11_Msk (0x1UL << PWR_PUCRC_PU11_Pos) /*!< 0x00000800 */
  4511. #define PWR_PUCRC_PU11 PWR_PUCRC_PU11_Msk /*!< Pin PC11 Pull-Up set */
  4512. #define PWR_PUCRC_PU12_Pos (12U)
  4513. #define PWR_PUCRC_PU12_Msk (0x1UL << PWR_PUCRC_PU12_Pos) /*!< 0x00001000 */
  4514. #define PWR_PUCRC_PU12 PWR_PUCRC_PU12_Msk /*!< Pin PC12 Pull-Up set */
  4515. #define PWR_PUCRC_PU13_Pos (13U)
  4516. #define PWR_PUCRC_PU13_Msk (0x1UL << PWR_PUCRC_PU13_Pos) /*!< 0x00002000 */
  4517. #define PWR_PUCRC_PU13 PWR_PUCRC_PU13_Msk /*!< Pin PC13 Pull-Up set */
  4518. #define PWR_PUCRC_PU14_Pos (14U)
  4519. #define PWR_PUCRC_PU14_Msk (0x1UL << PWR_PUCRC_PU14_Pos) /*!< 0x00004000 */
  4520. #define PWR_PUCRC_PU14 PWR_PUCRC_PU14_Msk /*!< Pin PC14 Pull-Up set */
  4521. #define PWR_PUCRC_PU15_Pos (15U)
  4522. #define PWR_PUCRC_PU15_Msk (0x1UL << PWR_PUCRC_PU15_Pos) /*!< 0x00008000 */
  4523. #define PWR_PUCRC_PU15 PWR_PUCRC_PU15_Msk /*!< Pin PC15 Pull-Up set */
  4524. /******************** Bit definition for PWR_PDCRC register *****************/
  4525. #define PWR_PDCRC_PD0_Pos (0U)
  4526. #define PWR_PDCRC_PD0_Msk (0x1UL << PWR_PDCRC_PD0_Pos) /*!< 0x00000001 */
  4527. #define PWR_PDCRC_PD0 PWR_PDCRC_PD0_Msk /*!< Pin PC0 Pull-Down set */
  4528. #define PWR_PDCRC_PD1_Pos (1U)
  4529. #define PWR_PDCRC_PD1_Msk (0x1UL << PWR_PDCRC_PD1_Pos) /*!< 0x00000002 */
  4530. #define PWR_PDCRC_PD1 PWR_PDCRC_PD1_Msk /*!< Pin PC1 Pull-Down set */
  4531. #define PWR_PDCRC_PD2_Pos (2U)
  4532. #define PWR_PDCRC_PD2_Msk (0x1UL << PWR_PDCRC_PD2_Pos) /*!< 0x00000004 */
  4533. #define PWR_PDCRC_PD2 PWR_PDCRC_PD2_Msk /*!< Pin PC2 Pull-Down set */
  4534. #define PWR_PDCRC_PD3_Pos (3U)
  4535. #define PWR_PDCRC_PD3_Msk (0x1UL << PWR_PDCRC_PD3_Pos) /*!< 0x00000008 */
  4536. #define PWR_PDCRC_PD3 PWR_PDCRC_PD3_Msk /*!< Pin PC3 Pull-Down set */
  4537. #define PWR_PDCRC_PD4_Pos (4U)
  4538. #define PWR_PDCRC_PD4_Msk (0x1UL << PWR_PDCRC_PD4_Pos) /*!< 0x00000010 */
  4539. #define PWR_PDCRC_PD4 PWR_PDCRC_PD4_Msk /*!< Pin PC4 Pull-Down set */
  4540. #define PWR_PDCRC_PD5_Pos (5U)
  4541. #define PWR_PDCRC_PD5_Msk (0x1UL << PWR_PDCRC_PD5_Pos) /*!< 0x00000020 */
  4542. #define PWR_PDCRC_PD5 PWR_PDCRC_PD5_Msk /*!< Pin PC5 Pull-Down set */
  4543. #define PWR_PDCRC_PD6_Pos (6U)
  4544. #define PWR_PDCRC_PD6_Msk (0x1UL << PWR_PDCRC_PD6_Pos) /*!< 0x00000040 */
  4545. #define PWR_PDCRC_PD6 PWR_PDCRC_PD6_Msk /*!< Pin PC6 Pull-Down set */
  4546. #define PWR_PDCRC_PD7_Pos (7U)
  4547. #define PWR_PDCRC_PD7_Msk (0x1UL << PWR_PDCRC_PD7_Pos) /*!< 0x00000080 */
  4548. #define PWR_PDCRC_PD7 PWR_PDCRC_PD7_Msk /*!< Pin PC7 Pull-Down set */
  4549. #define PWR_PDCRC_PD8_Pos (8U)
  4550. #define PWR_PDCRC_PD8_Msk (0x1UL << PWR_PDCRC_PD8_Pos) /*!< 0x00000100 */
  4551. #define PWR_PDCRC_PD8 PWR_PDCRC_PD8_Msk /*!< Pin PC8 Pull-Down set */
  4552. #define PWR_PDCRC_PD9_Pos (9U)
  4553. #define PWR_PDCRC_PD9_Msk (0x1UL << PWR_PDCRC_PD9_Pos) /*!< 0x00000200 */
  4554. #define PWR_PDCRC_PD9 PWR_PDCRC_PD9_Msk /*!< Pin PC9 Pull-Down set */
  4555. #define PWR_PDCRC_PD10_Pos (10U)
  4556. #define PWR_PDCRC_PD10_Msk (0x1UL << PWR_PDCRC_PD10_Pos) /*!< 0x00000400 */
  4557. #define PWR_PDCRC_PD10 PWR_PDCRC_PD10_Msk /*!< Pin PC10 Pull-Down set */
  4558. #define PWR_PDCRC_PD11_Pos (11U)
  4559. #define PWR_PDCRC_PD11_Msk (0x1UL << PWR_PDCRC_PD11_Pos) /*!< 0x00000800 */
  4560. #define PWR_PDCRC_PD11 PWR_PDCRC_PD11_Msk /*!< Pin PC11 Pull-Down set */
  4561. #define PWR_PDCRC_PD12_Pos (12U)
  4562. #define PWR_PDCRC_PD12_Msk (0x1UL << PWR_PDCRC_PD12_Pos) /*!< 0x00001000 */
  4563. #define PWR_PDCRC_PD12 PWR_PDCRC_PD12_Msk /*!< Pin PC12 Pull-Down set */
  4564. #define PWR_PDCRC_PD13_Pos (13U)
  4565. #define PWR_PDCRC_PD13_Msk (0x1UL << PWR_PDCRC_PD13_Pos) /*!< 0x00002000 */
  4566. #define PWR_PDCRC_PD13 PWR_PDCRC_PD13_Msk /*!< Pin PC13 Pull-Down set */
  4567. #define PWR_PDCRC_PD14_Pos (14U)
  4568. #define PWR_PDCRC_PD14_Msk (0x1UL << PWR_PDCRC_PD14_Pos) /*!< 0x00004000 */
  4569. #define PWR_PDCRC_PD14 PWR_PDCRC_PD14_Msk /*!< Pin PC14 Pull-Down set */
  4570. #define PWR_PDCRC_PD15_Pos (15U)
  4571. #define PWR_PDCRC_PD15_Msk (0x1UL << PWR_PDCRC_PD15_Pos) /*!< 0x00008000 */
  4572. #define PWR_PDCRC_PD15 PWR_PDCRC_PD15_Msk /*!< Pin PC15 Pull-Down set */
  4573. /******************** Bit definition for PWR_PUCRD register *****************/
  4574. #define PWR_PUCRD_PU0_Pos (0U)
  4575. #define PWR_PUCRD_PU0_Msk (0x1UL << PWR_PUCRD_PU0_Pos) /*!< 0x00000001 */
  4576. #define PWR_PUCRD_PU0 PWR_PUCRD_PU0_Msk /*!< Pin PD0 Pull-Up set */
  4577. #define PWR_PUCRD_PU1_Pos (1U)
  4578. #define PWR_PUCRD_PU1_Msk (0x1UL << PWR_PUCRD_PU1_Pos) /*!< 0x00000002 */
  4579. #define PWR_PUCRD_PU1 PWR_PUCRD_PU1_Msk /*!< Pin PD1 Pull-Up set */
  4580. #define PWR_PUCRD_PU2_Pos (2U)
  4581. #define PWR_PUCRD_PU2_Msk (0x1UL << PWR_PUCRD_PU2_Pos) /*!< 0x00000004 */
  4582. #define PWR_PUCRD_PU2 PWR_PUCRD_PU2_Msk /*!< Pin PD2 Pull-Up set */
  4583. #define PWR_PUCRD_PU3_Pos (3U)
  4584. #define PWR_PUCRD_PU3_Msk (0x1UL << PWR_PUCRD_PU3_Pos) /*!< 0x00000008 */
  4585. #define PWR_PUCRD_PU3 PWR_PUCRD_PU3_Msk /*!< Pin PD3 Pull-Up set */
  4586. #define PWR_PUCRD_PU4_Pos (4U)
  4587. #define PWR_PUCRD_PU4_Msk (0x1UL << PWR_PUCRD_PU4_Pos) /*!< 0x00000010 */
  4588. #define PWR_PUCRD_PU4 PWR_PUCRD_PU4_Msk /*!< Pin PD4 Pull-Up set */
  4589. #define PWR_PUCRD_PU5_Pos (5U)
  4590. #define PWR_PUCRD_PU5_Msk (0x1UL << PWR_PUCRD_PU5_Pos) /*!< 0x00000020 */
  4591. #define PWR_PUCRD_PU5 PWR_PUCRD_PU5_Msk /*!< Pin PD5 Pull-Up set */
  4592. #define PWR_PUCRD_PU6_Pos (6U)
  4593. #define PWR_PUCRD_PU6_Msk (0x1UL << PWR_PUCRD_PU6_Pos) /*!< 0x00000040 */
  4594. #define PWR_PUCRD_PU6 PWR_PUCRD_PU6_Msk /*!< Pin PD6 Pull-Up set */
  4595. #define PWR_PUCRD_PU8_Pos (8U)
  4596. #define PWR_PUCRD_PU8_Msk (0x1UL << PWR_PUCRD_PU8_Pos) /*!< 0x00000100 */
  4597. #define PWR_PUCRD_PU8 PWR_PUCRD_PU8_Msk /*!< Pin PD8 Pull-Up set */
  4598. #define PWR_PUCRD_PU9_Pos (9U)
  4599. #define PWR_PUCRD_PU9_Msk (0x1UL << PWR_PUCRD_PU9_Pos) /*!< 0x00000200 */
  4600. #define PWR_PUCRD_PU9 PWR_PUCRD_PU9_Msk /*!< Pin PD9 Pull-Up set */
  4601. /******************** Bit definition for PWR_PDCRD register *****************/
  4602. #define PWR_PDCRD_PD0_Pos (0U)
  4603. #define PWR_PDCRD_PD0_Msk (0x1UL << PWR_PDCRD_PD0_Pos) /*!< 0x00000001 */
  4604. #define PWR_PDCRD_PD0 PWR_PDCRD_PD0_Msk /*!< Pin PD0 Pull-Down set */
  4605. #define PWR_PDCRD_PD1_Pos (1U)
  4606. #define PWR_PDCRD_PD1_Msk (0x1UL << PWR_PDCRD_PD1_Pos) /*!< 0x00000002 */
  4607. #define PWR_PDCRD_PD1 PWR_PDCRD_PD1_Msk /*!< Pin PD1 Pull-Down set */
  4608. #define PWR_PDCRD_PD2_Pos (2U)
  4609. #define PWR_PDCRD_PD2_Msk (0x1UL << PWR_PDCRD_PD2_Pos) /*!< 0x00000004 */
  4610. #define PWR_PDCRD_PD2 PWR_PDCRD_PD2_Msk /*!< Pin PD2 Pull-Down set */
  4611. #define PWR_PDCRD_PD3_Pos (3U)
  4612. #define PWR_PDCRD_PD3_Msk (0x1UL << PWR_PDCRD_PD3_Pos) /*!< 0x00000008 */
  4613. #define PWR_PDCRD_PD3 PWR_PDCRD_PD3_Msk /*!< Pin PD3 Pull-Down set */
  4614. #define PWR_PDCRD_PD4_Pos (4U)
  4615. #define PWR_PDCRD_PD4_Msk (0x1UL << PWR_PDCRD_PD4_Pos) /*!< 0x00000010 */
  4616. #define PWR_PDCRD_PD4 PWR_PDCRD_PD4_Msk /*!< Pin PD4 Pull-Down set */
  4617. #define PWR_PDCRD_PD5_Pos (5U)
  4618. #define PWR_PDCRD_PD5_Msk (0x1UL << PWR_PDCRD_PD5_Pos) /*!< 0x00000020 */
  4619. #define PWR_PDCRD_PD5 PWR_PDCRD_PD5_Msk /*!< Pin PD5 Pull-Down set */
  4620. #define PWR_PDCRD_PD6_Pos (6U)
  4621. #define PWR_PDCRD_PD6_Msk (0x1UL << PWR_PDCRD_PD6_Pos) /*!< 0x00000040 */
  4622. #define PWR_PDCRD_PD6 PWR_PDCRD_PD6_Msk /*!< Pin PD6 Pull-Down set */
  4623. #define PWR_PDCRD_PD8_Pos (8U)
  4624. #define PWR_PDCRD_PD8_Msk (0x1UL << PWR_PDCRD_PD8_Pos) /*!< 0x00000100 */
  4625. #define PWR_PDCRD_PD8 PWR_PDCRD_PD8_Msk /*!< Pin PD8 Pull-Down set */
  4626. #define PWR_PDCRD_PD9_Pos (9U)
  4627. #define PWR_PDCRD_PD9_Msk (0x1UL << PWR_PDCRD_PD9_Pos) /*!< 0x00000200 */
  4628. #define PWR_PDCRD_PD9 PWR_PDCRD_PD9_Msk /*!< Pin PD9 Pull-Down set */
  4629. /******************** Bit definition for PWR_PUCRF register *****************/
  4630. #define PWR_PUCRF_PU0_Pos (0U)
  4631. #define PWR_PUCRF_PU0_Msk (0x1UL << PWR_PUCRF_PU0_Pos) /*!< 0x00000001 */
  4632. #define PWR_PUCRF_PU0 PWR_PUCRF_PU0_Msk /*!< Pin PF0 Pull-Up set */
  4633. #define PWR_PUCRF_PU1_Pos (1U)
  4634. #define PWR_PUCRF_PU1_Msk (0x1UL << PWR_PUCRF_PU1_Pos) /*!< 0x00000002 */
  4635. #define PWR_PUCRF_PU1 PWR_PUCRF_PU1_Msk /*!< Pin PF1 Pull-Up set */
  4636. #define PWR_PUCRF_PU2_Pos (2U)
  4637. #define PWR_PUCRF_PU2_Msk (0x1UL << PWR_PUCRF_PU2_Pos) /*!< 0x00000004 */
  4638. #define PWR_PUCRF_PU2 PWR_PUCRF_PU2_Msk /*!< Pin PF2 Pull-Up set */
  4639. #define PWR_PUCRF_PU3_Pos (3U)
  4640. #define PWR_PUCRF_PU3_Msk (0x1UL << PWR_PUCRF_PU3_Pos) /*!< 0x00000008 */
  4641. #define PWR_PUCRF_PU3 PWR_PUCRF_PU3_Msk /*!< Pin PF3 Pull-Up set */
  4642. #define PWR_PUCRF_PU4_Pos (4U)
  4643. #define PWR_PUCRF_PU4_Msk (0x1UL << PWR_PUCRF_PU4_Pos) /*!< 0x00000010 */
  4644. #define PWR_PUCRF_PU4 PWR_PUCRF_PU4_Msk /*!< Pin PF4 Pull-Up set */
  4645. /******************** Bit definition for PWR_PDCRF register *****************/
  4646. #define PWR_PDCRF_PD0_Pos (0U)
  4647. #define PWR_PDCRF_PD0_Msk (0x1UL << PWR_PDCRF_PD0_Pos) /*!< 0x00000001 */
  4648. #define PWR_PDCRF_PD0 PWR_PDCRF_PD0_Msk /*!< Pin PF0 Pull-Down set */
  4649. #define PWR_PDCRF_PD1_Pos (1U)
  4650. #define PWR_PDCRF_PD1_Msk (0x1UL << PWR_PDCRF_PD1_Pos) /*!< 0x00000002 */
  4651. #define PWR_PDCRF_PD1 PWR_PDCRF_PD1_Msk /*!< Pin PF1 Pull-Down set */
  4652. #define PWR_PDCRF_PD2_Pos (2U)
  4653. #define PWR_PDCRF_PD2_Msk (0x1UL << PWR_PDCRF_PD2_Pos) /*!< 0x00000004 */
  4654. #define PWR_PDCRF_PD2 PWR_PDCRF_PD2_Msk /*!< Pin PF2 Pull-Down set */
  4655. #define PWR_PDCRF_PD3_Pos (3U)
  4656. #define PWR_PDCRF_PD3_Msk (0x1UL << PWR_PDCRF_PD3_Pos) /*!< 0x00000008 */
  4657. #define PWR_PDCRF_PD3 PWR_PDCRF_PD3_Msk /*!< Pin PF3 Pull-Down set */
  4658. #define PWR_PDCRF_PD4_Pos (4U)
  4659. #define PWR_PDCRF_PD4_Msk (0x1UL << PWR_PDCRF_PD4_Pos) /*!< 0x00000010 */
  4660. #define PWR_PDCRF_PD4 PWR_PDCRF_PD4_Msk /*!< Pin PF4 Pull-Down set */
  4661. /******************************************************************************/
  4662. /* */
  4663. /* Reset and Clock Control */
  4664. /* */
  4665. /******************************************************************************/
  4666. /*
  4667. * @brief Specific device feature definitions (not present on all devices in the STM32G0 serie)
  4668. */
  4669. #define RCC_PLLQ_SUPPORT
  4670. /******************** Bit definition for RCC_CR register *****************/
  4671. #define RCC_CR_HSION_Pos (8U)
  4672. #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000100 */
  4673. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
  4674. #define RCC_CR_HSIKERON_Pos (9U)
  4675. #define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos) /*!< 0x00000200 */
  4676. #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed clock enable for some IPs Kernel */
  4677. #define RCC_CR_HSIRDY_Pos (10U)
  4678. #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */
  4679. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
  4680. #define RCC_CR_HSIDIV_Pos (11U)
  4681. #define RCC_CR_HSIDIV_Msk (0x7UL << RCC_CR_HSIDIV_Pos) /*!< 0x00003800 */
  4682. #define RCC_CR_HSIDIV RCC_CR_HSIDIV_Msk /*!< HSIDIV[13:11] Internal High Speed clock division factor */
  4683. #define RCC_CR_HSIDIV_0 (0x1UL << RCC_CR_HSIDIV_Pos) /*!< 0x00000800 */
  4684. #define RCC_CR_HSIDIV_1 (0x2UL << RCC_CR_HSIDIV_Pos) /*!< 0x00001000 */
  4685. #define RCC_CR_HSIDIV_2 (0x4UL << RCC_CR_HSIDIV_Pos) /*!< 0x00002000 */
  4686. #define RCC_CR_HSEON_Pos (16U)
  4687. #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  4688. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */
  4689. #define RCC_CR_HSERDY_Pos (17U)
  4690. #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  4691. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready */
  4692. #define RCC_CR_HSEBYP_Pos (18U)
  4693. #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  4694. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */
  4695. #define RCC_CR_CSSON_Pos (19U)
  4696. #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
  4697. #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< HSE Clock Security System enable */
  4698. #define RCC_CR_PLLON_Pos (24U)
  4699. #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  4700. #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< System PLL clock enable */
  4701. #define RCC_CR_PLLRDY_Pos (25U)
  4702. #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  4703. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< System PLL clock ready */
  4704. /******************** Bit definition for RCC_ICSCR register ***************/
  4705. /*!< HSICAL configuration */
  4706. #define RCC_ICSCR_HSICAL_Pos (0U)
  4707. #define RCC_ICSCR_HSICAL_Msk (0xFFUL << RCC_ICSCR_HSICAL_Pos) /*!< 0x000000FF */
  4708. #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< HSICAL[7:0] bits */
  4709. #define RCC_ICSCR_HSICAL_0 (0x01UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000001 */
  4710. #define RCC_ICSCR_HSICAL_1 (0x02UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000002 */
  4711. #define RCC_ICSCR_HSICAL_2 (0x04UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000004 */
  4712. #define RCC_ICSCR_HSICAL_3 (0x08UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000008 */
  4713. #define RCC_ICSCR_HSICAL_4 (0x10UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000010 */
  4714. #define RCC_ICSCR_HSICAL_5 (0x20UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000020 */
  4715. #define RCC_ICSCR_HSICAL_6 (0x40UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000040 */
  4716. #define RCC_ICSCR_HSICAL_7 (0x80UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000080 */
  4717. /*!< HSITRIM configuration */
  4718. #define RCC_ICSCR_HSITRIM_Pos (8U)
  4719. #define RCC_ICSCR_HSITRIM_Msk (0x7FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00007F00 */
  4720. #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< HSITRIM[14:8] bits */
  4721. #define RCC_ICSCR_HSITRIM_0 (0x01UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00000100 */
  4722. #define RCC_ICSCR_HSITRIM_1 (0x02UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00000200 */
  4723. #define RCC_ICSCR_HSITRIM_2 (0x04UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00000400 */
  4724. #define RCC_ICSCR_HSITRIM_3 (0x08UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00000800 */
  4725. #define RCC_ICSCR_HSITRIM_4 (0x10UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00001000 */
  4726. #define RCC_ICSCR_HSITRIM_5 (0x20UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00002000 */
  4727. #define RCC_ICSCR_HSITRIM_6 (0x40UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00004000 */
  4728. /******************** Bit definition for RCC_CFGR register ***************/
  4729. /*!< SW configuration */
  4730. #define RCC_CFGR_SW_Pos (0U)
  4731. #define RCC_CFGR_SW_Msk (0x7UL << RCC_CFGR_SW_Pos) /*!< 0x00000007 */
  4732. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[2:0] bits (System clock Switch) */
  4733. #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  4734. #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  4735. #define RCC_CFGR_SW_2 (0x4UL << RCC_CFGR_SW_Pos) /*!< 0x00000004 */
  4736. /*!< SWS configuration */
  4737. #define RCC_CFGR_SWS_Pos (3U)
  4738. #define RCC_CFGR_SWS_Msk (0x7UL << RCC_CFGR_SWS_Pos) /*!< 0x00000038 */
  4739. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[2:0] bits (System Clock Switch Status) */
  4740. #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  4741. #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000010 */
  4742. #define RCC_CFGR_SWS_2 (0x4UL << RCC_CFGR_SWS_Pos) /*!< 0x00000020 */
  4743. #define RCC_CFGR_SWS_HSI (0UL) /*!< HSI used as system clock */
  4744. #define RCC_CFGR_SWS_HSE (0x00000008UL) /*!< HSE used as system clock */
  4745. #define RCC_CFGR_SWS_PLL (0x00000010UL) /*!< PLL used as system clock */
  4746. #define RCC_CFGR_SWS_LSI (0x00000018UL) /*!< LSI used as system clock */
  4747. #define RCC_CFGR_SWS_LSE (0x00000020UL) /*!< LSE used as system clock */
  4748. /*!< HPRE configuration */
  4749. #define RCC_CFGR_HPRE_Pos (8U)
  4750. #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x00000F00 */
  4751. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  4752. #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000100 */
  4753. #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000200 */
  4754. #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000400 */
  4755. #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000800 */
  4756. /*!< PPRE configuration */
  4757. #define RCC_CFGR_PPRE_Pos (12U)
  4758. #define RCC_CFGR_PPRE_Msk (0x7UL << RCC_CFGR_PPRE_Pos) /*!< 0x00007000 */
  4759. #define RCC_CFGR_PPRE RCC_CFGR_PPRE_Msk /*!< PRE1[2:0] bits (APB prescaler) */
  4760. #define RCC_CFGR_PPRE_0 (0x1UL << RCC_CFGR_PPRE_Pos) /*!< 0x00001000 */
  4761. #define RCC_CFGR_PPRE_1 (0x2UL << RCC_CFGR_PPRE_Pos) /*!< 0x00002000 */
  4762. #define RCC_CFGR_PPRE_2 (0x4UL << RCC_CFGR_PPRE_Pos) /*!< 0x00004000 */
  4763. /*!< MCOSEL configuration */
  4764. #define RCC_CFGR_MCOSEL_Pos (24U)
  4765. #define RCC_CFGR_MCOSEL_Msk (0x7UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */
  4766. #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCOSEL [2:0] bits (Clock output selection) */
  4767. #define RCC_CFGR_MCOSEL_0 (0x1UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */
  4768. #define RCC_CFGR_MCOSEL_1 (0x2UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */
  4769. #define RCC_CFGR_MCOSEL_2 (0x4UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */
  4770. /*!< MCO Prescaler configuration */
  4771. #define RCC_CFGR_MCOPRE_Pos (28U)
  4772. #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
  4773. #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler [2:0] */
  4774. #define RCC_CFGR_MCOPRE_0 (0x1UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */
  4775. #define RCC_CFGR_MCOPRE_1 (0x2UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */
  4776. #define RCC_CFGR_MCOPRE_2 (0x4UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */
  4777. /******************** Bit definition for RCC_PLLCFGR register ***************/
  4778. #define RCC_PLLCFGR_PLLSRC_Pos (0U)
  4779. #define RCC_PLLCFGR_PLLSRC_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000003 */
  4780. #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk
  4781. #define RCC_PLLCFGR_PLLSRC_0 (0x1UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000001 */
  4782. #define RCC_PLLCFGR_PLLSRC_1 (0x2UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000002 */
  4783. #define RCC_PLLCFGR_PLLSRC_NONE (0x00000000UL) /*!< No clock sent to PLL */
  4784. #define RCC_PLLCFGR_PLLSRC_HSI_Pos (1U)
  4785. #define RCC_PLLCFGR_PLLSRC_HSI_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_HSI_Pos) /*!< 0x00000002 */
  4786. #define RCC_PLLCFGR_PLLSRC_HSI RCC_PLLCFGR_PLLSRC_HSI_Msk /*!< HSI source clock selected */
  4787. #define RCC_PLLCFGR_PLLSRC_HSE_Pos (0U)
  4788. #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_HSE_Pos) /*!< 0x00000003 */
  4789. #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk /*!< HSE source clock selected */
  4790. #define RCC_PLLCFGR_PLLM_Pos (4U)
  4791. #define RCC_PLLCFGR_PLLM_Msk (0x7UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000070 */
  4792. #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk
  4793. #define RCC_PLLCFGR_PLLM_0 (0x1UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */
  4794. #define RCC_PLLCFGR_PLLM_1 (0x2UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */
  4795. #define RCC_PLLCFGR_PLLM_2 (0x4UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000040 */
  4796. #define RCC_PLLCFGR_PLLN_Pos (8U)
  4797. #define RCC_PLLCFGR_PLLN_Msk (0x7FUL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007F00 */
  4798. #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk
  4799. #define RCC_PLLCFGR_PLLN_0 (0x01UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */
  4800. #define RCC_PLLCFGR_PLLN_1 (0x02UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */
  4801. #define RCC_PLLCFGR_PLLN_2 (0x04UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */
  4802. #define RCC_PLLCFGR_PLLN_3 (0x08UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */
  4803. #define RCC_PLLCFGR_PLLN_4 (0x10UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */
  4804. #define RCC_PLLCFGR_PLLN_5 (0x20UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */
  4805. #define RCC_PLLCFGR_PLLN_6 (0x40UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */
  4806. #define RCC_PLLCFGR_PLLPEN_Pos (16U)
  4807. #define RCC_PLLCFGR_PLLPEN_Msk (0x1UL << RCC_PLLCFGR_PLLPEN_Pos) /*!< 0x00010000 */
  4808. #define RCC_PLLCFGR_PLLPEN RCC_PLLCFGR_PLLPEN_Msk
  4809. #define RCC_PLLCFGR_PLLP_Pos (17U)
  4810. #define RCC_PLLCFGR_PLLP_Msk (0x1FUL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x003E0000 */
  4811. #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk
  4812. #define RCC_PLLCFGR_PLLP_0 (0x01UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */
  4813. #define RCC_PLLCFGR_PLLP_1 (0x02UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00040000 */
  4814. #define RCC_PLLCFGR_PLLP_2 (0x04UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00080000 */
  4815. #define RCC_PLLCFGR_PLLP_3 (0x08UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00100000 */
  4816. #define RCC_PLLCFGR_PLLP_4 (0x10UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00200000 */
  4817. #define RCC_PLLCFGR_PLLQEN_Pos (24U)
  4818. #define RCC_PLLCFGR_PLLQEN_Msk (0x1UL << RCC_PLLCFGR_PLLQEN_Pos) /*!< 0x01000000 */
  4819. #define RCC_PLLCFGR_PLLQEN RCC_PLLCFGR_PLLQEN_Msk
  4820. #define RCC_PLLCFGR_PLLQ_Pos (25U)
  4821. #define RCC_PLLCFGR_PLLQ_Msk (0x7UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x0E000000 */
  4822. #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk
  4823. #define RCC_PLLCFGR_PLLQ_0 (0x1UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x02000000 */
  4824. #define RCC_PLLCFGR_PLLQ_1 (0x2UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x04000000 */
  4825. #define RCC_PLLCFGR_PLLQ_2 (0x4UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x08000000 */
  4826. #define RCC_PLLCFGR_PLLREN_Pos (28U)
  4827. #define RCC_PLLCFGR_PLLREN_Msk (0x1UL << RCC_PLLCFGR_PLLREN_Pos) /*!< 0x10000000 */
  4828. #define RCC_PLLCFGR_PLLREN RCC_PLLCFGR_PLLREN_Msk
  4829. #define RCC_PLLCFGR_PLLR_Pos (29U)
  4830. #define RCC_PLLCFGR_PLLR_Msk (0x7UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0xE0000000 */
  4831. #define RCC_PLLCFGR_PLLR RCC_PLLCFGR_PLLR_Msk
  4832. #define RCC_PLLCFGR_PLLR_0 (0x1UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x20000000 */
  4833. #define RCC_PLLCFGR_PLLR_1 (0x2UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x40000000 */
  4834. #define RCC_PLLCFGR_PLLR_2 (0x4UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x80000000 */
  4835. /******************** Bit definition for RCC_CIER register ******************/
  4836. #define RCC_CIER_LSIRDYIE_Pos (0U)
  4837. #define RCC_CIER_LSIRDYIE_Msk (0x1UL << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */
  4838. #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk
  4839. #define RCC_CIER_LSERDYIE_Pos (1U)
  4840. #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */
  4841. #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk
  4842. #define RCC_CIER_HSIRDYIE_Pos (3U)
  4843. #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */
  4844. #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk
  4845. #define RCC_CIER_HSERDYIE_Pos (4U)
  4846. #define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000010 */
  4847. #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk
  4848. #define RCC_CIER_PLLRDYIE_Pos (5U)
  4849. #define RCC_CIER_PLLRDYIE_Msk (0x1UL << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000020 */
  4850. #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk
  4851. /******************** Bit definition for RCC_CIFR register ******************/
  4852. #define RCC_CIFR_LSIRDYF_Pos (0U)
  4853. #define RCC_CIFR_LSIRDYF_Msk (0x1UL << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */
  4854. #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk
  4855. #define RCC_CIFR_LSERDYF_Pos (1U)
  4856. #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
  4857. #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk
  4858. #define RCC_CIFR_HSIRDYF_Pos (3U)
  4859. #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */
  4860. #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk
  4861. #define RCC_CIFR_HSERDYF_Pos (4U)
  4862. #define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000010 */
  4863. #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk
  4864. #define RCC_CIFR_PLLRDYF_Pos (5U)
  4865. #define RCC_CIFR_PLLRDYF_Msk (0x1UL << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000020 */
  4866. #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk
  4867. #define RCC_CIFR_CSSF_Pos (8U)
  4868. #define RCC_CIFR_CSSF_Msk (0x1UL << RCC_CIFR_CSSF_Pos) /*!< 0x00000100 */
  4869. #define RCC_CIFR_CSSF RCC_CIFR_CSSF_Msk
  4870. #define RCC_CIFR_LSECSSF_Pos (9U)
  4871. #define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */
  4872. #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk
  4873. /******************** Bit definition for RCC_CICR register ******************/
  4874. #define RCC_CICR_LSIRDYC_Pos (0U)
  4875. #define RCC_CICR_LSIRDYC_Msk (0x1UL << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */
  4876. #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk
  4877. #define RCC_CICR_LSERDYC_Pos (1U)
  4878. #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
  4879. #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk
  4880. #define RCC_CICR_HSIRDYC_Pos (3U)
  4881. #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */
  4882. #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk
  4883. #define RCC_CICR_HSERDYC_Pos (4U)
  4884. #define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos) /*!< 0x00000010 */
  4885. #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk
  4886. #define RCC_CICR_PLLRDYC_Pos (5U)
  4887. #define RCC_CICR_PLLRDYC_Msk (0x1UL << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000020 */
  4888. #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk
  4889. #define RCC_CICR_CSSC_Pos (8U)
  4890. #define RCC_CICR_CSSC_Msk (0x1UL << RCC_CICR_CSSC_Pos) /*!< 0x00000100 */
  4891. #define RCC_CICR_CSSC RCC_CICR_CSSC_Msk
  4892. #define RCC_CICR_LSECSSC_Pos (9U)
  4893. #define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */
  4894. #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk
  4895. /******************** Bit definition for RCC_IOPRSTR register ****************/
  4896. #define RCC_IOPRSTR_GPIOARST_Pos (0U)
  4897. #define RCC_IOPRSTR_GPIOARST_Msk (0x1UL << RCC_IOPRSTR_GPIOARST_Pos) /*!< 0x00000001 */
  4898. #define RCC_IOPRSTR_GPIOARST RCC_IOPRSTR_GPIOARST_Msk
  4899. #define RCC_IOPRSTR_GPIOBRST_Pos (1U)
  4900. #define RCC_IOPRSTR_GPIOBRST_Msk (0x1UL << RCC_IOPRSTR_GPIOBRST_Pos) /*!< 0x00000002 */
  4901. #define RCC_IOPRSTR_GPIOBRST RCC_IOPRSTR_GPIOBRST_Msk
  4902. #define RCC_IOPRSTR_GPIOCRST_Pos (2U)
  4903. #define RCC_IOPRSTR_GPIOCRST_Msk (0x1UL << RCC_IOPRSTR_GPIOCRST_Pos) /*!< 0x00000004 */
  4904. #define RCC_IOPRSTR_GPIOCRST RCC_IOPRSTR_GPIOCRST_Msk
  4905. #define RCC_IOPRSTR_GPIODRST_Pos (3U)
  4906. #define RCC_IOPRSTR_GPIODRST_Msk (0x1UL << RCC_IOPRSTR_GPIODRST_Pos) /*!< 0x00000008 */
  4907. #define RCC_IOPRSTR_GPIODRST RCC_IOPRSTR_GPIODRST_Msk
  4908. #define RCC_IOPRSTR_GPIOFRST_Pos (5U)
  4909. #define RCC_IOPRSTR_GPIOFRST_Msk (0x1UL << RCC_IOPRSTR_GPIOFRST_Pos) /*!< 0x00000020 */
  4910. #define RCC_IOPRSTR_GPIOFRST RCC_IOPRSTR_GPIOFRST_Msk
  4911. /******************** Bit definition for RCC_AHBRSTR register ***************/
  4912. #define RCC_AHBRSTR_DMA1RST_Pos (0U)
  4913. #define RCC_AHBRSTR_DMA1RST_Msk (0x1UL << RCC_AHBRSTR_DMA1RST_Pos) /*!< 0x00000001 */
  4914. #define RCC_AHBRSTR_DMA1RST RCC_AHBRSTR_DMA1RST_Msk
  4915. #define RCC_AHBRSTR_FLASHRST_Pos (8U)
  4916. #define RCC_AHBRSTR_FLASHRST_Msk (0x1UL << RCC_AHBRSTR_FLASHRST_Pos) /*!< 0x00000100 */
  4917. #define RCC_AHBRSTR_FLASHRST RCC_AHBRSTR_FLASHRST_Msk
  4918. #define RCC_AHBRSTR_CRCRST_Pos (12U)
  4919. #define RCC_AHBRSTR_CRCRST_Msk (0x1UL << RCC_AHBRSTR_CRCRST_Pos) /*!< 0x00001000 */
  4920. #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk
  4921. #define RCC_AHBRSTR_AESRST_Pos (16U)
  4922. #define RCC_AHBRSTR_AESRST_Msk (0x1UL << RCC_AHBRSTR_AESRST_Pos) /*!< 0x00010000 */
  4923. #define RCC_AHBRSTR_AESRST RCC_AHBRSTR_AESRST_Msk
  4924. #define RCC_AHBRSTR_RNGRST_Pos (18U)
  4925. #define RCC_AHBRSTR_RNGRST_Msk (0x1UL << RCC_AHBRSTR_RNGRST_Pos) /*!< 0x00040000 */
  4926. #define RCC_AHBRSTR_RNGRST RCC_AHBRSTR_RNGRST_Msk
  4927. /******************** Bit definition for RCC_APBRSTR1 register **************/
  4928. #define RCC_APBRSTR1_TIM2RST_Pos (0U)
  4929. #define RCC_APBRSTR1_TIM2RST_Msk (0x1UL << RCC_APBRSTR1_TIM2RST_Pos) /*!< 0x00000001 */
  4930. #define RCC_APBRSTR1_TIM2RST RCC_APBRSTR1_TIM2RST_Msk
  4931. #define RCC_APBRSTR1_TIM3RST_Pos (1U)
  4932. #define RCC_APBRSTR1_TIM3RST_Msk (0x1UL << RCC_APBRSTR1_TIM3RST_Pos) /*!< 0x00000002 */
  4933. #define RCC_APBRSTR1_TIM3RST RCC_APBRSTR1_TIM3RST_Msk
  4934. #define RCC_APBRSTR1_TIM6RST_Pos (4U)
  4935. #define RCC_APBRSTR1_TIM6RST_Msk (0x1UL << RCC_APBRSTR1_TIM6RST_Pos) /*!< 0x00000010 */
  4936. #define RCC_APBRSTR1_TIM6RST RCC_APBRSTR1_TIM6RST_Msk
  4937. #define RCC_APBRSTR1_TIM7RST_Pos (5U)
  4938. #define RCC_APBRSTR1_TIM7RST_Msk (0x1UL << RCC_APBRSTR1_TIM7RST_Pos) /*!< 0x00000020 */
  4939. #define RCC_APBRSTR1_TIM7RST RCC_APBRSTR1_TIM7RST_Msk
  4940. #define RCC_APBRSTR1_SPI2RST_Pos (14U)
  4941. #define RCC_APBRSTR1_SPI2RST_Msk (0x1UL << RCC_APBRSTR1_SPI2RST_Pos) /*!< 0x00004000 */
  4942. #define RCC_APBRSTR1_SPI2RST RCC_APBRSTR1_SPI2RST_Msk
  4943. #define RCC_APBRSTR1_USART2RST_Pos (17U)
  4944. #define RCC_APBRSTR1_USART2RST_Msk (0x1UL << RCC_APBRSTR1_USART2RST_Pos) /*!< 0x00020000 */
  4945. #define RCC_APBRSTR1_USART2RST RCC_APBRSTR1_USART2RST_Msk
  4946. #define RCC_APBRSTR1_USART3RST_Pos (18U)
  4947. #define RCC_APBRSTR1_USART3RST_Msk (0x1UL << RCC_APBRSTR1_USART3RST_Pos) /*!< 0x00040000 */
  4948. #define RCC_APBRSTR1_USART3RST RCC_APBRSTR1_USART3RST_Msk
  4949. #define RCC_APBRSTR1_USART4RST_Pos (19U)
  4950. #define RCC_APBRSTR1_USART4RST_Msk (0x1UL << RCC_APBRSTR1_USART4RST_Pos) /*!< 0x00080000 */
  4951. #define RCC_APBRSTR1_USART4RST RCC_APBRSTR1_USART4RST_Msk
  4952. #define RCC_APBRSTR1_LPUART1RST_Pos (20U)
  4953. #define RCC_APBRSTR1_LPUART1RST_Msk (0x1UL << RCC_APBRSTR1_LPUART1RST_Pos) /*!< 0x00100000 */
  4954. #define RCC_APBRSTR1_LPUART1RST RCC_APBRSTR1_LPUART1RST_Msk
  4955. #define RCC_APBRSTR1_I2C1RST_Pos (21U)
  4956. #define RCC_APBRSTR1_I2C1RST_Msk (0x1UL << RCC_APBRSTR1_I2C1RST_Pos) /*!< 0x00200000 */
  4957. #define RCC_APBRSTR1_I2C1RST RCC_APBRSTR1_I2C1RST_Msk
  4958. #define RCC_APBRSTR1_I2C2RST_Pos (22U)
  4959. #define RCC_APBRSTR1_I2C2RST_Msk (0x1UL << RCC_APBRSTR1_I2C2RST_Pos) /*!< 0x00400000 */
  4960. #define RCC_APBRSTR1_I2C2RST RCC_APBRSTR1_I2C2RST_Msk
  4961. #define RCC_APBRSTR1_CECRST_Pos (24U)
  4962. #define RCC_APBRSTR1_CECRST_Msk (0x1UL << RCC_APBRSTR1_CECRST_Pos) /*!< 0x01000000 */
  4963. #define RCC_APBRSTR1_CECRST RCC_APBRSTR1_CECRST_Msk
  4964. #define RCC_APBRSTR1_UCPD1RST_Pos (25U)
  4965. #define RCC_APBRSTR1_UCPD1RST_Msk (0x1UL << RCC_APBRSTR1_UCPD1RST_Pos) /*!< 0x02000000 */
  4966. #define RCC_APBRSTR1_UCPD1RST RCC_APBRSTR1_UCPD1RST_Msk
  4967. #define RCC_APBRSTR1_UCPD2RST_Pos (26U)
  4968. #define RCC_APBRSTR1_UCPD2RST_Msk (0x1UL << RCC_APBRSTR1_UCPD2RST_Pos) /*!< 0x04000000 */
  4969. #define RCC_APBRSTR1_UCPD2RST RCC_APBRSTR1_UCPD2RST_Msk
  4970. #define RCC_APBRSTR1_DBGRST_Pos (27U)
  4971. #define RCC_APBRSTR1_DBGRST_Msk (0x1UL << RCC_APBRSTR1_DBGRST_Pos) /*!< 0x08000000 */
  4972. #define RCC_APBRSTR1_DBGRST RCC_APBRSTR1_DBGRST_Msk
  4973. #define RCC_APBRSTR1_PWRRST_Pos (28U)
  4974. #define RCC_APBRSTR1_PWRRST_Msk (0x1UL << RCC_APBRSTR1_PWRRST_Pos) /*!< 0x10000000 */
  4975. #define RCC_APBRSTR1_PWRRST RCC_APBRSTR1_PWRRST_Msk
  4976. #define RCC_APBRSTR1_DAC1RST_Pos (29U)
  4977. #define RCC_APBRSTR1_DAC1RST_Msk (0x1UL << RCC_APBRSTR1_DAC1RST_Pos) /*!< 0x20000000 */
  4978. #define RCC_APBRSTR1_DAC1RST RCC_APBRSTR1_DAC1RST_Msk
  4979. #define RCC_APBRSTR1_LPTIM2RST_Pos (30U)
  4980. #define RCC_APBRSTR1_LPTIM2RST_Msk (0x1UL << RCC_APBRSTR1_LPTIM2RST_Pos) /*!< 0x40000000 */
  4981. #define RCC_APBRSTR1_LPTIM2RST RCC_APBRSTR1_LPTIM2RST_Msk
  4982. #define RCC_APBRSTR1_LPTIM1RST_Pos (31U)
  4983. #define RCC_APBRSTR1_LPTIM1RST_Msk (0x1UL << RCC_APBRSTR1_LPTIM1RST_Pos) /*!< 0x80000000 */
  4984. #define RCC_APBRSTR1_LPTIM1RST RCC_APBRSTR1_LPTIM1RST_Msk
  4985. /******************** Bit definition for RCC_APBRSTR2 register **************/
  4986. #define RCC_APBRSTR2_SYSCFGRST_Pos (0U)
  4987. #define RCC_APBRSTR2_SYSCFGRST_Msk (0x1UL << RCC_APBRSTR2_SYSCFGRST_Pos) /*!< 0x00000001 */
  4988. #define RCC_APBRSTR2_SYSCFGRST RCC_APBRSTR2_SYSCFGRST_Msk
  4989. #define RCC_APBRSTR2_TIM1RST_Pos (11U)
  4990. #define RCC_APBRSTR2_TIM1RST_Msk (0x1UL << RCC_APBRSTR2_TIM1RST_Pos) /*!< 0x00000800 */
  4991. #define RCC_APBRSTR2_TIM1RST RCC_APBRSTR2_TIM1RST_Msk
  4992. #define RCC_APBRSTR2_SPI1RST_Pos (12U)
  4993. #define RCC_APBRSTR2_SPI1RST_Msk (0x1UL << RCC_APBRSTR2_SPI1RST_Pos) /*!< 0x00001000 */
  4994. #define RCC_APBRSTR2_SPI1RST RCC_APBRSTR2_SPI1RST_Msk
  4995. #define RCC_APBRSTR2_USART1RST_Pos (14U)
  4996. #define RCC_APBRSTR2_USART1RST_Msk (0x1UL << RCC_APBRSTR2_USART1RST_Pos) /*!< 0x00004000 */
  4997. #define RCC_APBRSTR2_USART1RST RCC_APBRSTR2_USART1RST_Msk
  4998. #define RCC_APBRSTR2_TIM14RST_Pos (15U)
  4999. #define RCC_APBRSTR2_TIM14RST_Msk (0x1UL << RCC_APBRSTR2_TIM14RST_Pos) /*!< 0x00008000 */
  5000. #define RCC_APBRSTR2_TIM14RST RCC_APBRSTR2_TIM14RST_Msk
  5001. #define RCC_APBRSTR2_TIM15RST_Pos (16U)
  5002. #define RCC_APBRSTR2_TIM15RST_Msk (0x1UL << RCC_APBRSTR2_TIM15RST_Pos) /*!< 0x00010000 */
  5003. #define RCC_APBRSTR2_TIM15RST RCC_APBRSTR2_TIM15RST_Msk
  5004. #define RCC_APBRSTR2_TIM16RST_Pos (17U)
  5005. #define RCC_APBRSTR2_TIM16RST_Msk (0x1UL << RCC_APBRSTR2_TIM16RST_Pos) /*!< 0x00020000 */
  5006. #define RCC_APBRSTR2_TIM16RST RCC_APBRSTR2_TIM16RST_Msk
  5007. #define RCC_APBRSTR2_TIM17RST_Pos (18U)
  5008. #define RCC_APBRSTR2_TIM17RST_Msk (0x1UL << RCC_APBRSTR2_TIM17RST_Pos) /*!< 0x00040000 */
  5009. #define RCC_APBRSTR2_TIM17RST RCC_APBRSTR2_TIM17RST_Msk
  5010. #define RCC_APBRSTR2_ADCRST_Pos (20U)
  5011. #define RCC_APBRSTR2_ADCRST_Msk (0x1UL << RCC_APBRSTR2_ADCRST_Pos) /*!< 0x00100000 */
  5012. #define RCC_APBRSTR2_ADCRST RCC_APBRSTR2_ADCRST_Msk
  5013. /******************** Bit definition for RCC_IOPENR register ****************/
  5014. #define RCC_IOPENR_GPIOAEN_Pos (0U)
  5015. #define RCC_IOPENR_GPIOAEN_Msk (0x1UL << RCC_IOPENR_GPIOAEN_Pos) /*!< 0x00000001 */
  5016. #define RCC_IOPENR_GPIOAEN RCC_IOPENR_GPIOAEN_Msk
  5017. #define RCC_IOPENR_GPIOBEN_Pos (1U)
  5018. #define RCC_IOPENR_GPIOBEN_Msk (0x1UL << RCC_IOPENR_GPIOBEN_Pos) /*!< 0x00000002 */
  5019. #define RCC_IOPENR_GPIOBEN RCC_IOPENR_GPIOBEN_Msk
  5020. #define RCC_IOPENR_GPIOCEN_Pos (2U)
  5021. #define RCC_IOPENR_GPIOCEN_Msk (0x1UL << RCC_IOPENR_GPIOCEN_Pos) /*!< 0x00000004 */
  5022. #define RCC_IOPENR_GPIOCEN RCC_IOPENR_GPIOCEN_Msk
  5023. #define RCC_IOPENR_GPIODEN_Pos (3U)
  5024. #define RCC_IOPENR_GPIODEN_Msk (0x1UL << RCC_IOPENR_GPIODEN_Pos) /*!< 0x00000008 */
  5025. #define RCC_IOPENR_GPIODEN RCC_IOPENR_GPIODEN_Msk
  5026. #define RCC_IOPENR_GPIOFEN_Pos (5U)
  5027. #define RCC_IOPENR_GPIOFEN_Msk (0x1UL << RCC_IOPENR_GPIOFEN_Pos) /*!< 0x00000020 */
  5028. #define RCC_IOPENR_GPIOFEN RCC_IOPENR_GPIOFEN_Msk
  5029. /******************** Bit definition for RCC_AHBENR register ****************/
  5030. #define RCC_AHBENR_DMA1EN_Pos (0U)
  5031. #define RCC_AHBENR_DMA1EN_Msk (0x1UL << RCC_AHBENR_DMA1EN_Pos) /*!< 0x00000001 */
  5032. #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk
  5033. #define RCC_AHBENR_FLASHEN_Pos (8U)
  5034. #define RCC_AHBENR_FLASHEN_Msk (0x1UL << RCC_AHBENR_FLASHEN_Pos) /*!< 0x00000100 */
  5035. #define RCC_AHBENR_FLASHEN RCC_AHBENR_FLASHEN_Msk
  5036. #define RCC_AHBENR_CRCEN_Pos (12U)
  5037. #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos) /*!< 0x00001000 */
  5038. #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk
  5039. #define RCC_AHBENR_AESEN_Pos (16U)
  5040. #define RCC_AHBENR_AESEN_Msk (0x1UL << RCC_AHBENR_AESEN_Pos) /*!< 0x00010000 */
  5041. #define RCC_AHBENR_AESEN RCC_AHBENR_AESEN_Msk
  5042. #define RCC_AHBENR_RNGEN_Pos (18U)
  5043. #define RCC_AHBENR_RNGEN_Msk (0x1UL << RCC_AHBENR_RNGEN_Pos) /*!< 0x00040000 */
  5044. #define RCC_AHBENR_RNGEN RCC_AHBENR_RNGEN_Msk
  5045. /******************** Bit definition for RCC_APBENR1 register ***************/
  5046. #define RCC_APBENR1_TIM2EN_Pos (0U)
  5047. #define RCC_APBENR1_TIM2EN_Msk (0x1UL << RCC_APBENR1_TIM2EN_Pos) /*!< 0x00000001 */
  5048. #define RCC_APBENR1_TIM2EN RCC_APBENR1_TIM2EN_Msk
  5049. #define RCC_APBENR1_TIM3EN_Pos (1U)
  5050. #define RCC_APBENR1_TIM3EN_Msk (0x1UL << RCC_APBENR1_TIM3EN_Pos) /*!< 0x00000002 */
  5051. #define RCC_APBENR1_TIM3EN RCC_APBENR1_TIM3EN_Msk
  5052. #define RCC_APBENR1_TIM6EN_Pos (4U)
  5053. #define RCC_APBENR1_TIM6EN_Msk (0x1UL << RCC_APBENR1_TIM6EN_Pos) /*!< 0x00000010 */
  5054. #define RCC_APBENR1_TIM6EN RCC_APBENR1_TIM6EN_Msk
  5055. #define RCC_APBENR1_TIM7EN_Pos (5U)
  5056. #define RCC_APBENR1_TIM7EN_Msk (0x1UL << RCC_APBENR1_TIM7EN_Pos) /*!< 0x00000020 */
  5057. #define RCC_APBENR1_TIM7EN RCC_APBENR1_TIM7EN_Msk
  5058. #define RCC_APBENR1_RTCAPBEN_Pos (10U)
  5059. #define RCC_APBENR1_RTCAPBEN_Msk (0x1UL << RCC_APBENR1_RTCAPBEN_Pos) /*!< 0x00000400 */
  5060. #define RCC_APBENR1_RTCAPBEN RCC_APBENR1_RTCAPBEN_Msk
  5061. #define RCC_APBENR1_WWDGEN_Pos (11U)
  5062. #define RCC_APBENR1_WWDGEN_Msk (0x1UL << RCC_APBENR1_WWDGEN_Pos) /*!< 0x00000800 */
  5063. #define RCC_APBENR1_WWDGEN RCC_APBENR1_WWDGEN_Msk
  5064. #define RCC_APBENR1_SPI2EN_Pos (14U)
  5065. #define RCC_APBENR1_SPI2EN_Msk (0x1UL << RCC_APBENR1_SPI2EN_Pos) /*!< 0x00004000 */
  5066. #define RCC_APBENR1_SPI2EN RCC_APBENR1_SPI2EN_Msk
  5067. #define RCC_APBENR1_USART2EN_Pos (17U)
  5068. #define RCC_APBENR1_USART2EN_Msk (0x1UL << RCC_APBENR1_USART2EN_Pos) /*!< 0x00020000 */
  5069. #define RCC_APBENR1_USART2EN RCC_APBENR1_USART2EN_Msk
  5070. #define RCC_APBENR1_USART3EN_Pos (18U)
  5071. #define RCC_APBENR1_USART3EN_Msk (0x1UL << RCC_APBENR1_USART3EN_Pos) /*!< 0x00040000 */
  5072. #define RCC_APBENR1_USART3EN RCC_APBENR1_USART3EN_Msk
  5073. #define RCC_APBENR1_USART4EN_Pos (19U)
  5074. #define RCC_APBENR1_USART4EN_Msk (0x1UL << RCC_APBENR1_USART4EN_Pos) /*!< 0x00080000 */
  5075. #define RCC_APBENR1_USART4EN RCC_APBENR1_USART4EN_Msk
  5076. #define RCC_APBENR1_LPUART1EN_Pos (20U)
  5077. #define RCC_APBENR1_LPUART1EN_Msk (0x1UL << RCC_APBENR1_LPUART1EN_Pos) /*!< 0x00100000 */
  5078. #define RCC_APBENR1_LPUART1EN RCC_APBENR1_LPUART1EN_Msk
  5079. #define RCC_APBENR1_I2C1EN_Pos (21U)
  5080. #define RCC_APBENR1_I2C1EN_Msk (0x1UL << RCC_APBENR1_I2C1EN_Pos) /*!< 0x00200000 */
  5081. #define RCC_APBENR1_I2C1EN RCC_APBENR1_I2C1EN_Msk
  5082. #define RCC_APBENR1_I2C2EN_Pos (22U)
  5083. #define RCC_APBENR1_I2C2EN_Msk (0x1UL << RCC_APBENR1_I2C2EN_Pos) /*!< 0x00400000 */
  5084. #define RCC_APBENR1_I2C2EN RCC_APBENR1_I2C2EN_Msk
  5085. #define RCC_APBENR1_CECEN_Pos (24U)
  5086. #define RCC_APBENR1_CECEN_Msk (0x1UL << RCC_APBENR1_CECEN_Pos) /*!< 0x01000000 */
  5087. #define RCC_APBENR1_CECEN RCC_APBENR1_CECEN_Msk
  5088. #define RCC_APBENR1_UCPD1EN_Pos (25U)
  5089. #define RCC_APBENR1_UCPD1EN_Msk (0x1UL << RCC_APBENR1_UCPD1EN_Pos) /*!< 0x02000000 */
  5090. #define RCC_APBENR1_UCPD1EN RCC_APBENR1_UCPD1EN_Msk
  5091. #define RCC_APBENR1_UCPD2EN_Pos (26U)
  5092. #define RCC_APBENR1_UCPD2EN_Msk (0x1UL << RCC_APBENR1_UCPD2EN_Pos) /*!< 0x04000000 */
  5093. #define RCC_APBENR1_UCPD2EN RCC_APBENR1_UCPD2EN_Msk
  5094. #define RCC_APBENR1_DBGEN_Pos (27U)
  5095. #define RCC_APBENR1_DBGEN_Msk (0x1UL << RCC_APBENR1_DBGEN_Pos) /*!< 0x08000000 */
  5096. #define RCC_APBENR1_DBGEN RCC_APBENR1_DBGEN_Msk
  5097. #define RCC_APBENR1_PWREN_Pos (28U)
  5098. #define RCC_APBENR1_PWREN_Msk (0x1UL << RCC_APBENR1_PWREN_Pos) /*!< 0x10000000 */
  5099. #define RCC_APBENR1_PWREN RCC_APBENR1_PWREN_Msk
  5100. #define RCC_APBENR1_DAC1EN_Pos (29U)
  5101. #define RCC_APBENR1_DAC1EN_Msk (0x1UL << RCC_APBENR1_DAC1EN_Pos) /*!< 0x20000000 */
  5102. #define RCC_APBENR1_DAC1EN RCC_APBENR1_DAC1EN_Msk
  5103. #define RCC_APBENR1_LPTIM2EN_Pos (30U)
  5104. #define RCC_APBENR1_LPTIM2EN_Msk (0x1UL << RCC_APBENR1_LPTIM2EN_Pos) /*!< 0x40000000 */
  5105. #define RCC_APBENR1_LPTIM2EN RCC_APBENR1_LPTIM2EN_Msk
  5106. #define RCC_APBENR1_LPTIM1EN_Pos (31U)
  5107. #define RCC_APBENR1_LPTIM1EN_Msk (0x1UL << RCC_APBENR1_LPTIM1EN_Pos) /*!< 0x80000000 */
  5108. #define RCC_APBENR1_LPTIM1EN RCC_APBENR1_LPTIM1EN_Msk
  5109. /******************** Bit definition for RCC_APBENR2 register **************/
  5110. #define RCC_APBENR2_SYSCFGEN_Pos (0U)
  5111. #define RCC_APBENR2_SYSCFGEN_Msk (0x1UL << RCC_APBENR2_SYSCFGEN_Pos) /*!< 0x00000001 */
  5112. #define RCC_APBENR2_SYSCFGEN RCC_APBENR2_SYSCFGEN_Msk
  5113. #define RCC_APBENR2_TIM1EN_Pos (11U)
  5114. #define RCC_APBENR2_TIM1EN_Msk (0x1UL << RCC_APBENR2_TIM1EN_Pos) /*!< 0x00000800 */
  5115. #define RCC_APBENR2_TIM1EN RCC_APBENR2_TIM1EN_Msk
  5116. #define RCC_APBENR2_SPI1EN_Pos (12U)
  5117. #define RCC_APBENR2_SPI1EN_Msk (0x1UL << RCC_APBENR2_SPI1EN_Pos) /*!< 0x00001000 */
  5118. #define RCC_APBENR2_SPI1EN RCC_APBENR2_SPI1EN_Msk
  5119. #define RCC_APBENR2_USART1EN_Pos (14U)
  5120. #define RCC_APBENR2_USART1EN_Msk (0x1UL << RCC_APBENR2_USART1EN_Pos) /*!< 0x00004000 */
  5121. #define RCC_APBENR2_USART1EN RCC_APBENR2_USART1EN_Msk
  5122. #define RCC_APBENR2_TIM14EN_Pos (15U)
  5123. #define RCC_APBENR2_TIM14EN_Msk (0x1UL << RCC_APBENR2_TIM14EN_Pos) /*!< 0x00008000 */
  5124. #define RCC_APBENR2_TIM14EN RCC_APBENR2_TIM14EN_Msk
  5125. #define RCC_APBENR2_TIM15EN_Pos (16U)
  5126. #define RCC_APBENR2_TIM15EN_Msk (0x1UL << RCC_APBENR2_TIM15EN_Pos) /*!< 0x00010000 */
  5127. #define RCC_APBENR2_TIM15EN RCC_APBENR2_TIM15EN_Msk
  5128. #define RCC_APBENR2_TIM16EN_Pos (17U)
  5129. #define RCC_APBENR2_TIM16EN_Msk (0x1UL << RCC_APBENR2_TIM16EN_Pos) /*!< 0x00020000 */
  5130. #define RCC_APBENR2_TIM16EN RCC_APBENR2_TIM16EN_Msk
  5131. #define RCC_APBENR2_TIM17EN_Pos (18U)
  5132. #define RCC_APBENR2_TIM17EN_Msk (0x1UL << RCC_APBENR2_TIM17EN_Pos) /*!< 0x00040000 */
  5133. #define RCC_APBENR2_TIM17EN RCC_APBENR2_TIM17EN_Msk
  5134. #define RCC_APBENR2_ADCEN_Pos (20U)
  5135. #define RCC_APBENR2_ADCEN_Msk (0x1UL << RCC_APBENR2_ADCEN_Pos) /*!< 0x00100000 */
  5136. #define RCC_APBENR2_ADCEN RCC_APBENR2_ADCEN_Msk
  5137. /******************** Bit definition for RCC_IOPSMENR register *************/
  5138. #define RCC_IOPSMENR_GPIOASMEN_Pos (0U)
  5139. #define RCC_IOPSMENR_GPIOASMEN_Msk (0x1UL << RCC_IOPSMENR_GPIOASMEN_Pos) /*!< 0x00000001 */
  5140. #define RCC_IOPSMENR_GPIOASMEN RCC_IOPSMENR_GPIOASMEN_Msk
  5141. #define RCC_IOPSMENR_GPIOBSMEN_Pos (1U)
  5142. #define RCC_IOPSMENR_GPIOBSMEN_Msk (0x1UL << RCC_IOPSMENR_GPIOBSMEN_Pos) /*!< 0x00000002 */
  5143. #define RCC_IOPSMENR_GPIOBSMEN RCC_IOPSMENR_GPIOBSMEN_Msk
  5144. #define RCC_IOPSMENR_GPIOCSMEN_Pos (2U)
  5145. #define RCC_IOPSMENR_GPIOCSMEN_Msk (0x1UL << RCC_IOPSMENR_GPIOCSMEN_Pos) /*!< 0x00000004 */
  5146. #define RCC_IOPSMENR_GPIOCSMEN RCC_IOPSMENR_GPIOCSMEN_Msk
  5147. #define RCC_IOPSMENR_GPIODSMEN_Pos (3U)
  5148. #define RCC_IOPSMENR_GPIODSMEN_Msk (0x1UL << RCC_IOPSMENR_GPIODSMEN_Pos) /*!< 0x00000008 */
  5149. #define RCC_IOPSMENR_GPIODSMEN RCC_IOPSMENR_GPIODSMEN_Msk
  5150. #define RCC_IOPSMENR_GPIOFSMEN_Pos (5U)
  5151. #define RCC_IOPSMENR_GPIOFSMEN_Msk (0x1UL << RCC_IOPSMENR_GPIOFSMEN_Pos) /*!< 0x00000020 */
  5152. #define RCC_IOPSMENR_GPIOFSMEN RCC_IOPSMENR_GPIOFSMEN_Msk
  5153. /******************** Bit definition for RCC_AHBSMENR register *************/
  5154. #define RCC_AHBSMENR_DMA1SMEN_Pos (0U)
  5155. #define RCC_AHBSMENR_DMA1SMEN_Msk (0x1UL << RCC_AHBSMENR_DMA1SMEN_Pos) /*!< 0x00000001 */
  5156. #define RCC_AHBSMENR_DMA1SMEN RCC_AHBSMENR_DMA1SMEN_Msk
  5157. #define RCC_AHBSMENR_FLASHSMEN_Pos (8U)
  5158. #define RCC_AHBSMENR_FLASHSMEN_Msk (0x1UL << RCC_AHBSMENR_FLASHSMEN_Pos) /*!< 0x00000100 */
  5159. #define RCC_AHBSMENR_FLASHSMEN RCC_AHBSMENR_FLASHSMEN_Msk
  5160. #define RCC_AHBSMENR_SRAMSMEN_Pos (9U)
  5161. #define RCC_AHBSMENR_SRAMSMEN_Msk (0x1UL << RCC_AHBSMENR_SRAMSMEN_Pos) /*!< 0x00000200 */
  5162. #define RCC_AHBSMENR_SRAMSMEN RCC_AHBSMENR_SRAMSMEN_Msk
  5163. #define RCC_AHBSMENR_CRCSMEN_Pos (12U)
  5164. #define RCC_AHBSMENR_CRCSMEN_Msk (0x1UL << RCC_AHBSMENR_CRCSMEN_Pos) /*!< 0x00001000 */
  5165. #define RCC_AHBSMENR_CRCSMEN RCC_AHBSMENR_CRCSMEN_Msk
  5166. #define RCC_AHBSMENR_AESSMEN_Pos (16U)
  5167. #define RCC_AHBSMENR_AESSMEN_Msk (0x1UL << RCC_AHBSMENR_AESSMEN_Pos) /*!< 0x00010000 */
  5168. #define RCC_AHBSMENR_AESSMEN RCC_AHBSMENR_AESSMEN_Msk
  5169. #define RCC_AHBSMENR_RNGSMEN_Pos (18U)
  5170. #define RCC_AHBSMENR_RNGSMEN_Msk (0x1UL << RCC_AHBSMENR_RNGSMEN_Pos) /*!< 0x00040000 */
  5171. #define RCC_AHBSMENR_RNGSMEN RCC_AHBSMENR_RNGSMEN_Msk
  5172. /******************** Bit definition for RCC_APBSMENR1 register *************/
  5173. #define RCC_APBSMENR1_TIM2SMEN_Pos (0U)
  5174. #define RCC_APBSMENR1_TIM2SMEN_Msk (0x1UL << RCC_APBSMENR1_TIM2SMEN_Pos) /*!< 0x00000001 */
  5175. #define RCC_APBSMENR1_TIM2SMEN RCC_APBSMENR1_TIM2SMEN_Msk
  5176. #define RCC_APBSMENR1_TIM3SMEN_Pos (1U)
  5177. #define RCC_APBSMENR1_TIM3SMEN_Msk (0x1UL << RCC_APBSMENR1_TIM3SMEN_Pos) /*!< 0x00000002 */
  5178. #define RCC_APBSMENR1_TIM3SMEN RCC_APBSMENR1_TIM3SMEN_Msk
  5179. #define RCC_APBSMENR1_TIM6SMEN_Pos (4U)
  5180. #define RCC_APBSMENR1_TIM6SMEN_Msk (0x1UL << RCC_APBSMENR1_TIM6SMEN_Pos) /*!< 0x00000010 */
  5181. #define RCC_APBSMENR1_TIM6SMEN RCC_APBSMENR1_TIM6SMEN_Msk
  5182. #define RCC_APBSMENR1_TIM7SMEN_Pos (5U)
  5183. #define RCC_APBSMENR1_TIM7SMEN_Msk (0x1UL << RCC_APBSMENR1_TIM7SMEN_Pos) /*!< 0x00000020 */
  5184. #define RCC_APBSMENR1_TIM7SMEN RCC_APBSMENR1_TIM7SMEN_Msk
  5185. #define RCC_APBSMENR1_RTCAPBSMEN_Pos (10U)
  5186. #define RCC_APBSMENR1_RTCAPBSMEN_Msk (0x1UL << RCC_APBSMENR1_RTCAPBSMEN_Pos) /*!< 0x00000400 */
  5187. #define RCC_APBSMENR1_RTCAPBSMEN RCC_APBSMENR1_RTCAPBSMEN_Msk
  5188. #define RCC_APBSMENR1_WWDGSMEN_Pos (11U)
  5189. #define RCC_APBSMENR1_WWDGSMEN_Msk (0x1UL << RCC_APBSMENR1_WWDGSMEN_Pos) /*!< 0x00000800 */
  5190. #define RCC_APBSMENR1_WWDGSMEN RCC_APBSMENR1_WWDGSMEN_Msk
  5191. #define RCC_APBSMENR1_SPI2SMEN_Pos (14U)
  5192. #define RCC_APBSMENR1_SPI2SMEN_Msk (0x1UL << RCC_APBSMENR1_SPI2SMEN_Pos) /*!< 0x00004000 */
  5193. #define RCC_APBSMENR1_SPI2SMEN RCC_APBSMENR1_SPI2SMEN_Msk
  5194. #define RCC_APBSMENR1_USART2SMEN_Pos (17U)
  5195. #define RCC_APBSMENR1_USART2SMEN_Msk (0x1UL << RCC_APBSMENR1_USART2SMEN_Pos) /*!< 0x00020000 */
  5196. #define RCC_APBSMENR1_USART2SMEN RCC_APBSMENR1_USART2SMEN_Msk
  5197. #define RCC_APBSMENR1_USART3SMEN_Pos (18U)
  5198. #define RCC_APBSMENR1_USART3SMEN_Msk (0x1UL << RCC_APBSMENR1_USART3SMEN_Pos) /*!< 0x00040000 */
  5199. #define RCC_APBSMENR1_USART3SMEN RCC_APBSMENR1_USART3SMEN_Msk
  5200. #define RCC_APBSMENR1_USART4SMEN_Pos (19U)
  5201. #define RCC_APBSMENR1_USART4SMEN_Msk (0x1UL << RCC_APBSMENR1_USART4SMEN_Pos) /*!< 0x00080000 */
  5202. #define RCC_APBSMENR1_USART4SMEN RCC_APBSMENR1_USART4SMEN_Msk
  5203. #define RCC_APBSMENR1_LPUART1SMEN_Pos (20U)
  5204. #define RCC_APBSMENR1_LPUART1SMEN_Msk (0x1UL << RCC_APBSMENR1_LPUART1SMEN_Pos) /*!< 0x00100000 */
  5205. #define RCC_APBSMENR1_LPUART1SMEN RCC_APBSMENR1_LPUART1SMEN_Msk
  5206. #define RCC_APBSMENR1_I2C1SMEN_Pos (21U)
  5207. #define RCC_APBSMENR1_I2C1SMEN_Msk (0x1UL << RCC_APBSMENR1_I2C1SMEN_Pos) /*!< 0x00200000 */
  5208. #define RCC_APBSMENR1_I2C1SMEN RCC_APBSMENR1_I2C1SMEN_Msk
  5209. #define RCC_APBSMENR1_I2C2SMEN_Pos (22U)
  5210. #define RCC_APBSMENR1_I2C2SMEN_Msk (0x1UL << RCC_APBSMENR1_I2C2SMEN_Pos) /*!< 0x00400000 */
  5211. #define RCC_APBSMENR1_I2C2SMEN RCC_APBSMENR1_I2C2SMEN_Msk
  5212. #define RCC_APBSMENR1_CECSMEN_Pos (24U)
  5213. #define RCC_APBSMENR1_CECSMEN_Msk (0x1UL << RCC_APBSMENR1_CECSMEN_Pos) /*!< 0x01000000 */
  5214. #define RCC_APBSMENR1_CECSMEN RCC_APBSMENR1_CECSMEN_Msk
  5215. #define RCC_APBSMENR1_UCPD1SMEN_Pos (25U)
  5216. #define RCC_APBSMENR1_UCPD1SMEN_Msk (0x1UL << RCC_APBSMENR1_UCPD1SMEN_Pos) /*!< 0x02000000 */
  5217. #define RCC_APBSMENR1_UCPD1SMEN RCC_APBSMENR1_UCPD1SMEN_Msk
  5218. #define RCC_APBSMENR1_UCPD2SMEN_Pos (26U)
  5219. #define RCC_APBSMENR1_UCPD2SMEN_Msk (0x1UL << RCC_APBSMENR1_UCPD2SMEN_Pos) /*!< 0x04000000 */
  5220. #define RCC_APBSMENR1_UCPD2SMEN RCC_APBSMENR1_UCPD2SMEN_Msk
  5221. #define RCC_APBSMENR1_DBGSMEN_Pos (27U)
  5222. #define RCC_APBSMENR1_DBGSMEN_Msk (0x1UL << RCC_APBSMENR1_DBGSMEN_Pos) /*!< 0x08000000 */
  5223. #define RCC_APBSMENR1_DBGSMEN RCC_APBSMENR1_DBGSMEN_Msk
  5224. #define RCC_APBSMENR1_PWRSMEN_Pos (28U)
  5225. #define RCC_APBSMENR1_PWRSMEN_Msk (0x1UL << RCC_APBSMENR1_PWRSMEN_Pos) /*!< 0x10000000 */
  5226. #define RCC_APBSMENR1_PWRSMEN RCC_APBSMENR1_PWRSMEN_Msk
  5227. #define RCC_APBSMENR1_DAC1SMEN_Pos (29U)
  5228. #define RCC_APBSMENR1_DAC1SMEN_Msk (0x1UL << RCC_APBSMENR1_DAC1SMEN_Pos) /*!< 0x20000000 */
  5229. #define RCC_APBSMENR1_DAC1SMEN RCC_APBSMENR1_DAC1SMEN_Msk
  5230. #define RCC_APBSMENR1_LPTIM2SMEN_Pos (30U)
  5231. #define RCC_APBSMENR1_LPTIM2SMEN_Msk (0x1UL << RCC_APBSMENR1_LPTIM2SMEN_Pos) /*!< 0x40000000 */
  5232. #define RCC_APBSMENR1_LPTIM2SMEN RCC_APBSMENR1_LPTIM2SMEN_Msk
  5233. #define RCC_APBSMENR1_LPTIM1SMEN_Pos (31U)
  5234. #define RCC_APBSMENR1_LPTIM1SMEN_Msk (0x1UL << RCC_APBSMENR1_LPTIM1SMEN_Pos) /*!< 0x80000000 */
  5235. #define RCC_APBSMENR1_LPTIM1SMEN RCC_APBSMENR1_LPTIM1SMEN_Msk
  5236. /******************** Bit definition for RCC_APBSMENR2 register *************/
  5237. #define RCC_APBSMENR2_SYSCFGSMEN_Pos (0U)
  5238. #define RCC_APBSMENR2_SYSCFGSMEN_Msk (0x1UL << RCC_APBSMENR2_SYSCFGSMEN_Pos) /*!< 0x00000001 */
  5239. #define RCC_APBSMENR2_SYSCFGSMEN RCC_APBSMENR2_SYSCFGSMEN_Msk
  5240. #define RCC_APBSMENR2_TIM1SMEN_Pos (11U)
  5241. #define RCC_APBSMENR2_TIM1SMEN_Msk (0x1UL << RCC_APBSMENR2_TIM1SMEN_Pos) /*!< 0x00000800 */
  5242. #define RCC_APBSMENR2_TIM1SMEN RCC_APBSMENR2_TIM1SMEN_Msk
  5243. #define RCC_APBSMENR2_SPI1SMEN_Pos (12U)
  5244. #define RCC_APBSMENR2_SPI1SMEN_Msk (0x1UL << RCC_APBSMENR2_SPI1SMEN_Pos) /*!< 0x00001000 */
  5245. #define RCC_APBSMENR2_SPI1SMEN RCC_APBSMENR2_SPI1SMEN_Msk
  5246. #define RCC_APBSMENR2_USART1SMEN_Pos (14U)
  5247. #define RCC_APBSMENR2_USART1SMEN_Msk (0x1UL << RCC_APBSMENR2_USART1SMEN_Pos) /*!< 0x00004000 */
  5248. #define RCC_APBSMENR2_USART1SMEN RCC_APBSMENR2_USART1SMEN_Msk
  5249. #define RCC_APBSMENR2_TIM14SMEN_Pos (15U)
  5250. #define RCC_APBSMENR2_TIM14SMEN_Msk (0x1UL << RCC_APBSMENR2_TIM14SMEN_Pos) /*!< 0x00008000 */
  5251. #define RCC_APBSMENR2_TIM14SMEN RCC_APBSMENR2_TIM14SMEN_Msk
  5252. #define RCC_APBSMENR2_TIM15SMEN_Pos (16U)
  5253. #define RCC_APBSMENR2_TIM15SMEN_Msk (0x1UL << RCC_APBSMENR2_TIM15SMEN_Pos) /*!< 0x00010000 */
  5254. #define RCC_APBSMENR2_TIM15SMEN RCC_APBSMENR2_TIM15SMEN_Msk
  5255. #define RCC_APBSMENR2_TIM16SMEN_Pos (17U)
  5256. #define RCC_APBSMENR2_TIM16SMEN_Msk (0x1UL << RCC_APBSMENR2_TIM16SMEN_Pos) /*!< 0x00020000 */
  5257. #define RCC_APBSMENR2_TIM16SMEN RCC_APBSMENR2_TIM16SMEN_Msk
  5258. #define RCC_APBSMENR2_TIM17SMEN_Pos (18U)
  5259. #define RCC_APBSMENR2_TIM17SMEN_Msk (0x1UL << RCC_APBSMENR2_TIM17SMEN_Pos) /*!< 0x00040000 */
  5260. #define RCC_APBSMENR2_TIM17SMEN RCC_APBSMENR2_TIM17SMEN_Msk
  5261. #define RCC_APBSMENR2_ADCSMEN_Pos (20U)
  5262. #define RCC_APBSMENR2_ADCSMEN_Msk (0x1UL << RCC_APBSMENR2_ADCSMEN_Pos) /*!< 0x00100000 */
  5263. #define RCC_APBSMENR2_ADCSMEN RCC_APBSMENR2_ADCSMEN_Msk
  5264. /******************** Bit definition for RCC_CCIPR register ******************/
  5265. #define RCC_CCIPR_USART1SEL_Pos (0U)
  5266. #define RCC_CCIPR_USART1SEL_Msk (0x3UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */
  5267. #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk
  5268. #define RCC_CCIPR_USART1SEL_0 (0x1UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */
  5269. #define RCC_CCIPR_USART1SEL_1 (0x2UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */
  5270. #define RCC_CCIPR_USART2SEL_Pos (2U)
  5271. #define RCC_CCIPR_USART2SEL_Msk (0x3UL << RCC_CCIPR_USART2SEL_Pos) /*!< 0x0000000C */
  5272. #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk
  5273. #define RCC_CCIPR_USART2SEL_0 (0x1UL << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000004 */
  5274. #define RCC_CCIPR_USART2SEL_1 (0x2UL << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000008 */
  5275. #define RCC_CCIPR_CECSEL_Pos (6U)
  5276. #define RCC_CCIPR_CECSEL_Msk (0x1UL << RCC_CCIPR_CECSEL_Pos) /*!< 0x00000040 */
  5277. #define RCC_CCIPR_CECSEL RCC_CCIPR_CECSEL_Msk
  5278. #define RCC_CCIPR_LPUART1SEL_Pos (10U)
  5279. #define RCC_CCIPR_LPUART1SEL_Msk (0x3UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000C00 */
  5280. #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk
  5281. #define RCC_CCIPR_LPUART1SEL_0 (0x1UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000400 */
  5282. #define RCC_CCIPR_LPUART1SEL_1 (0x2UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000800 */
  5283. #define RCC_CCIPR_I2C1SEL_Pos (12U)
  5284. #define RCC_CCIPR_I2C1SEL_Msk (0x3UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */
  5285. #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk
  5286. #define RCC_CCIPR_I2C1SEL_0 (0x1UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */
  5287. #define RCC_CCIPR_I2C1SEL_1 (0x2UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */
  5288. #define RCC_CCIPR_I2S1SEL_Pos (14U)
  5289. #define RCC_CCIPR_I2S1SEL_Msk (0x3UL << RCC_CCIPR_I2S1SEL_Pos) /*!< 0x0000C000 */
  5290. #define RCC_CCIPR_I2S1SEL RCC_CCIPR_I2S1SEL_Msk
  5291. #define RCC_CCIPR_I2S1SEL_0 (0x1UL << RCC_CCIPR_I2S1SEL_Pos) /*!< 0x00004000 */
  5292. #define RCC_CCIPR_I2S1SEL_1 (0x2UL << RCC_CCIPR_I2S1SEL_Pos) /*!< 0x00008000 */
  5293. #define RCC_CCIPR_LPTIM1SEL_Pos (18U)
  5294. #define RCC_CCIPR_LPTIM1SEL_Msk (0x3UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */
  5295. #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk
  5296. #define RCC_CCIPR_LPTIM1SEL_0 (0x1UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */
  5297. #define RCC_CCIPR_LPTIM1SEL_1 (0x2UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */
  5298. #define RCC_CCIPR_LPTIM2SEL_Pos (20U)
  5299. #define RCC_CCIPR_LPTIM2SEL_Msk (0x3UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00300000 */
  5300. #define RCC_CCIPR_LPTIM2SEL RCC_CCIPR_LPTIM2SEL_Msk
  5301. #define RCC_CCIPR_LPTIM2SEL_0 (0x1UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00100000 */
  5302. #define RCC_CCIPR_LPTIM2SEL_1 (0x2UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00200000 */
  5303. #define RCC_CCIPR_TIM1SEL_Pos (22U)
  5304. #define RCC_CCIPR_TIM1SEL_Msk (0x1UL << RCC_CCIPR_TIM1SEL_Pos) /*!< 0x00400000 */
  5305. #define RCC_CCIPR_TIM1SEL RCC_CCIPR_TIM1SEL_Msk
  5306. #define RCC_CCIPR_TIM15SEL_Pos (24U)
  5307. #define RCC_CCIPR_TIM15SEL_Msk (0x1UL << RCC_CCIPR_TIM15SEL_Pos) /*!< 0x01000000 */
  5308. #define RCC_CCIPR_TIM15SEL RCC_CCIPR_TIM15SEL_Msk
  5309. #define RCC_CCIPR_RNGSEL_Pos (26U)
  5310. #define RCC_CCIPR_RNGSEL_Msk (0x3UL << RCC_CCIPR_RNGSEL_Pos) /*!< 0x0C000000 */
  5311. #define RCC_CCIPR_RNGSEL RCC_CCIPR_RNGSEL_Msk
  5312. #define RCC_CCIPR_RNGSEL_0 (0x1UL << RCC_CCIPR_RNGSEL_Pos) /*!< 0x04000000 */
  5313. #define RCC_CCIPR_RNGSEL_1 (0x2UL << RCC_CCIPR_RNGSEL_Pos) /*!< 0x08000000 */
  5314. #define RCC_CCIPR_RNGDIV_Pos (28U)
  5315. #define RCC_CCIPR_RNGDIV_Msk (0x3UL << RCC_CCIPR_RNGDIV_Pos) /*!< 0x30000000 */
  5316. #define RCC_CCIPR_RNGDIV RCC_CCIPR_RNGDIV_Msk
  5317. #define RCC_CCIPR_RNGDIV_0 (0x1UL << RCC_CCIPR_RNGDIV_Pos) /*!< 0x10000000 */
  5318. #define RCC_CCIPR_RNGDIV_1 (0x2UL << RCC_CCIPR_RNGDIV_Pos) /*!< 0x20000000 */
  5319. #define RCC_CCIPR_ADCSEL_Pos (30U)
  5320. #define RCC_CCIPR_ADCSEL_Msk (0x3UL << RCC_CCIPR_ADCSEL_Pos) /*!< 0xC0000000 */
  5321. #define RCC_CCIPR_ADCSEL RCC_CCIPR_ADCSEL_Msk
  5322. #define RCC_CCIPR_ADCSEL_0 (0x1UL << RCC_CCIPR_ADCSEL_Pos) /*!< 0x40000000 */
  5323. #define RCC_CCIPR_ADCSEL_1 (0x2UL << RCC_CCIPR_ADCSEL_Pos) /*!< 0x80000000 */
  5324. /******************** Bit definition for RCC_BDCR register ******************/
  5325. #define RCC_BDCR_LSEON_Pos (0U)
  5326. #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  5327. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
  5328. #define RCC_BDCR_LSERDY_Pos (1U)
  5329. #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  5330. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
  5331. #define RCC_BDCR_LSEBYP_Pos (2U)
  5332. #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  5333. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
  5334. #define RCC_BDCR_LSEDRV_Pos (3U)
  5335. #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */
  5336. #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk
  5337. #define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */
  5338. #define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */
  5339. #define RCC_BDCR_LSECSSON_Pos (5U)
  5340. #define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */
  5341. #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk
  5342. #define RCC_BDCR_LSECSSD_Pos (6U)
  5343. #define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */
  5344. #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk
  5345. #define RCC_BDCR_RTCSEL_Pos (8U)
  5346. #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  5347. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
  5348. #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  5349. #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  5350. #define RCC_BDCR_RTCEN_Pos (15U)
  5351. #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  5352. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
  5353. #define RCC_BDCR_BDRST_Pos (16U)
  5354. #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
  5355. #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk
  5356. #define RCC_BDCR_LSCOEN_Pos (24U)
  5357. #define RCC_BDCR_LSCOEN_Msk (0x1UL << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */
  5358. #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk
  5359. #define RCC_BDCR_LSCOSEL_Pos (25U)
  5360. #define RCC_BDCR_LSCOSEL_Msk (0x1UL << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */
  5361. #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk
  5362. /******************** Bit definition for RCC_CSR register *******************/
  5363. #define RCC_CSR_LSION_Pos (0U)
  5364. #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  5365. #define RCC_CSR_LSION RCC_CSR_LSION_Msk
  5366. #define RCC_CSR_LSIRDY_Pos (1U)
  5367. #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  5368. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
  5369. #define RCC_CSR_RMVF_Pos (23U)
  5370. #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */
  5371. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
  5372. #define RCC_CSR_OBLRSTF_Pos (25U)
  5373. #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
  5374. #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk
  5375. #define RCC_CSR_PINRSTF_Pos (26U)
  5376. #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  5377. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
  5378. #define RCC_CSR_PWRRSTF_Pos (27U)
  5379. #define RCC_CSR_PWRRSTF_Msk (0x1UL << RCC_CSR_PWRRSTF_Pos) /*!< 0x08000000 */
  5380. #define RCC_CSR_PWRRSTF RCC_CSR_PWRRSTF_Msk
  5381. #define RCC_CSR_SFTRSTF_Pos (28U)
  5382. #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  5383. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
  5384. #define RCC_CSR_IWDGRSTF_Pos (29U)
  5385. #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  5386. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
  5387. #define RCC_CSR_WWDGRSTF_Pos (30U)
  5388. #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  5389. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk
  5390. #define RCC_CSR_LPWRRSTF_Pos (31U)
  5391. #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  5392. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk
  5393. /******************************************************************************/
  5394. /* */
  5395. /* RNG */
  5396. /* */
  5397. /******************************************************************************/
  5398. /******************** Bits definition for RNG_CR register *******************/
  5399. #define RNG_CR_RNGEN_Pos (2U)
  5400. #define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */
  5401. #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
  5402. #define RNG_CR_IE_Pos (3U)
  5403. #define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000008 */
  5404. #define RNG_CR_IE RNG_CR_IE_Msk
  5405. #define RNG_CR_CED_Pos (5U)
  5406. #define RNG_CR_CED_Msk (0x1UL << RNG_CR_CED_Pos) /*!< 0x00000020 */
  5407. #define RNG_CR_CED RNG_CR_CED_Msk
  5408. /******************** Bits definition for RNG_SR register *******************/
  5409. #define RNG_SR_DRDY_Pos (0U)
  5410. #define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos) /*!< 0x00000001 */
  5411. #define RNG_SR_DRDY RNG_SR_DRDY_Msk
  5412. #define RNG_SR_CECS_Pos (1U)
  5413. #define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos) /*!< 0x00000002 */
  5414. #define RNG_SR_CECS RNG_SR_CECS_Msk
  5415. #define RNG_SR_SECS_Pos (2U)
  5416. #define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos) /*!< 0x00000004 */
  5417. #define RNG_SR_SECS RNG_SR_SECS_Msk
  5418. #define RNG_SR_CEIS_Pos (5U)
  5419. #define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos) /*!< 0x00000020 */
  5420. #define RNG_SR_CEIS RNG_SR_CEIS_Msk
  5421. #define RNG_SR_SEIS_Pos (6U)
  5422. #define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos) /*!< 0x00000040 */
  5423. #define RNG_SR_SEIS RNG_SR_SEIS_Msk
  5424. /******************************************************************************/
  5425. /* */
  5426. /* Real-Time Clock (RTC) */
  5427. /* */
  5428. /******************************************************************************/
  5429. /*
  5430. * @brief Specific device feature definitions
  5431. */
  5432. #define RTC_WAKEUP_SUPPORT
  5433. #define RTC_BACKUP_SUPPORT
  5434. /******************** Bits definition for RTC_TR register *******************/
  5435. #define RTC_TR_PM_Pos (22U)
  5436. #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */
  5437. #define RTC_TR_PM RTC_TR_PM_Msk
  5438. #define RTC_TR_HT_Pos (20U)
  5439. #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */
  5440. #define RTC_TR_HT RTC_TR_HT_Msk
  5441. #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */
  5442. #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */
  5443. #define RTC_TR_HU_Pos (16U)
  5444. #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  5445. #define RTC_TR_HU RTC_TR_HU_Msk
  5446. #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */
  5447. #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */
  5448. #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */
  5449. #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */
  5450. #define RTC_TR_MNT_Pos (12U)
  5451. #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  5452. #define RTC_TR_MNT RTC_TR_MNT_Msk
  5453. #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  5454. #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  5455. #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  5456. #define RTC_TR_MNU_Pos (8U)
  5457. #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  5458. #define RTC_TR_MNU RTC_TR_MNU_Msk
  5459. #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  5460. #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  5461. #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  5462. #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  5463. #define RTC_TR_ST_Pos (4U)
  5464. #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */
  5465. #define RTC_TR_ST RTC_TR_ST_Msk
  5466. #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */
  5467. #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */
  5468. #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */
  5469. #define RTC_TR_SU_Pos (0U)
  5470. #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */
  5471. #define RTC_TR_SU RTC_TR_SU_Msk
  5472. #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */
  5473. #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */
  5474. #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */
  5475. #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */
  5476. /******************** Bits definition for RTC_DR register *******************/
  5477. #define RTC_DR_YT_Pos (20U)
  5478. #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  5479. #define RTC_DR_YT RTC_DR_YT_Msk
  5480. #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */
  5481. #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */
  5482. #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */
  5483. #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */
  5484. #define RTC_DR_YU_Pos (16U)
  5485. #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  5486. #define RTC_DR_YU RTC_DR_YU_Msk
  5487. #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */
  5488. #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */
  5489. #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */
  5490. #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */
  5491. #define RTC_DR_WDU_Pos (13U)
  5492. #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  5493. #define RTC_DR_WDU RTC_DR_WDU_Msk
  5494. #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  5495. #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  5496. #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  5497. #define RTC_DR_MT_Pos (12U)
  5498. #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */
  5499. #define RTC_DR_MT RTC_DR_MT_Msk
  5500. #define RTC_DR_MU_Pos (8U)
  5501. #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  5502. #define RTC_DR_MU RTC_DR_MU_Msk
  5503. #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */
  5504. #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */
  5505. #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */
  5506. #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */
  5507. #define RTC_DR_DT_Pos (4U)
  5508. #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */
  5509. #define RTC_DR_DT RTC_DR_DT_Msk
  5510. #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */
  5511. #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */
  5512. #define RTC_DR_DU_Pos (0U)
  5513. #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */
  5514. #define RTC_DR_DU RTC_DR_DU_Msk
  5515. #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */
  5516. #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */
  5517. #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */
  5518. #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */
  5519. /******************** Bits definition for RTC_SSR register ******************/
  5520. #define RTC_SSR_SS_Pos (0U)
  5521. #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
  5522. #define RTC_SSR_SS RTC_SSR_SS_Msk
  5523. /******************** Bits definition for RTC_ICSR register ******************/
  5524. #define RTC_ICSR_RECALPF_Pos (16U)
  5525. #define RTC_ICSR_RECALPF_Msk (0x1UL << RTC_ICSR_RECALPF_Pos) /*!< 0x00010000 */
  5526. #define RTC_ICSR_RECALPF RTC_ICSR_RECALPF_Msk
  5527. #define RTC_ICSR_INIT_Pos (7U)
  5528. #define RTC_ICSR_INIT_Msk (0x1UL << RTC_ICSR_INIT_Pos) /*!< 0x00000080 */
  5529. #define RTC_ICSR_INIT RTC_ICSR_INIT_Msk
  5530. #define RTC_ICSR_INITF_Pos (6U)
  5531. #define RTC_ICSR_INITF_Msk (0x1UL << RTC_ICSR_INITF_Pos) /*!< 0x00000040 */
  5532. #define RTC_ICSR_INITF RTC_ICSR_INITF_Msk
  5533. #define RTC_ICSR_RSF_Pos (5U)
  5534. #define RTC_ICSR_RSF_Msk (0x1UL << RTC_ICSR_RSF_Pos) /*!< 0x00000020 */
  5535. #define RTC_ICSR_RSF RTC_ICSR_RSF_Msk
  5536. #define RTC_ICSR_INITS_Pos (4U)
  5537. #define RTC_ICSR_INITS_Msk (0x1UL << RTC_ICSR_INITS_Pos) /*!< 0x00000010 */
  5538. #define RTC_ICSR_INITS RTC_ICSR_INITS_Msk
  5539. #define RTC_ICSR_SHPF_Pos (3U)
  5540. #define RTC_ICSR_SHPF_Msk (0x1UL << RTC_ICSR_SHPF_Pos) /*!< 0x00000008 */
  5541. #define RTC_ICSR_SHPF RTC_ICSR_SHPF_Msk
  5542. #define RTC_ICSR_WUTWF_Pos (2U)
  5543. #define RTC_ICSR_WUTWF_Msk (0x1UL << RTC_ICSR_WUTWF_Pos) /*!< 0x00000004 */
  5544. #define RTC_ICSR_WUTWF RTC_ICSR_WUTWF_Msk /*!< Wakeup timer write flag > */
  5545. #define RTC_ICSR_ALRBWF_Pos (1U)
  5546. #define RTC_ICSR_ALRBWF_Msk (0x1UL << RTC_ICSR_ALRBWF_Pos) /*!< 0x00000002 */
  5547. #define RTC_ICSR_ALRBWF RTC_ICSR_ALRBWF_Msk
  5548. #define RTC_ICSR_ALRAWF_Pos (0U)
  5549. #define RTC_ICSR_ALRAWF_Msk (0x1UL << RTC_ICSR_ALRAWF_Pos) /*!< 0x00000001 */
  5550. #define RTC_ICSR_ALRAWF RTC_ICSR_ALRAWF_Msk
  5551. /******************** Bits definition for RTC_PRER register *****************/
  5552. #define RTC_PRER_PREDIV_A_Pos (16U)
  5553. #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  5554. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
  5555. #define RTC_PRER_PREDIV_S_Pos (0U)
  5556. #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
  5557. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
  5558. /******************** Bits definition for RTC_WUTR register *****************/
  5559. #define RTC_WUTR_WUT_Pos (0U)
  5560. #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
  5561. #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk /*!< Wakeup auto-reload value bits > */
  5562. /******************** Bits definition for RTC_CR register *******************/
  5563. #define RTC_CR_OUT2EN_Pos (31U)
  5564. #define RTC_CR_OUT2EN_Msk (0x1UL << RTC_CR_OUT2EN_Pos) /*!< 0x80000000 */
  5565. #define RTC_CR_OUT2EN RTC_CR_OUT2EN_Msk /*!< RTC_OUT2 output enable */
  5566. #define RTC_CR_TAMPALRM_TYPE_Pos (30U)
  5567. #define RTC_CR_TAMPALRM_TYPE_Msk (0x1UL << RTC_CR_TAMPALRM_TYPE_Pos) /*!< 0x40000000 */
  5568. #define RTC_CR_TAMPALRM_TYPE RTC_CR_TAMPALRM_TYPE_Msk /*!< TAMPALARM output type */
  5569. #define RTC_CR_TAMPALRM_PU_Pos (29U)
  5570. #define RTC_CR_TAMPALRM_PU_Msk (0x1UL << RTC_CR_TAMPALRM_PU_Pos) /*!< 0x20000000 */
  5571. #define RTC_CR_TAMPALRM_PU RTC_CR_TAMPALRM_PU_Msk /*!< TAMPALARM output pull-up config */
  5572. #define RTC_CR_TAMPOE_Pos (26U)
  5573. #define RTC_CR_TAMPOE_Msk (0x1UL << RTC_CR_TAMPOE_Pos) /*!< 0x04000000 */
  5574. #define RTC_CR_TAMPOE RTC_CR_TAMPOE_Msk /*!< Tamper detection output enable on TAMPALARM */
  5575. #define RTC_CR_TAMPTS_Pos (25U)
  5576. #define RTC_CR_TAMPTS_Msk (0x1UL << RTC_CR_TAMPTS_Pos) /*!< 0x02000000 */
  5577. #define RTC_CR_TAMPTS RTC_CR_TAMPTS_Msk /*!< Activate timestamp on tamper detection event */
  5578. #define RTC_CR_ITSE_Pos (24U)
  5579. #define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos) /*!< 0x01000000 */
  5580. #define RTC_CR_ITSE RTC_CR_ITSE_Msk /*!< Timestamp on internal event enable */
  5581. #define RTC_CR_COE_Pos (23U)
  5582. #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */
  5583. #define RTC_CR_COE RTC_CR_COE_Msk
  5584. #define RTC_CR_OSEL_Pos (21U)
  5585. #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  5586. #define RTC_CR_OSEL RTC_CR_OSEL_Msk
  5587. #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  5588. #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  5589. #define RTC_CR_POL_Pos (20U)
  5590. #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */
  5591. #define RTC_CR_POL RTC_CR_POL_Msk
  5592. #define RTC_CR_COSEL_Pos (19U)
  5593. #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
  5594. #define RTC_CR_COSEL RTC_CR_COSEL_Msk
  5595. #define RTC_CR_BKP_Pos (18U)
  5596. #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */
  5597. #define RTC_CR_BKP RTC_CR_BKP_Msk
  5598. #define RTC_CR_SUB1H_Pos (17U)
  5599. #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  5600. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
  5601. #define RTC_CR_ADD1H_Pos (16U)
  5602. #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  5603. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
  5604. #define RTC_CR_TSIE_Pos (15U)
  5605. #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  5606. #define RTC_CR_TSIE RTC_CR_TSIE_Msk /*!< Timestamp interrupt enable > */
  5607. #define RTC_CR_WUTIE_Pos (14U)
  5608. #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
  5609. #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk /*!< Wakeup timer interrupt enable > */
  5610. #define RTC_CR_ALRBIE_Pos (13U)
  5611. #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
  5612. #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
  5613. #define RTC_CR_ALRAIE_Pos (12U)
  5614. #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  5615. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
  5616. #define RTC_CR_TSE_Pos (11U)
  5617. #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  5618. #define RTC_CR_TSE RTC_CR_TSE_Msk /*!< timestamp enable > */
  5619. #define RTC_CR_WUTE_Pos (10U)
  5620. #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
  5621. #define RTC_CR_WUTE RTC_CR_WUTE_Msk /*!< Wakeup timer enable > */
  5622. #define RTC_CR_ALRBE_Pos (9U)
  5623. #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
  5624. #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
  5625. #define RTC_CR_ALRAE_Pos (8U)
  5626. #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  5627. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
  5628. #define RTC_CR_FMT_Pos (6U)
  5629. #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  5630. #define RTC_CR_FMT RTC_CR_FMT_Msk
  5631. #define RTC_CR_BYPSHAD_Pos (5U)
  5632. #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
  5633. #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
  5634. #define RTC_CR_REFCKON_Pos (4U)
  5635. #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  5636. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
  5637. #define RTC_CR_TSEDGE_Pos (3U)
  5638. #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  5639. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk /*!< Timestamp event active edge > */
  5640. #define RTC_CR_WUCKSEL_Pos (0U)
  5641. #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
  5642. #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk /*!< Wakeup clock selection > */
  5643. #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
  5644. #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
  5645. #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
  5646. /******************** Bits definition for RTC_WPR register ******************/
  5647. #define RTC_WPR_KEY_Pos (0U)
  5648. #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  5649. #define RTC_WPR_KEY RTC_WPR_KEY_Msk
  5650. /******************** Bits definition for RTC_CALR register *****************/
  5651. #define RTC_CALR_CALP_Pos (15U)
  5652. #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
  5653. #define RTC_CALR_CALP RTC_CALR_CALP_Msk
  5654. #define RTC_CALR_CALW8_Pos (14U)
  5655. #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
  5656. #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
  5657. #define RTC_CALR_CALW16_Pos (13U)
  5658. #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
  5659. #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
  5660. #define RTC_CALR_CALM_Pos (0U)
  5661. #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
  5662. #define RTC_CALR_CALM RTC_CALR_CALM_Msk
  5663. #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
  5664. #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
  5665. #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
  5666. #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
  5667. #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
  5668. #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
  5669. #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
  5670. #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
  5671. #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
  5672. /******************** Bits definition for RTC_SHIFTR register ***************/
  5673. #define RTC_SHIFTR_SUBFS_Pos (0U)
  5674. #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
  5675. #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
  5676. #define RTC_SHIFTR_ADD1S_Pos (31U)
  5677. #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
  5678. #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
  5679. /******************** Bits definition for RTC_TSTR register *****************/
  5680. #define RTC_TSTR_PM_Pos (22U)
  5681. #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  5682. #define RTC_TSTR_PM RTC_TSTR_PM_Msk /*!< AM-PM notation > */
  5683. #define RTC_TSTR_HT_Pos (20U)
  5684. #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  5685. #define RTC_TSTR_HT RTC_TSTR_HT_Msk
  5686. #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  5687. #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  5688. #define RTC_TSTR_HU_Pos (16U)
  5689. #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  5690. #define RTC_TSTR_HU RTC_TSTR_HU_Msk
  5691. #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  5692. #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  5693. #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  5694. #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  5695. #define RTC_TSTR_MNT_Pos (12U)
  5696. #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  5697. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
  5698. #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  5699. #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  5700. #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  5701. #define RTC_TSTR_MNU_Pos (8U)
  5702. #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  5703. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
  5704. #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  5705. #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  5706. #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  5707. #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  5708. #define RTC_TSTR_ST_Pos (4U)
  5709. #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  5710. #define RTC_TSTR_ST RTC_TSTR_ST_Msk
  5711. #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  5712. #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  5713. #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  5714. #define RTC_TSTR_SU_Pos (0U)
  5715. #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  5716. #define RTC_TSTR_SU RTC_TSTR_SU_Msk
  5717. #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  5718. #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  5719. #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  5720. #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  5721. /******************** Bits definition for RTC_TSDR register *****************/
  5722. #define RTC_TSDR_WDU_Pos (13U)
  5723. #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  5724. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk /*!< Week day units > */
  5725. #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  5726. #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  5727. #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  5728. #define RTC_TSDR_MT_Pos (12U)
  5729. #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  5730. #define RTC_TSDR_MT RTC_TSDR_MT_Msk
  5731. #define RTC_TSDR_MU_Pos (8U)
  5732. #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  5733. #define RTC_TSDR_MU RTC_TSDR_MU_Msk
  5734. #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  5735. #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  5736. #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  5737. #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  5738. #define RTC_TSDR_DT_Pos (4U)
  5739. #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  5740. #define RTC_TSDR_DT RTC_TSDR_DT_Msk
  5741. #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  5742. #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  5743. #define RTC_TSDR_DU_Pos (0U)
  5744. #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  5745. #define RTC_TSDR_DU RTC_TSDR_DU_Msk
  5746. #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  5747. #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  5748. #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  5749. #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  5750. /******************** Bits definition for RTC_TSSSR register ****************/
  5751. #define RTC_TSSSR_SS_Pos (0U)
  5752. #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
  5753. #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk /*!< Sub second value > */
  5754. /******************** Bits definition for RTC_ALRMAR register ***************/
  5755. #define RTC_ALRMAR_MSK4_Pos (31U)
  5756. #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  5757. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
  5758. #define RTC_ALRMAR_WDSEL_Pos (30U)
  5759. #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  5760. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
  5761. #define RTC_ALRMAR_DT_Pos (28U)
  5762. #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  5763. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
  5764. #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  5765. #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  5766. #define RTC_ALRMAR_DU_Pos (24U)
  5767. #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  5768. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
  5769. #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  5770. #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  5771. #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  5772. #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  5773. #define RTC_ALRMAR_MSK3_Pos (23U)
  5774. #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  5775. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
  5776. #define RTC_ALRMAR_PM_Pos (22U)
  5777. #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  5778. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
  5779. #define RTC_ALRMAR_HT_Pos (20U)
  5780. #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  5781. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
  5782. #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  5783. #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  5784. #define RTC_ALRMAR_HU_Pos (16U)
  5785. #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  5786. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
  5787. #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  5788. #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  5789. #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  5790. #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  5791. #define RTC_ALRMAR_MSK2_Pos (15U)
  5792. #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  5793. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
  5794. #define RTC_ALRMAR_MNT_Pos (12U)
  5795. #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  5796. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
  5797. #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  5798. #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  5799. #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  5800. #define RTC_ALRMAR_MNU_Pos (8U)
  5801. #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  5802. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
  5803. #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  5804. #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  5805. #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  5806. #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  5807. #define RTC_ALRMAR_MSK1_Pos (7U)
  5808. #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  5809. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
  5810. #define RTC_ALRMAR_ST_Pos (4U)
  5811. #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  5812. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
  5813. #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  5814. #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  5815. #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  5816. #define RTC_ALRMAR_SU_Pos (0U)
  5817. #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  5818. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
  5819. #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  5820. #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  5821. #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  5822. #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  5823. /******************** Bits definition for RTC_ALRMASSR register *************/
  5824. #define RTC_ALRMASSR_MASKSS_Pos (24U)
  5825. #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
  5826. #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
  5827. #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
  5828. #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
  5829. #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
  5830. #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
  5831. #define RTC_ALRMASSR_SS_Pos (0U)
  5832. #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
  5833. #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
  5834. /******************** Bits definition for RTC_ALRMBR register ***************/
  5835. #define RTC_ALRMBR_MSK4_Pos (31U)
  5836. #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
  5837. #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
  5838. #define RTC_ALRMBR_WDSEL_Pos (30U)
  5839. #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
  5840. #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
  5841. #define RTC_ALRMBR_DT_Pos (28U)
  5842. #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
  5843. #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
  5844. #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
  5845. #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
  5846. #define RTC_ALRMBR_DU_Pos (24U)
  5847. #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
  5848. #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
  5849. #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
  5850. #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
  5851. #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
  5852. #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
  5853. #define RTC_ALRMBR_MSK3_Pos (23U)
  5854. #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
  5855. #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
  5856. #define RTC_ALRMBR_PM_Pos (22U)
  5857. #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
  5858. #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
  5859. #define RTC_ALRMBR_HT_Pos (20U)
  5860. #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
  5861. #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
  5862. #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
  5863. #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
  5864. #define RTC_ALRMBR_HU_Pos (16U)
  5865. #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
  5866. #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
  5867. #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
  5868. #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
  5869. #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
  5870. #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
  5871. #define RTC_ALRMBR_MSK2_Pos (15U)
  5872. #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
  5873. #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
  5874. #define RTC_ALRMBR_MNT_Pos (12U)
  5875. #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
  5876. #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
  5877. #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
  5878. #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
  5879. #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
  5880. #define RTC_ALRMBR_MNU_Pos (8U)
  5881. #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
  5882. #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
  5883. #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
  5884. #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
  5885. #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
  5886. #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
  5887. #define RTC_ALRMBR_MSK1_Pos (7U)
  5888. #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
  5889. #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
  5890. #define RTC_ALRMBR_ST_Pos (4U)
  5891. #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
  5892. #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
  5893. #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
  5894. #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
  5895. #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
  5896. #define RTC_ALRMBR_SU_Pos (0U)
  5897. #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
  5898. #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
  5899. #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
  5900. #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
  5901. #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
  5902. #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
  5903. /******************** Bits definition for RTC_ALRMASSR register *************/
  5904. #define RTC_ALRMBSSR_MASKSS_Pos (24U)
  5905. #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
  5906. #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
  5907. #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
  5908. #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
  5909. #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
  5910. #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
  5911. #define RTC_ALRMBSSR_SS_Pos (0U)
  5912. #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
  5913. #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
  5914. /******************** Bits definition for RTC_SR register *******************/
  5915. #define RTC_SR_ITSF_Pos (5U)
  5916. #define RTC_SR_ITSF_Msk (0x1UL << RTC_SR_ITSF_Pos) /*!< 0x00000020 */
  5917. #define RTC_SR_ITSF RTC_SR_ITSF_Msk
  5918. #define RTC_SR_TSOVF_Pos (4U)
  5919. #define RTC_SR_TSOVF_Msk (0x1UL << RTC_SR_TSOVF_Pos) /*!< 0x00000010 */
  5920. #define RTC_SR_TSOVF RTC_SR_TSOVF_Msk /*!< Timestamp overflow flag > */
  5921. #define RTC_SR_TSF_Pos (3U)
  5922. #define RTC_SR_TSF_Msk (0x1UL << RTC_SR_TSF_Pos) /*!< 0x00000008 */
  5923. #define RTC_SR_TSF RTC_SR_TSF_Msk /*!< Timestamp flag > */
  5924. #define RTC_SR_WUTF_Pos (2U)
  5925. #define RTC_SR_WUTF_Msk (0x1UL << RTC_SR_WUTF_Pos) /*!< 0x00000004 */
  5926. #define RTC_SR_WUTF RTC_SR_WUTF_Msk /*!< Wakeup timer flag > */
  5927. #define RTC_SR_ALRBF_Pos (1U)
  5928. #define RTC_SR_ALRBF_Msk (0x1UL << RTC_SR_ALRBF_Pos) /*!< 0x00000002 */
  5929. #define RTC_SR_ALRBF RTC_SR_ALRBF_Msk
  5930. #define RTC_SR_ALRAF_Pos (0U)
  5931. #define RTC_SR_ALRAF_Msk (0x1UL << RTC_SR_ALRAF_Pos) /*!< 0x00000001 */
  5932. #define RTC_SR_ALRAF RTC_SR_ALRAF_Msk
  5933. /******************** Bits definition for RTC_MISR register *****************/
  5934. #define RTC_MISR_ITSMF_Pos (5U)
  5935. #define RTC_MISR_ITSMF_Msk (0x1UL << RTC_MISR_ITSMF_Pos) /*!< 0x00000020 */
  5936. #define RTC_MISR_ITSMF RTC_MISR_ITSMF_Msk
  5937. #define RTC_MISR_TSOVMF_Pos (4U)
  5938. #define RTC_MISR_TSOVMF_Msk (0x1UL << RTC_MISR_TSOVMF_Pos) /*!< 0x00000010 */
  5939. #define RTC_MISR_TSOVMF RTC_MISR_TSOVMF_Msk /*!< Timestamp overflow masked flag > */
  5940. #define RTC_MISR_TSMF_Pos (3U)
  5941. #define RTC_MISR_TSMF_Msk (0x1UL << RTC_MISR_TSMF_Pos) /*!< 0x00000008 */
  5942. #define RTC_MISR_TSMF RTC_MISR_TSMF_Msk /*!< Timestamp masked flag > */
  5943. #define RTC_MISR_WUTMF_Pos (2U)
  5944. #define RTC_MISR_WUTMF_Msk (0x1UL << RTC_MISR_WUTMF_Pos) /*!< 0x00000004 */
  5945. #define RTC_MISR_WUTMF RTC_MISR_WUTMF_Msk /*!< Wakeup timer masked flag > */
  5946. #define RTC_MISR_ALRBMF_Pos (1U)
  5947. #define RTC_MISR_ALRBMF_Msk (0x1UL << RTC_MISR_ALRBMF_Pos) /*!< 0x00000002 */
  5948. #define RTC_MISR_ALRBMF RTC_MISR_ALRBMF_Msk
  5949. #define RTC_MISR_ALRAMF_Pos (0U)
  5950. #define RTC_MISR_ALRAMF_Msk (0x1UL << RTC_MISR_ALRAMF_Pos) /*!< 0x00000001 */
  5951. #define RTC_MISR_ALRAMF RTC_MISR_ALRAMF_Msk
  5952. /******************** Bits definition for RTC_SCR register ******************/
  5953. #define RTC_SCR_CITSF_Pos (5U)
  5954. #define RTC_SCR_CITSF_Msk (0x1UL << RTC_SCR_CITSF_Pos) /*!< 0x00000020 */
  5955. #define RTC_SCR_CITSF RTC_SCR_CITSF_Msk
  5956. #define RTC_SCR_CTSOVF_Pos (4U)
  5957. #define RTC_SCR_CTSOVF_Msk (0x1UL << RTC_SCR_CTSOVF_Pos) /*!< 0x00000010 */
  5958. #define RTC_SCR_CTSOVF RTC_SCR_CTSOVF_Msk /*!< Clear timestamp overflow flag > */
  5959. #define RTC_SCR_CTSF_Pos (3U)
  5960. #define RTC_SCR_CTSF_Msk (0x1UL << RTC_SCR_CTSF_Pos) /*!< 0x00000008 */
  5961. #define RTC_SCR_CTSF RTC_SCR_CTSF_Msk /*!< Clear timestamp flag > */
  5962. #define RTC_SCR_CWUTF_Pos (2U)
  5963. #define RTC_SCR_CWUTF_Msk (0x1UL << RTC_SCR_CWUTF_Pos) /*!< 0x00000004 */
  5964. #define RTC_SCR_CWUTF RTC_SCR_CWUTF_Msk /*!< Clear wakeup timer flag > */
  5965. #define RTC_SCR_CALRBF_Pos (1U)
  5966. #define RTC_SCR_CALRBF_Msk (0x1UL << RTC_SCR_CALRBF_Pos) /*!< 0x00000002 */
  5967. #define RTC_SCR_CALRBF RTC_SCR_CALRBF_Msk
  5968. #define RTC_SCR_CALRAF_Pos (0U)
  5969. #define RTC_SCR_CALRAF_Msk (0x1UL << RTC_SCR_CALRAF_Pos) /*!< 0x00000001 */
  5970. #define RTC_SCR_CALRAF RTC_SCR_CALRAF_Msk
  5971. /******************************************************************************/
  5972. /* */
  5973. /* Tamper and backup register (TAMP) */
  5974. /* */
  5975. /******************************************************************************/
  5976. /******************** Bits definition for TAMP_CR1 register *****************/
  5977. #define TAMP_CR1_TAMP1E_Pos (0U)
  5978. #define TAMP_CR1_TAMP1E_Msk (0x1UL << TAMP_CR1_TAMP1E_Pos) /*!< 0x00000001 */
  5979. #define TAMP_CR1_TAMP1E TAMP_CR1_TAMP1E_Msk
  5980. #define TAMP_CR1_TAMP2E_Pos (1U)
  5981. #define TAMP_CR1_TAMP2E_Msk (0x1UL << TAMP_CR1_TAMP2E_Pos) /*!< 0x00000002 */
  5982. #define TAMP_CR1_TAMP2E TAMP_CR1_TAMP2E_Msk
  5983. #define TAMP_CR1_ITAMP3E_Pos (18U)
  5984. #define TAMP_CR1_ITAMP3E_Msk (0x1UL << TAMP_CR1_ITAMP3E_Pos) /*!< 0x00040000 */
  5985. #define TAMP_CR1_ITAMP3E TAMP_CR1_ITAMP3E_Msk
  5986. #define TAMP_CR1_ITAMP4E_Pos (19U)
  5987. #define TAMP_CR1_ITAMP4E_Msk (0x1UL << TAMP_CR1_ITAMP4E_Pos) /*!< 0x00080000 */
  5988. #define TAMP_CR1_ITAMP4E TAMP_CR1_ITAMP4E_Msk
  5989. #define TAMP_CR1_ITAMP5E_Pos (20U)
  5990. #define TAMP_CR1_ITAMP5E_Msk (0x1UL << TAMP_CR1_ITAMP5E_Pos) /*!< 0x00100000 */
  5991. #define TAMP_CR1_ITAMP5E TAMP_CR1_ITAMP5E_Msk
  5992. #define TAMP_CR1_ITAMP6E_Pos (21U)
  5993. #define TAMP_CR1_ITAMP6E_Msk (0x1UL << TAMP_CR1_ITAMP6E_Pos) /*!< 0x00200000 */
  5994. #define TAMP_CR1_ITAMP6E TAMP_CR1_ITAMP6E_Msk
  5995. /******************** Bits definition for TAMP_CR2 register *****************/
  5996. #define TAMP_CR2_TAMP1NOERASE_Pos (0U)
  5997. #define TAMP_CR2_TAMP1NOERASE_Msk (0x1UL << TAMP_CR2_TAMP1NOERASE_Pos) /*!< 0x00000001 */
  5998. #define TAMP_CR2_TAMP1NOERASE TAMP_CR2_TAMP1NOERASE_Msk
  5999. #define TAMP_CR2_TAMP2NOERASE_Pos (1U)
  6000. #define TAMP_CR2_TAMP2NOERASE_Msk (0x1UL << TAMP_CR2_TAMP2NOERASE_Pos) /*!< 0x00000002 */
  6001. #define TAMP_CR2_TAMP2NOERASE TAMP_CR2_TAMP2NOERASE_Msk
  6002. #define TAMP_CR2_TAMP1MSK_Pos (16U)
  6003. #define TAMP_CR2_TAMP1MSK_Msk (0x1UL << TAMP_CR2_TAMP1MSK_Pos) /*!< 0x00010000 */
  6004. #define TAMP_CR2_TAMP1MSK TAMP_CR2_TAMP1MSK_Msk
  6005. #define TAMP_CR2_TAMP2MSK_Pos (17U)
  6006. #define TAMP_CR2_TAMP2MSK_Msk (0x1UL << TAMP_CR2_TAMP2MSK_Pos) /*!< 0x00020000 */
  6007. #define TAMP_CR2_TAMP2MSK TAMP_CR2_TAMP2MSK_Msk
  6008. #define TAMP_CR2_TAMP1TRG_Pos (24U)
  6009. #define TAMP_CR2_TAMP1TRG_Msk (0x1UL << TAMP_CR2_TAMP1TRG_Pos) /*!< 0x01000000 */
  6010. #define TAMP_CR2_TAMP1TRG TAMP_CR2_TAMP1TRG_Msk
  6011. #define TAMP_CR2_TAMP2TRG_Pos (25U)
  6012. #define TAMP_CR2_TAMP2TRG_Msk (0x1UL << TAMP_CR2_TAMP2TRG_Pos) /*!< 0x02000000 */
  6013. #define TAMP_CR2_TAMP2TRG TAMP_CR2_TAMP2TRG_Msk
  6014. /******************** Bits definition for TAMP_FLTCR register ***************/
  6015. #define TAMP_FLTCR_TAMPFREQ_0 0x00000001U
  6016. #define TAMP_FLTCR_TAMPFREQ_1 0x00000002U
  6017. #define TAMP_FLTCR_TAMPFREQ_2 0x00000004U
  6018. #define TAMP_FLTCR_TAMPFREQ_Pos (0U)
  6019. #define TAMP_FLTCR_TAMPFREQ_Msk (0x7UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000007 */
  6020. #define TAMP_FLTCR_TAMPFREQ TAMP_FLTCR_TAMPFREQ_Msk
  6021. #define TAMP_FLTCR_TAMPFLT_0 0x00000008U
  6022. #define TAMP_FLTCR_TAMPFLT_1 0x00000010U
  6023. #define TAMP_FLTCR_TAMPFLT_Pos (3U)
  6024. #define TAMP_FLTCR_TAMPFLT_Msk (0x3UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000018 */
  6025. #define TAMP_FLTCR_TAMPFLT TAMP_FLTCR_TAMPFLT_Msk
  6026. #define TAMP_FLTCR_TAMPPRCH_0 0x00000020U
  6027. #define TAMP_FLTCR_TAMPPRCH_1 0x00000040U
  6028. #define TAMP_FLTCR_TAMPPRCH_Pos (5U)
  6029. #define TAMP_FLTCR_TAMPPRCH_Msk (0x3UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000060 */
  6030. #define TAMP_FLTCR_TAMPPRCH TAMP_FLTCR_TAMPPRCH_Msk
  6031. #define TAMP_FLTCR_TAMPPUDIS_Pos (7U)
  6032. #define TAMP_FLTCR_TAMPPUDIS_Msk (0x1UL << TAMP_FLTCR_TAMPPUDIS_Pos) /*!< 0x00000080 */
  6033. #define TAMP_FLTCR_TAMPPUDIS TAMP_FLTCR_TAMPPUDIS_Msk
  6034. /******************** Bits definition for TAMP_IER register *****************/
  6035. #define TAMP_IER_TAMP1IE_Pos (0U)
  6036. #define TAMP_IER_TAMP1IE_Msk (0x1UL << TAMP_IER_TAMP1IE_Pos) /*!< 0x00000001 */
  6037. #define TAMP_IER_TAMP1IE TAMP_IER_TAMP1IE_Msk
  6038. #define TAMP_IER_TAMP2IE_Pos (1U)
  6039. #define TAMP_IER_TAMP2IE_Msk (0x1UL << TAMP_IER_TAMP2IE_Pos) /*!< 0x00000002 */
  6040. #define TAMP_IER_TAMP2IE TAMP_IER_TAMP2IE_Msk
  6041. #define TAMP_IER_ITAMP3IE_Pos (18U)
  6042. #define TAMP_IER_ITAMP3IE_Msk (0x1UL << TAMP_IER_ITAMP3IE_Pos) /*!< 0x00040000 */
  6043. #define TAMP_IER_ITAMP3IE TAMP_IER_ITAMP3IE_Msk
  6044. #define TAMP_IER_ITAMP4IE_Pos (19U)
  6045. #define TAMP_IER_ITAMP4IE_Msk (0x1UL << TAMP_IER_ITAMP4IE_Pos) /*!< 0x00080000 */
  6046. #define TAMP_IER_ITAMP4IE TAMP_IER_ITAMP4IE_Msk
  6047. #define TAMP_IER_ITAMP5IE_Pos (20U)
  6048. #define TAMP_IER_ITAMP5IE_Msk (0x1UL << TAMP_IER_ITAMP5IE_Pos) /*!< 0x00100000 */
  6049. #define TAMP_IER_ITAMP5IE TAMP_IER_ITAMP5IE_Msk
  6050. #define TAMP_IER_ITAMP6IE_Pos (21U)
  6051. #define TAMP_IER_ITAMP6IE_Msk (0x1UL << TAMP_IER_ITAMP6IE_Pos) /*!< 0x00200000 */
  6052. #define TAMP_IER_ITAMP6IE TAMP_IER_ITAMP6IE_Msk
  6053. /******************** Bits definition for TAMP_SR register ******************/
  6054. #define TAMP_SR_TAMP1F_Pos (0U)
  6055. #define TAMP_SR_TAMP1F_Msk (0x1UL << TAMP_SR_TAMP1F_Pos) /*!< 0x00000001 */
  6056. #define TAMP_SR_TAMP1F TAMP_SR_TAMP1F_Msk
  6057. #define TAMP_SR_TAMP2F_Pos (1U)
  6058. #define TAMP_SR_TAMP2F_Msk (0x1UL << TAMP_SR_TAMP2F_Pos) /*!< 0x00000002 */
  6059. #define TAMP_SR_TAMP2F TAMP_SR_TAMP2F_Msk
  6060. #define TAMP_SR_ITAMP3F_Pos (18U)
  6061. #define TAMP_SR_ITAMP3F_Msk (0x1UL << TAMP_SR_ITAMP3F_Pos) /*!< 0x00040000 */
  6062. #define TAMP_SR_ITAMP3F TAMP_SR_ITAMP3F_Msk
  6063. #define TAMP_SR_ITAMP4F_Pos (19U)
  6064. #define TAMP_SR_ITAMP4F_Msk (0x1UL << TAMP_SR_ITAMP4F_Pos) /*!< 0x00080000 */
  6065. #define TAMP_SR_ITAMP4F TAMP_SR_ITAMP4F_Msk
  6066. #define TAMP_SR_ITAMP5F_Pos (20U)
  6067. #define TAMP_SR_ITAMP5F_Msk (0x1UL << TAMP_SR_ITAMP5F_Pos) /*!< 0x00100000 */
  6068. #define TAMP_SR_ITAMP5F TAMP_SR_ITAMP5F_Msk
  6069. #define TAMP_SR_ITAMP6F_Pos (21U)
  6070. #define TAMP_SR_ITAMP6F_Msk (0x1UL << TAMP_SR_ITAMP6F_Pos) /*!< 0x00200000 */
  6071. #define TAMP_SR_ITAMP6F TAMP_SR_ITAMP6F_Msk
  6072. /******************** Bits definition for TAMP_MISR register ****************/
  6073. #define TAMP_MISR_TAMP1MF_Pos (0U)
  6074. #define TAMP_MISR_TAMP1MF_Msk (0x1UL << TAMP_MISR_TAMP1MF_Pos) /*!< 0x00000001 */
  6075. #define TAMP_MISR_TAMP1MF TAMP_MISR_TAMP1MF_Msk
  6076. #define TAMP_MISR_TAMP2MF_Pos (1U)
  6077. #define TAMP_MISR_TAMP2MF_Msk (0x1UL << TAMP_MISR_TAMP2MF_Pos) /*!< 0x00000002 */
  6078. #define TAMP_MISR_TAMP2MF TAMP_MISR_TAMP2MF_Msk
  6079. #define TAMP_MISR_ITAMP3MF_Pos (18U)
  6080. #define TAMP_MISR_ITAMP3MF_Msk (0x1UL << TAMP_MISR_ITAMP3MF_Pos) /*!< 0x00040000 */
  6081. #define TAMP_MISR_ITAMP3MF TAMP_MISR_ITAMP3MF_Msk
  6082. #define TAMP_MISR_ITAMP4MF_Pos (19U)
  6083. #define TAMP_MISR_ITAMP4MF_Msk (0x1UL << TAMP_MISR_ITAMP4MF_Pos) /*!< 0x00080000 */
  6084. #define TAMP_MISR_ITAMP4MF TAMP_MISR_ITAMP4MF_Msk
  6085. #define TAMP_MISR_ITAMP5MF_Pos (20U)
  6086. #define TAMP_MISR_ITAMP5MF_Msk (0x1UL << TAMP_MISR_ITAMP5MF_Pos) /*!< 0x00100000 */
  6087. #define TAMP_MISR_ITAMP5MF TAMP_MISR_ITAMP5MF_Msk
  6088. #define TAMP_MISR_ITAMP6MF_Pos (21U)
  6089. #define TAMP_MISR_ITAMP6MF_Msk (0x1UL << TAMP_MISR_ITAMP6MF_Pos) /*!< 0x00200000 */
  6090. #define TAMP_MISR_ITAMP6MF TAMP_MISR_ITAMP6MF_Msk
  6091. /******************** Bits definition for TAMP_SCR register *****************/
  6092. #define TAMP_SCR_CTAMP1F_Pos (0U)
  6093. #define TAMP_SCR_CTAMP1F_Msk (0x1UL << TAMP_SCR_CTAMP1F_Pos) /*!< 0x00000001 */
  6094. #define TAMP_SCR_CTAMP1F TAMP_SCR_CTAMP1F_Msk
  6095. #define TAMP_SCR_CTAMP2F_Pos (1U)
  6096. #define TAMP_SCR_CTAMP2F_Msk (0x1UL << TAMP_SCR_CTAMP2F_Pos) /*!< 0x00000002 */
  6097. #define TAMP_SCR_CTAMP2F TAMP_SCR_CTAMP2F_Msk
  6098. #define TAMP_SCR_CITAMP3F_Pos (18U)
  6099. #define TAMP_SCR_CITAMP3F_Msk (0x1UL << TAMP_SCR_CITAMP3F_Pos) /*!< 0x00040000 */
  6100. #define TAMP_SCR_CITAMP3F TAMP_SCR_CITAMP3F_Msk
  6101. #define TAMP_SCR_CITAMP4F_Pos (19U)
  6102. #define TAMP_SCR_CITAMP4F_Msk (0x1UL << TAMP_SCR_CITAMP4F_Pos) /*!< 0x00080000 */
  6103. #define TAMP_SCR_CITAMP4F TAMP_SCR_CITAMP4F_Msk
  6104. #define TAMP_SCR_CITAMP5F_Pos (20U)
  6105. #define TAMP_SCR_CITAMP5F_Msk (0x1UL << TAMP_SCR_CITAMP5F_Pos) /*!< 0x00100000 */
  6106. #define TAMP_SCR_CITAMP5F TAMP_SCR_CITAMP5F_Msk
  6107. #define TAMP_SCR_CITAMP6F_Pos (21U)
  6108. #define TAMP_SCR_CITAMP6F_Msk (0x1UL << TAMP_SCR_CITAMP6F_Pos) /*!< 0x00200000 */
  6109. #define TAMP_SCR_CITAMP6F TAMP_SCR_CITAMP6F_Msk
  6110. /******************** Bits definition for TAMP_BKP0R register ***************/
  6111. #define TAMP_BKP0R_Pos (0U)
  6112. #define TAMP_BKP0R_Msk (0xFFFFFFFFUL << TAMP_BKP0R_Pos) /*!< 0xFFFFFFFF */
  6113. #define TAMP_BKP0R TAMP_BKP0R_Msk
  6114. /******************** Bits definition for TAMP_BKP1R register ***************/
  6115. #define TAMP_BKP1R_Pos (0U)
  6116. #define TAMP_BKP1R_Msk (0xFFFFFFFFUL << TAMP_BKP1R_Pos) /*!< 0xFFFFFFFF */
  6117. #define TAMP_BKP1R TAMP_BKP1R_Msk
  6118. /******************** Bits definition for TAMP_BKP2R register ***************/
  6119. #define TAMP_BKP2R_Pos (0U)
  6120. #define TAMP_BKP2R_Msk (0xFFFFFFFFUL << TAMP_BKP2R_Pos) /*!< 0xFFFFFFFF */
  6121. #define TAMP_BKP2R TAMP_BKP2R_Msk
  6122. /******************** Bits definition for TAMP_BKP3R register ***************/
  6123. #define TAMP_BKP3R_Pos (0U)
  6124. #define TAMP_BKP3R_Msk (0xFFFFFFFFUL << TAMP_BKP3R_Pos) /*!< 0xFFFFFFFF */
  6125. #define TAMP_BKP3R TAMP_BKP3R_Msk
  6126. /******************** Bits definition for TAMP_BKP4R register ***************/
  6127. #define TAMP_BKP4R_Pos (0U)
  6128. #define TAMP_BKP4R_Msk (0xFFFFFFFFUL << TAMP_BKP4R_Pos) /*!< 0xFFFFFFFF */
  6129. #define TAMP_BKP4R TAMP_BKP4R_Msk
  6130. /******************************************************************************/
  6131. /* */
  6132. /* Serial Peripheral Interface (SPI) */
  6133. /* */
  6134. /******************************************************************************/
  6135. /*
  6136. * @brief Specific device feature definitions (not present on all devices in the STM32G0 serie)
  6137. */
  6138. #define SPI_I2S_SUPPORT /*!< I2S support */
  6139. /******************* Bit definition for SPI_CR1 register ********************/
  6140. #define SPI_CR1_CPHA_Pos (0U)
  6141. #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  6142. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */
  6143. #define SPI_CR1_CPOL_Pos (1U)
  6144. #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  6145. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */
  6146. #define SPI_CR1_MSTR_Pos (2U)
  6147. #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  6148. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */
  6149. #define SPI_CR1_BR_Pos (3U)
  6150. #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  6151. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */
  6152. #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  6153. #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  6154. #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  6155. #define SPI_CR1_SPE_Pos (6U)
  6156. #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  6157. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */
  6158. #define SPI_CR1_LSBFIRST_Pos (7U)
  6159. #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  6160. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */
  6161. #define SPI_CR1_SSI_Pos (8U)
  6162. #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  6163. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */
  6164. #define SPI_CR1_SSM_Pos (9U)
  6165. #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  6166. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */
  6167. #define SPI_CR1_RXONLY_Pos (10U)
  6168. #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  6169. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */
  6170. #define SPI_CR1_CRCL_Pos (11U)
  6171. #define SPI_CR1_CRCL_Msk (0x1UL << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */
  6172. #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */
  6173. #define SPI_CR1_CRCNEXT_Pos (12U)
  6174. #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  6175. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */
  6176. #define SPI_CR1_CRCEN_Pos (13U)
  6177. #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  6178. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */
  6179. #define SPI_CR1_BIDIOE_Pos (14U)
  6180. #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  6181. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */
  6182. #define SPI_CR1_BIDIMODE_Pos (15U)
  6183. #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  6184. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */
  6185. /******************* Bit definition for SPI_CR2 register ********************/
  6186. #define SPI_CR2_RXDMAEN_Pos (0U)
  6187. #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  6188. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
  6189. #define SPI_CR2_TXDMAEN_Pos (1U)
  6190. #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  6191. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
  6192. #define SPI_CR2_SSOE_Pos (2U)
  6193. #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  6194. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  6195. #define SPI_CR2_NSSP_Pos (3U)
  6196. #define SPI_CR2_NSSP_Msk (0x1UL << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */
  6197. #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */
  6198. #define SPI_CR2_FRF_Pos (4U)
  6199. #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
  6200. #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */
  6201. #define SPI_CR2_ERRIE_Pos (5U)
  6202. #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  6203. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  6204. #define SPI_CR2_RXNEIE_Pos (6U)
  6205. #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  6206. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  6207. #define SPI_CR2_TXEIE_Pos (7U)
  6208. #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  6209. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  6210. #define SPI_CR2_DS_Pos (8U)
  6211. #define SPI_CR2_DS_Msk (0xFUL << SPI_CR2_DS_Pos) /*!< 0x00000F00 */
  6212. #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */
  6213. #define SPI_CR2_DS_0 (0x1UL << SPI_CR2_DS_Pos) /*!< 0x00000100 */
  6214. #define SPI_CR2_DS_1 (0x2UL << SPI_CR2_DS_Pos) /*!< 0x00000200 */
  6215. #define SPI_CR2_DS_2 (0x4UL << SPI_CR2_DS_Pos) /*!< 0x00000400 */
  6216. #define SPI_CR2_DS_3 (0x8UL << SPI_CR2_DS_Pos) /*!< 0x00000800 */
  6217. #define SPI_CR2_FRXTH_Pos (12U)
  6218. #define SPI_CR2_FRXTH_Msk (0x1UL << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */
  6219. #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */
  6220. #define SPI_CR2_LDMARX_Pos (13U)
  6221. #define SPI_CR2_LDMARX_Msk (0x1UL << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */
  6222. #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */
  6223. #define SPI_CR2_LDMATX_Pos (14U)
  6224. #define SPI_CR2_LDMATX_Msk (0x1UL << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */
  6225. #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */
  6226. /******************** Bit definition for SPI_SR register ********************/
  6227. #define SPI_SR_RXNE_Pos (0U)
  6228. #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  6229. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  6230. #define SPI_SR_TXE_Pos (1U)
  6231. #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  6232. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  6233. #define SPI_SR_CHSIDE_Pos (2U)
  6234. #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  6235. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
  6236. #define SPI_SR_UDR_Pos (3U)
  6237. #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  6238. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
  6239. #define SPI_SR_CRCERR_Pos (4U)
  6240. #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  6241. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
  6242. #define SPI_SR_MODF_Pos (5U)
  6243. #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  6244. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  6245. #define SPI_SR_OVR_Pos (6U)
  6246. #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  6247. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  6248. #define SPI_SR_BSY_Pos (7U)
  6249. #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  6250. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  6251. #define SPI_SR_FRE_Pos (8U)
  6252. #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */
  6253. #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */
  6254. #define SPI_SR_FRLVL_Pos (9U)
  6255. #define SPI_SR_FRLVL_Msk (0x3UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */
  6256. #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */
  6257. #define SPI_SR_FRLVL_0 (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */
  6258. #define SPI_SR_FRLVL_1 (0x2UL << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */
  6259. #define SPI_SR_FTLVL_Pos (11U)
  6260. #define SPI_SR_FTLVL_Msk (0x3UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */
  6261. #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */
  6262. #define SPI_SR_FTLVL_0 (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */
  6263. #define SPI_SR_FTLVL_1 (0x2UL << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */
  6264. /******************** Bit definition for SPI_DR register ********************/
  6265. #define SPI_DR_DR_Pos (0U)
  6266. #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  6267. #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */
  6268. /******************* Bit definition for SPI_CRCPR register ******************/
  6269. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  6270. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
  6271. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */
  6272. /****************** Bit definition for SPI_RXCRCR register ******************/
  6273. #define SPI_RXCRCR_RXCRC_Pos (0U)
  6274. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
  6275. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */
  6276. /****************** Bit definition for SPI_TXCRCR register ******************/
  6277. #define SPI_TXCRCR_TXCRC_Pos (0U)
  6278. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
  6279. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */
  6280. /****************** Bit definition for SPI_I2SCFGR register *****************/
  6281. #define SPI_I2SCFGR_CHLEN_Pos (0U)
  6282. #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */
  6283. #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */
  6284. #define SPI_I2SCFGR_DATLEN_Pos (1U)
  6285. #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */
  6286. #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */
  6287. #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */
  6288. #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */
  6289. #define SPI_I2SCFGR_CKPOL_Pos (3U)
  6290. #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */
  6291. #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */
  6292. #define SPI_I2SCFGR_I2SSTD_Pos (4U)
  6293. #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */
  6294. #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */
  6295. #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */
  6296. #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */
  6297. #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
  6298. #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */
  6299. #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */
  6300. #define SPI_I2SCFGR_I2SCFG_Pos (8U)
  6301. #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */
  6302. #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  6303. #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */
  6304. #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */
  6305. #define SPI_I2SCFGR_I2SE_Pos (10U)
  6306. #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */
  6307. #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */
  6308. #define SPI_I2SCFGR_I2SMOD_Pos (11U)
  6309. #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */
  6310. #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */
  6311. #define SPI_I2SCFGR_ASTRTEN_Pos (12U)
  6312. #define SPI_I2SCFGR_ASTRTEN_Msk (0x1UL << SPI_I2SCFGR_ASTRTEN_Pos) /*!< 0x00001000 */
  6313. #define SPI_I2SCFGR_ASTRTEN SPI_I2SCFGR_ASTRTEN_Msk /*!<Asynchronous start enable */
  6314. /****************** Bit definition for SPI_I2SPR register *******************/
  6315. #define SPI_I2SPR_I2SDIV_Pos (0U)
  6316. #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */
  6317. #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */
  6318. #define SPI_I2SPR_ODD_Pos (8U)
  6319. #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */
  6320. #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */
  6321. #define SPI_I2SPR_MCKOE_Pos (9U)
  6322. #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */
  6323. #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */
  6324. /******************************************************************************/
  6325. /* */
  6326. /* SYSCFG */
  6327. /* */
  6328. /******************************************************************************/
  6329. /***************** Bit definition for SYSCFG_CFGR1 register ****************/
  6330. #define SYSCFG_CFGR1_MEM_MODE_Pos (0U)
  6331. #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */
  6332. #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
  6333. #define SYSCFG_CFGR1_MEM_MODE_0 (0x1UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */
  6334. #define SYSCFG_CFGR1_MEM_MODE_1 (0x2UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */
  6335. #define SYSCFG_CFGR1_PA11_RMP_Pos (3U)
  6336. #define SYSCFG_CFGR1_PA11_RMP_Msk (0x1UL << SYSCFG_CFGR1_PA11_RMP_Pos) /*!< 0x00000008 */
  6337. #define SYSCFG_CFGR1_PA11_RMP SYSCFG_CFGR1_PA11_RMP_Msk /*!< PA11 Remap */
  6338. #define SYSCFG_CFGR1_PA12_RMP_Pos (4U)
  6339. #define SYSCFG_CFGR1_PA12_RMP_Msk (0x1UL << SYSCFG_CFGR1_PA12_RMP_Pos) /*!< 0x00000010 */
  6340. #define SYSCFG_CFGR1_PA12_RMP SYSCFG_CFGR1_PA12_RMP_Msk /*!< PA12 Remap */
  6341. #define SYSCFG_CFGR1_IR_POL_Pos (5U)
  6342. #define SYSCFG_CFGR1_IR_POL_Msk (0x1UL << SYSCFG_CFGR1_IR_POL_Pos) /*!< 0x00000020 */
  6343. #define SYSCFG_CFGR1_IR_POL SYSCFG_CFGR1_IR_POL_Msk /*!< IROut Polarity Selection */
  6344. #define SYSCFG_CFGR1_IR_MOD_Pos (6U)
  6345. #define SYSCFG_CFGR1_IR_MOD_Msk (0x3UL << SYSCFG_CFGR1_IR_MOD_Pos) /*!< 0x000000C0 */
  6346. #define SYSCFG_CFGR1_IR_MOD SYSCFG_CFGR1_IR_MOD_Msk /*!< IRDA Modulation Envelope signal source selection */
  6347. #define SYSCFG_CFGR1_IR_MOD_0 (0x1UL << SYSCFG_CFGR1_IR_MOD_Pos) /*!< 0x00000040 */
  6348. #define SYSCFG_CFGR1_IR_MOD_1 (0x2UL << SYSCFG_CFGR1_IR_MOD_Pos) /*!< 0x00000080 */
  6349. #define SYSCFG_CFGR1_BOOSTEN_Pos (8U)
  6350. #define SYSCFG_CFGR1_BOOSTEN_Msk (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */
  6351. #define SYSCFG_CFGR1_BOOSTEN SYSCFG_CFGR1_BOOSTEN_Msk /*!< I/O analog switch voltage booster enable */
  6352. #define SYSCFG_CFGR1_UCPD1_STROBE_Pos (9U)
  6353. #define SYSCFG_CFGR1_UCPD1_STROBE_Msk (0x1UL << SYSCFG_CFGR1_UCPD1_STROBE_Pos) /*!< 0x00000200 */
  6354. #define SYSCFG_CFGR1_UCPD1_STROBE SYSCFG_CFGR1_UCPD1_STROBE_Msk /*!< Strobe signal bit for UCPD1 */
  6355. #define SYSCFG_CFGR1_UCPD2_STROBE_Pos (10U)
  6356. #define SYSCFG_CFGR1_UCPD2_STROBE_Msk (0x1UL << SYSCFG_CFGR1_UCPD2_STROBE_Pos) /*!< 0x00000400 */
  6357. #define SYSCFG_CFGR1_UCPD2_STROBE SYSCFG_CFGR1_UCPD2_STROBE_Msk /*!< Strobe signal bit for UCPD2 */
  6358. #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (16U)
  6359. #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos) /*!< 0x00010000 */
  6360. #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */
  6361. #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos (17U)
  6362. #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos) /*!< 0x00020000 */
  6363. #define SYSCFG_CFGR1_I2C_PB7_FMP SYSCFG_CFGR1_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */
  6364. #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos (18U)
  6365. #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos) /*!< 0x00040000 */
  6366. #define SYSCFG_CFGR1_I2C_PB8_FMP SYSCFG_CFGR1_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */
  6367. #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos (19U)
  6368. #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos) /*!< 0x00080000 */
  6369. #define SYSCFG_CFGR1_I2C_PB9_FMP SYSCFG_CFGR1_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */
  6370. #define SYSCFG_CFGR1_I2C1_FMP_Pos (20U)
  6371. #define SYSCFG_CFGR1_I2C1_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos) /*!< 0x00100000 */
  6372. #define SYSCFG_CFGR1_I2C1_FMP SYSCFG_CFGR1_I2C1_FMP_Msk /*!< Enable Fast Mode Plus on PB10, PB11, PF6 and PF7 */
  6373. #define SYSCFG_CFGR1_I2C2_FMP_Pos (21U)
  6374. #define SYSCFG_CFGR1_I2C2_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C2_FMP_Pos) /*!< 0x00200000 */
  6375. #define SYSCFG_CFGR1_I2C2_FMP SYSCFG_CFGR1_I2C2_FMP_Msk /*!< Enable I2C2 Fast mode plus */
  6376. #define SYSCFG_CFGR1_I2C_PA9_FMP_Pos (22U)
  6377. #define SYSCFG_CFGR1_I2C_PA9_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PA9_FMP_Pos) /*!< 0x00400000 */
  6378. #define SYSCFG_CFGR1_I2C_PA9_FMP SYSCFG_CFGR1_I2C_PA9_FMP_Msk /*!< Enable Fast Mode Plus on PA9 */
  6379. #define SYSCFG_CFGR1_I2C_PA10_FMP_Pos (23U)
  6380. #define SYSCFG_CFGR1_I2C_PA10_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PA10_FMP_Pos) /*!< 0x00800000 */
  6381. #define SYSCFG_CFGR1_I2C_PA10_FMP SYSCFG_CFGR1_I2C_PA10_FMP_Msk /*!< Enable Fast Mode Plus on PA10 */
  6382. /****************** Bit definition for SYSCFG_CFGR2 register ****************/
  6383. #define SYSCFG_CFGR2_CLL_Pos (0U)
  6384. #define SYSCFG_CFGR2_CLL_Msk (0x1UL << SYSCFG_CFGR2_CLL_Pos) /*!< 0x00000001 */
  6385. #define SYSCFG_CFGR2_CLL SYSCFG_CFGR2_CLL_Msk /*!< Enables and locks the LOCKUP (Hardfault) output of CortexM0 with Break Input of TIMER1 */
  6386. #define SYSCFG_CFGR2_SPL_Pos (1U)
  6387. #define SYSCFG_CFGR2_SPL_Msk (0x1UL << SYSCFG_CFGR2_SPL_Pos) /*!< 0x00000002 */
  6388. #define SYSCFG_CFGR2_SPL SYSCFG_CFGR2_SPL_Msk /*!< Enables and locks the SRAM_PARITY error signal with Break Input of TIMER1 */
  6389. #define SYSCFG_CFGR2_PVDL_Pos (2U)
  6390. #define SYSCFG_CFGR2_PVDL_Msk (0x1UL << SYSCFG_CFGR2_PVDL_Pos) /*!< 0x00000004 */
  6391. #define SYSCFG_CFGR2_PVDL SYSCFG_CFGR2_PVDL_Msk /*!< Enables and locks the PVD connection with Timer1 Break Input and also the PVD_EN and PVDSEL[2:0] bits of the Power Control Interface */
  6392. #define SYSCFG_CFGR2_ECCL_Pos (3U)
  6393. #define SYSCFG_CFGR2_ECCL_Msk (0x1UL << SYSCFG_CFGR2_ECCL_Pos) /*!< 0x00000008 */
  6394. #define SYSCFG_CFGR2_ECCL SYSCFG_CFGR2_ECCL_Msk /*!< ECCL */
  6395. #define SYSCFG_CFGR2_SPF_Pos (8U)
  6396. #define SYSCFG_CFGR2_SPF_Msk (0x1UL << SYSCFG_CFGR2_SPF_Pos) /*!< 0x00000100 */
  6397. #define SYSCFG_CFGR2_SPF SYSCFG_CFGR2_SPF_Msk /*!< SRAM Parity error flag */
  6398. #define SYSCFG_CFGR2_SRAM_PE SYSCFG_CFGR2_SPF /*!< SRAM Parity error flag (define maintained for legacy purpose) */
  6399. /***************** Bit definition for SYSCFG_ITLINEx ISR Wrapper register ****************/
  6400. #define SYSCFG_ITLINE0_SR_EWDG_Pos (0U)
  6401. #define SYSCFG_ITLINE0_SR_EWDG_Msk (0x1UL << SYSCFG_ITLINE0_SR_EWDG_Pos) /*!< 0x00000001 */
  6402. #define SYSCFG_ITLINE0_SR_EWDG SYSCFG_ITLINE0_SR_EWDG_Msk /*!< EWDG interrupt */
  6403. #define SYSCFG_ITLINE1_SR_PVDOUT_Pos (0U)
  6404. #define SYSCFG_ITLINE1_SR_PVDOUT_Msk (0x1UL << SYSCFG_ITLINE1_SR_PVDOUT_Pos) /*!< 0x00000001 */
  6405. #define SYSCFG_ITLINE1_SR_PVDOUT SYSCFG_ITLINE1_SR_PVDOUT_Msk /*!< Power voltage detection -> exti[16] Interrupt */
  6406. #define SYSCFG_ITLINE2_SR_TAMPER_Pos (0U)
  6407. #define SYSCFG_ITLINE2_SR_TAMPER_Msk (0x1UL << SYSCFG_ITLINE2_SR_TAMPER_Pos) /*!< 0x00000001 */
  6408. #define SYSCFG_ITLINE2_SR_TAMPER SYSCFG_ITLINE2_SR_TAMPER_Msk /*!< TAMPER -> exti[21] interrupt */
  6409. #define SYSCFG_ITLINE2_SR_RTC_WAKEUP_Pos (1U)
  6410. #define SYSCFG_ITLINE2_SR_RTC_WAKEUP_Msk (0x1UL << SYSCFG_ITLINE2_SR_RTC_WAKEUP_Pos) /*!< 0x00000002 */
  6411. #define SYSCFG_ITLINE2_SR_RTC_WAKEUP SYSCFG_ITLINE2_SR_RTC_WAKEUP_Msk /*!< RTC_WAKEUP -> exti[19] interrupt .... */
  6412. #define SYSCFG_ITLINE3_SR_FLASH_ECC_Pos (0U)
  6413. #define SYSCFG_ITLINE3_SR_FLASH_ECC_Msk (0x1UL << SYSCFG_ITLINE3_SR_FLASH_ECC_Pos) /*!< 0x00000001 */
  6414. #define SYSCFG_ITLINE3_SR_FLASH_ECC SYSCFG_ITLINE3_SR_FLASH_ECC_Msk /*!< Flash ITF ECC interrupt */
  6415. #define SYSCFG_ITLINE3_SR_FLASH_ITF_Pos (1U)
  6416. #define SYSCFG_ITLINE3_SR_FLASH_ITF_Msk (0x1UL << SYSCFG_ITLINE3_SR_FLASH_ITF_Pos) /*!< 0x00000002 */
  6417. #define SYSCFG_ITLINE3_SR_FLASH_ITF SYSCFG_ITLINE3_SR_FLASH_ITF_Msk /*!< FLASH ITF interrupt */
  6418. #define SYSCFG_ITLINE4_SR_CLK_CTRL_Pos (0U)
  6419. #define SYSCFG_ITLINE4_SR_CLK_CTRL_Msk (0x1UL << SYSCFG_ITLINE4_SR_CLK_CTRL_Pos) /*!< 0x00000001 */
  6420. #define SYSCFG_ITLINE4_SR_CLK_CTRL SYSCFG_ITLINE4_SR_CLK_CTRL_Msk /*!< RCC interrupt */
  6421. #define SYSCFG_ITLINE5_SR_EXTI0_Pos (0U)
  6422. #define SYSCFG_ITLINE5_SR_EXTI0_Msk (0x1UL << SYSCFG_ITLINE5_SR_EXTI0_Pos) /*!< 0x00000001 */
  6423. #define SYSCFG_ITLINE5_SR_EXTI0 SYSCFG_ITLINE5_SR_EXTI0_Msk /*!< External Interrupt 0 */
  6424. #define SYSCFG_ITLINE5_SR_EXTI1_Pos (1U)
  6425. #define SYSCFG_ITLINE5_SR_EXTI1_Msk (0x1UL << SYSCFG_ITLINE5_SR_EXTI1_Pos) /*!< 0x00000002 */
  6426. #define SYSCFG_ITLINE5_SR_EXTI1 SYSCFG_ITLINE5_SR_EXTI1_Msk /*!< External Interrupt 1 */
  6427. #define SYSCFG_ITLINE6_SR_EXTI2_Pos (0U)
  6428. #define SYSCFG_ITLINE6_SR_EXTI2_Msk (0x1UL << SYSCFG_ITLINE6_SR_EXTI2_Pos) /*!< 0x00000001 */
  6429. #define SYSCFG_ITLINE6_SR_EXTI2 SYSCFG_ITLINE6_SR_EXTI2_Msk /*!< External Interrupt 2 */
  6430. #define SYSCFG_ITLINE6_SR_EXTI3_Pos (1U)
  6431. #define SYSCFG_ITLINE6_SR_EXTI3_Msk (0x1UL << SYSCFG_ITLINE6_SR_EXTI3_Pos) /*!< 0x00000002 */
  6432. #define SYSCFG_ITLINE6_SR_EXTI3 SYSCFG_ITLINE6_SR_EXTI3_Msk /*!< External Interrupt 3 */
  6433. #define SYSCFG_ITLINE7_SR_EXTI4_Pos (0U)
  6434. #define SYSCFG_ITLINE7_SR_EXTI4_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI4_Pos) /*!< 0x00000001 */
  6435. #define SYSCFG_ITLINE7_SR_EXTI4 SYSCFG_ITLINE7_SR_EXTI4_Msk /*!< External Interrupt 4 */
  6436. #define SYSCFG_ITLINE7_SR_EXTI5_Pos (1U)
  6437. #define SYSCFG_ITLINE7_SR_EXTI5_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI5_Pos) /*!< 0x00000002 */
  6438. #define SYSCFG_ITLINE7_SR_EXTI5 SYSCFG_ITLINE7_SR_EXTI5_Msk /*!< External Interrupt 5 */
  6439. #define SYSCFG_ITLINE7_SR_EXTI6_Pos (2U)
  6440. #define SYSCFG_ITLINE7_SR_EXTI6_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI6_Pos) /*!< 0x00000004 */
  6441. #define SYSCFG_ITLINE7_SR_EXTI6 SYSCFG_ITLINE7_SR_EXTI6_Msk /*!< External Interrupt 6 */
  6442. #define SYSCFG_ITLINE7_SR_EXTI7_Pos (3U)
  6443. #define SYSCFG_ITLINE7_SR_EXTI7_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI7_Pos) /*!< 0x00000008 */
  6444. #define SYSCFG_ITLINE7_SR_EXTI7 SYSCFG_ITLINE7_SR_EXTI7_Msk /*!< External Interrupt 7 */
  6445. #define SYSCFG_ITLINE7_SR_EXTI8_Pos (4U)
  6446. #define SYSCFG_ITLINE7_SR_EXTI8_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI8_Pos) /*!< 0x00000010 */
  6447. #define SYSCFG_ITLINE7_SR_EXTI8 SYSCFG_ITLINE7_SR_EXTI8_Msk /*!< External Interrupt 8 */
  6448. #define SYSCFG_ITLINE7_SR_EXTI9_Pos (5U)
  6449. #define SYSCFG_ITLINE7_SR_EXTI9_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI9_Pos) /*!< 0x00000020 */
  6450. #define SYSCFG_ITLINE7_SR_EXTI9 SYSCFG_ITLINE7_SR_EXTI9_Msk /*!< External Interrupt 9 */
  6451. #define SYSCFG_ITLINE7_SR_EXTI10_Pos (6U)
  6452. #define SYSCFG_ITLINE7_SR_EXTI10_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI10_Pos) /*!< 0x00000040 */
  6453. #define SYSCFG_ITLINE7_SR_EXTI10 SYSCFG_ITLINE7_SR_EXTI10_Msk /*!< External Interrupt 10 */
  6454. #define SYSCFG_ITLINE7_SR_EXTI11_Pos (7U)
  6455. #define SYSCFG_ITLINE7_SR_EXTI11_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI11_Pos) /*!< 0x00000080 */
  6456. #define SYSCFG_ITLINE7_SR_EXTI11 SYSCFG_ITLINE7_SR_EXTI11_Msk /*!< External Interrupt 11 */
  6457. #define SYSCFG_ITLINE7_SR_EXTI12_Pos (8U)
  6458. #define SYSCFG_ITLINE7_SR_EXTI12_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI12_Pos) /*!< 0x00000100 */
  6459. #define SYSCFG_ITLINE7_SR_EXTI12 SYSCFG_ITLINE7_SR_EXTI12_Msk /*!< External Interrupt 12 */
  6460. #define SYSCFG_ITLINE7_SR_EXTI13_Pos (9U)
  6461. #define SYSCFG_ITLINE7_SR_EXTI13_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI13_Pos) /*!< 0x00000200 */
  6462. #define SYSCFG_ITLINE7_SR_EXTI13 SYSCFG_ITLINE7_SR_EXTI13_Msk /*!< External Interrupt 13 */
  6463. #define SYSCFG_ITLINE7_SR_EXTI14_Pos (10U)
  6464. #define SYSCFG_ITLINE7_SR_EXTI14_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI14_Pos) /*!< 0x00000400 */
  6465. #define SYSCFG_ITLINE7_SR_EXTI14 SYSCFG_ITLINE7_SR_EXTI14_Msk /*!< External Interrupt 14 */
  6466. #define SYSCFG_ITLINE7_SR_EXTI15_Pos (11U)
  6467. #define SYSCFG_ITLINE7_SR_EXTI15_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI15_Pos) /*!< 0x00000800 */
  6468. #define SYSCFG_ITLINE7_SR_EXTI15 SYSCFG_ITLINE7_SR_EXTI15_Msk /*!< External Interrupt 15 */
  6469. #define SYSCFG_ITLINE8_SR_UCPD1_Pos (0U)
  6470. #define SYSCFG_ITLINE8_SR_UCPD1_Msk (0x1UL << SYSCFG_ITLINE8_SR_UCPD1_Pos) /*!< 0x00000001 */
  6471. #define SYSCFG_ITLINE8_SR_UCPD1 SYSCFG_ITLINE8_SR_UCPD1_Msk /*!< UCPD1 -> exti[32] Interrupt */
  6472. #define SYSCFG_ITLINE8_SR_UCPD2_Pos (1U)
  6473. #define SYSCFG_ITLINE8_SR_UCPD2_Msk (0x1UL << SYSCFG_ITLINE8_SR_UCPD2_Pos) /*!< 0x00000002 */
  6474. #define SYSCFG_ITLINE8_SR_UCPD2 SYSCFG_ITLINE8_SR_UCPD2_Msk /*!< UCPD2 -> exti[33] Interrupt */
  6475. #define SYSCFG_ITLINE9_SR_DMA1_CH1_Pos (0U)
  6476. #define SYSCFG_ITLINE9_SR_DMA1_CH1_Msk (0x1UL << SYSCFG_ITLINE9_SR_DMA1_CH1_Pos) /*!< 0x00000001 */
  6477. #define SYSCFG_ITLINE9_SR_DMA1_CH1 SYSCFG_ITLINE9_SR_DMA1_CH1_Msk /*!< DMA1 Channel 1 Interrupt */
  6478. #define SYSCFG_ITLINE10_SR_DMA1_CH2_Pos (0U)
  6479. #define SYSCFG_ITLINE10_SR_DMA1_CH2_Msk (0x1UL << SYSCFG_ITLINE10_SR_DMA1_CH2_Pos) /*!< 0x00000001 */
  6480. #define SYSCFG_ITLINE10_SR_DMA1_CH2 SYSCFG_ITLINE10_SR_DMA1_CH2_Msk /*!< DMA1 Channel 2 Interrupt */
  6481. #define SYSCFG_ITLINE10_SR_DMA1_CH3_Pos (1U)
  6482. #define SYSCFG_ITLINE10_SR_DMA1_CH3_Msk (0x1UL << SYSCFG_ITLINE10_SR_DMA1_CH3_Pos) /*!< 0x00000002 */
  6483. #define SYSCFG_ITLINE10_SR_DMA1_CH3 SYSCFG_ITLINE10_SR_DMA1_CH3_Msk /*!< DMA2 Channel 3 Interrupt */
  6484. #define SYSCFG_ITLINE11_SR_DMAMUX1_Pos (0U)
  6485. #define SYSCFG_ITLINE11_SR_DMAMUX1_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMAMUX1_Pos) /*!< 0x00000001 */
  6486. #define SYSCFG_ITLINE11_SR_DMAMUX1 SYSCFG_ITLINE11_SR_DMAMUX1_Msk /*!< DMAMUX Interrupt */
  6487. #define SYSCFG_ITLINE11_SR_DMA1_CH4_Pos (1U)
  6488. #define SYSCFG_ITLINE11_SR_DMA1_CH4_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMA1_CH4_Pos) /*!< 0x00000002 */
  6489. #define SYSCFG_ITLINE11_SR_DMA1_CH4 SYSCFG_ITLINE11_SR_DMA1_CH4_Msk /*!< DMA1 Channel 4 Interrupt */
  6490. #define SYSCFG_ITLINE11_SR_DMA1_CH5_Pos (2U)
  6491. #define SYSCFG_ITLINE11_SR_DMA1_CH5_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMA1_CH5_Pos) /*!< 0x00000004 */
  6492. #define SYSCFG_ITLINE11_SR_DMA1_CH5 SYSCFG_ITLINE11_SR_DMA1_CH5_Msk /*!< DMA1 Channel 5 Interrupt */
  6493. #define SYSCFG_ITLINE11_SR_DMA1_CH6_Pos (3U)
  6494. #define SYSCFG_ITLINE11_SR_DMA1_CH6_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMA1_CH6_Pos) /*!< 0x00000008 */
  6495. #define SYSCFG_ITLINE11_SR_DMA1_CH6 SYSCFG_ITLINE11_SR_DMA1_CH6_Msk /*!< DMA1 Channel 6 Interrupt */
  6496. #define SYSCFG_ITLINE11_SR_DMA1_CH7_Pos (4U)
  6497. #define SYSCFG_ITLINE11_SR_DMA1_CH7_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMA1_CH7_Pos) /*!< 0x00000010 */
  6498. #define SYSCFG_ITLINE11_SR_DMA1_CH7 SYSCFG_ITLINE11_SR_DMA1_CH7_Msk /*!< DMA1 Channel 7 Interrupt */
  6499. #define SYSCFG_ITLINE12_SR_ADC_Pos (0U)
  6500. #define SYSCFG_ITLINE12_SR_ADC_Msk (0x1UL << SYSCFG_ITLINE12_SR_ADC_Pos) /*!< 0x00000001 */
  6501. #define SYSCFG_ITLINE12_SR_ADC SYSCFG_ITLINE12_SR_ADC_Msk /*!< ADC Interrupt */
  6502. #define SYSCFG_ITLINE12_SR_COMP1_Pos (1U)
  6503. #define SYSCFG_ITLINE12_SR_COMP1_Msk (0x1UL << SYSCFG_ITLINE12_SR_COMP1_Pos) /*!< 0x00000002 */
  6504. #define SYSCFG_ITLINE12_SR_COMP1 SYSCFG_ITLINE12_SR_COMP1_Msk /*!< COMP1 Interrupt -> exti[17] */
  6505. #define SYSCFG_ITLINE12_SR_COMP2_Pos (2U)
  6506. #define SYSCFG_ITLINE12_SR_COMP2_Msk (0x1UL << SYSCFG_ITLINE12_SR_COMP2_Pos) /*!< 0x00000004 */
  6507. #define SYSCFG_ITLINE12_SR_COMP2 SYSCFG_ITLINE12_SR_COMP2_Msk /*!< COMP2 Interrupt -> exti[18] */
  6508. #define SYSCFG_ITLINE13_SR_TIM1_CCU_Pos (0U)
  6509. #define SYSCFG_ITLINE13_SR_TIM1_CCU_Msk (0x1UL << SYSCFG_ITLINE13_SR_TIM1_CCU_Pos) /*!< 0x00000001 */
  6510. #define SYSCFG_ITLINE13_SR_TIM1_CCU SYSCFG_ITLINE13_SR_TIM1_CCU_Msk /*!< TIM1 CCU Interrupt */
  6511. #define SYSCFG_ITLINE13_SR_TIM1_TRG_Pos (1U)
  6512. #define SYSCFG_ITLINE13_SR_TIM1_TRG_Msk (0x1UL << SYSCFG_ITLINE13_SR_TIM1_TRG_Pos) /*!< 0x00000002 */
  6513. #define SYSCFG_ITLINE13_SR_TIM1_TRG SYSCFG_ITLINE13_SR_TIM1_TRG_Msk /*!< TIM1 TRG Interrupt */
  6514. #define SYSCFG_ITLINE13_SR_TIM1_UPD_Pos (2U)
  6515. #define SYSCFG_ITLINE13_SR_TIM1_UPD_Msk (0x1UL << SYSCFG_ITLINE13_SR_TIM1_UPD_Pos) /*!< 0x00000004 */
  6516. #define SYSCFG_ITLINE13_SR_TIM1_UPD SYSCFG_ITLINE13_SR_TIM1_UPD_Msk /*!< TIM1 UPD Interrupt */
  6517. #define SYSCFG_ITLINE13_SR_TIM1_BRK_Pos (3U)
  6518. #define SYSCFG_ITLINE13_SR_TIM1_BRK_Msk (0x1UL << SYSCFG_ITLINE13_SR_TIM1_BRK_Pos) /*!< 0x00000008 */
  6519. #define SYSCFG_ITLINE13_SR_TIM1_BRK SYSCFG_ITLINE13_SR_TIM1_BRK_Msk /*!< TIM1 BRK Interrupt */
  6520. #define SYSCFG_ITLINE14_SR_TIM1_CC_Pos (0U)
  6521. #define SYSCFG_ITLINE14_SR_TIM1_CC_Msk (0x1UL << SYSCFG_ITLINE14_SR_TIM1_CC_Pos) /*!< 0x00000001 */
  6522. #define SYSCFG_ITLINE14_SR_TIM1_CC SYSCFG_ITLINE14_SR_TIM1_CC_Msk /*!< TIM1 CC Interrupt */
  6523. #define SYSCFG_ITLINE15_SR_TIM2_GLB_Pos (0U)
  6524. #define SYSCFG_ITLINE15_SR_TIM2_GLB_Msk (0x1UL << SYSCFG_ITLINE15_SR_TIM2_GLB_Pos) /*!< 0x00000001 */
  6525. #define SYSCFG_ITLINE15_SR_TIM2_GLB SYSCFG_ITLINE15_SR_TIM2_GLB_Msk /*!< TIM2 GLB Interrupt */
  6526. #define SYSCFG_ITLINE16_SR_TIM3_GLB_Pos (0U)
  6527. #define SYSCFG_ITLINE16_SR_TIM3_GLB_Msk (0x1UL << SYSCFG_ITLINE16_SR_TIM3_GLB_Pos) /*!< 0x00000001 */
  6528. #define SYSCFG_ITLINE16_SR_TIM3_GLB SYSCFG_ITLINE16_SR_TIM3_GLB_Msk /*!< TIM3 GLB Interrupt */
  6529. #define SYSCFG_ITLINE17_SR_TIM6_GLB_Pos (0U)
  6530. #define SYSCFG_ITLINE17_SR_TIM6_GLB_Msk (0x1UL << SYSCFG_ITLINE17_SR_TIM6_GLB_Pos) /*!< 0x00000001 */
  6531. #define SYSCFG_ITLINE17_SR_TIM6_GLB SYSCFG_ITLINE17_SR_TIM6_GLB_Msk /*!< TIM6 GLB Interrupt */
  6532. #define SYSCFG_ITLINE17_SR_DAC_Pos (1U)
  6533. #define SYSCFG_ITLINE17_SR_DAC_Msk (0x1UL << SYSCFG_ITLINE17_SR_DAC_Pos) /*!< 0x00000002 */
  6534. #define SYSCFG_ITLINE17_SR_DAC SYSCFG_ITLINE17_SR_DAC_Msk /*!< DAC Interrupt */
  6535. #define SYSCFG_ITLINE17_SR_LPTIM1_GLB_Pos (2U)
  6536. #define SYSCFG_ITLINE17_SR_LPTIM1_GLB_Msk (0x1UL << SYSCFG_ITLINE17_SR_LPTIM1_GLB_Pos) /*!< 0x00000004 */
  6537. #define SYSCFG_ITLINE17_SR_LPTIM1_GLB SYSCFG_ITLINE17_SR_LPTIM1_GLB_Msk /*!< LPTIM1 -> exti[29] Interrupt */
  6538. #define SYSCFG_ITLINE18_SR_TIM7_GLB_Pos (0U)
  6539. #define SYSCFG_ITLINE18_SR_TIM7_GLB_Msk (0x1UL << SYSCFG_ITLINE18_SR_TIM7_GLB_Pos) /*!< 0x00000001 */
  6540. #define SYSCFG_ITLINE18_SR_TIM7_GLB SYSCFG_ITLINE18_SR_TIM7_GLB_Msk /*!< TIM7 GLB Interrupt */
  6541. #define SYSCFG_ITLINE18_SR_LPTIM2_GLB_Pos (1U)
  6542. #define SYSCFG_ITLINE18_SR_LPTIM2_GLB_Msk (0x1UL << SYSCFG_ITLINE18_SR_LPTIM2_GLB_Pos) /*!< 0x00000002 */
  6543. #define SYSCFG_ITLINE18_SR_LPTIM2_GLB SYSCFG_ITLINE18_SR_LPTIM2_GLB_Msk /*!< LPTIM2 -> exti[30] Interrupt */
  6544. #define SYSCFG_ITLINE19_SR_TIM14_GLB_Pos (0U)
  6545. #define SYSCFG_ITLINE19_SR_TIM14_GLB_Msk (0x1UL << SYSCFG_ITLINE19_SR_TIM14_GLB_Pos) /*!< 0x00000001 */
  6546. #define SYSCFG_ITLINE19_SR_TIM14_GLB SYSCFG_ITLINE19_SR_TIM14_GLB_Msk /*!< TIM14 GLB Interrupt */
  6547. #define SYSCFG_ITLINE20_SR_TIM15_GLB_Pos (0U)
  6548. #define SYSCFG_ITLINE20_SR_TIM15_GLB_Msk (0x1UL << SYSCFG_ITLINE20_SR_TIM15_GLB_Pos) /*!< 0x00000001 */
  6549. #define SYSCFG_ITLINE20_SR_TIM15_GLB SYSCFG_ITLINE20_SR_TIM15_GLB_Msk /*!< TIM15 GLB Interrupt */
  6550. #define SYSCFG_ITLINE21_SR_TIM16_GLB_Pos (0U)
  6551. #define SYSCFG_ITLINE21_SR_TIM16_GLB_Msk (0x1UL << SYSCFG_ITLINE21_SR_TIM16_GLB_Pos) /*!< 0x00000001 */
  6552. #define SYSCFG_ITLINE21_SR_TIM16_GLB SYSCFG_ITLINE21_SR_TIM16_GLB_Msk /*!< TIM16 GLB Interrupt */
  6553. #define SYSCFG_ITLINE22_SR_TIM17_GLB_Pos (0U)
  6554. #define SYSCFG_ITLINE22_SR_TIM17_GLB_Msk (0x1UL << SYSCFG_ITLINE22_SR_TIM17_GLB_Pos) /*!< 0x00000001 */
  6555. #define SYSCFG_ITLINE22_SR_TIM17_GLB SYSCFG_ITLINE22_SR_TIM17_GLB_Msk /*!< TIM17 GLB Interrupt */
  6556. #define SYSCFG_ITLINE23_SR_I2C1_GLB_Pos (0U)
  6557. #define SYSCFG_ITLINE23_SR_I2C1_GLB_Msk (0x1UL << SYSCFG_ITLINE23_SR_I2C1_GLB_Pos) /*!< 0x00000001 */
  6558. #define SYSCFG_ITLINE23_SR_I2C1_GLB SYSCFG_ITLINE23_SR_I2C1_GLB_Msk /*!< I2C1 GLB Interrupt -> exti[23] */
  6559. #define SYSCFG_ITLINE24_SR_I2C2_GLB_Pos (0U)
  6560. #define SYSCFG_ITLINE24_SR_I2C2_GLB_Msk (0x1UL << SYSCFG_ITLINE24_SR_I2C2_GLB_Pos) /*!< 0x00000001 */
  6561. #define SYSCFG_ITLINE24_SR_I2C2_GLB SYSCFG_ITLINE24_SR_I2C2_GLB_Msk /*!< I2C2 GLB Interrupt */
  6562. #define SYSCFG_ITLINE25_SR_SPI1_Pos (0U)
  6563. #define SYSCFG_ITLINE25_SR_SPI1_Msk (0x1UL << SYSCFG_ITLINE25_SR_SPI1_Pos) /*!< 0x00000001 */
  6564. #define SYSCFG_ITLINE25_SR_SPI1 SYSCFG_ITLINE25_SR_SPI1_Msk /*!< SPI1 Interrupt */
  6565. #define SYSCFG_ITLINE26_SR_SPI2_Pos (0U)
  6566. #define SYSCFG_ITLINE26_SR_SPI2_Msk (0x1UL << SYSCFG_ITLINE26_SR_SPI2_Pos) /*!< 0x00000001 */
  6567. #define SYSCFG_ITLINE26_SR_SPI2 SYSCFG_ITLINE26_SR_SPI2_Msk /*!< SPI2 Interrupt */
  6568. #define SYSCFG_ITLINE27_SR_USART1_GLB_Pos (0U)
  6569. #define SYSCFG_ITLINE27_SR_USART1_GLB_Msk (0x1UL << SYSCFG_ITLINE27_SR_USART1_GLB_Pos) /*!< 0x00000001 */
  6570. #define SYSCFG_ITLINE27_SR_USART1_GLB SYSCFG_ITLINE27_SR_USART1_GLB_Msk /*!< USART1 GLB Interrupt -> exti[25] */
  6571. #define SYSCFG_ITLINE28_SR_USART2_GLB_Pos (0U)
  6572. #define SYSCFG_ITLINE28_SR_USART2_GLB_Msk (0x1UL << SYSCFG_ITLINE28_SR_USART2_GLB_Pos) /*!< 0x00000001 */
  6573. #define SYSCFG_ITLINE28_SR_USART2_GLB SYSCFG_ITLINE28_SR_USART2_GLB_Msk /*!< USART2 GLB Interrupt -> exti[26] */
  6574. #define SYSCFG_ITLINE29_SR_USART3_GLB_Pos (0U)
  6575. #define SYSCFG_ITLINE29_SR_USART3_GLB_Msk (0x1UL << SYSCFG_ITLINE29_SR_USART3_GLB_Pos) /*!< 0x00000001 */
  6576. #define SYSCFG_ITLINE29_SR_USART3_GLB SYSCFG_ITLINE29_SR_USART3_GLB_Msk /*!< USART3 GLB Interrupt */
  6577. #define SYSCFG_ITLINE29_SR_USART4_GLB_Pos (1U)
  6578. #define SYSCFG_ITLINE29_SR_USART4_GLB_Msk (0x1UL << SYSCFG_ITLINE29_SR_USART4_GLB_Pos) /*!< 0x00000002 */
  6579. #define SYSCFG_ITLINE29_SR_USART4_GLB SYSCFG_ITLINE29_SR_USART4_GLB_Msk /*!< USART4 GLB Interrupt */
  6580. #define SYSCFG_ITLINE29_SR_LPUART1_GLB_Pos (2U)
  6581. #define SYSCFG_ITLINE29_SR_LPUART1_GLB_Msk (0x1UL << SYSCFG_ITLINE29_SR_LPUART1_GLB_Pos) /*!< 0x00000004 */
  6582. #define SYSCFG_ITLINE29_SR_LPUART1_GLB SYSCFG_ITLINE29_SR_LPUART1_GLB_Msk /*!< LPUART1 GLB Interrupt -> exti[28] */
  6583. #define SYSCFG_ITLINE30_SR_CEC_Pos (0U)
  6584. #define SYSCFG_ITLINE30_SR_CEC_Msk (0x1UL << SYSCFG_ITLINE30_SR_CEC_Pos) /*!< 0x00000001 */
  6585. #define SYSCFG_ITLINE30_SR_CEC SYSCFG_ITLINE30_SR_CEC_Msk /*!< CEC Interrupt-> exti[27] */
  6586. #define SYSCFG_ITLINE31_SR_RNG_Pos (0U)
  6587. #define SYSCFG_ITLINE31_SR_RNG_Msk (0x1UL << SYSCFG_ITLINE31_SR_RNG_Pos) /*!< 0x00000001 */
  6588. #define SYSCFG_ITLINE31_SR_RNG SYSCFG_ITLINE31_SR_RNG_Msk /*!< RNG Interrupt */
  6589. #define SYSCFG_ITLINE31_SR_AES_Pos (1U)
  6590. #define SYSCFG_ITLINE31_SR_AES_Msk (0x1UL << SYSCFG_ITLINE31_SR_AES_Pos) /*!< 0x00000002 */
  6591. #define SYSCFG_ITLINE31_SR_AES SYSCFG_ITLINE31_SR_AES_Msk /*!< AES Interrupt */
  6592. /******************************************************************************/
  6593. /* */
  6594. /* TIM */
  6595. /* */
  6596. /******************************************************************************/
  6597. /******************* Bit definition for TIM_CR1 register ********************/
  6598. #define TIM_CR1_CEN_Pos (0U)
  6599. #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  6600. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  6601. #define TIM_CR1_UDIS_Pos (1U)
  6602. #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  6603. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  6604. #define TIM_CR1_URS_Pos (2U)
  6605. #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  6606. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  6607. #define TIM_CR1_OPM_Pos (3U)
  6608. #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  6609. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  6610. #define TIM_CR1_DIR_Pos (4U)
  6611. #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  6612. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  6613. #define TIM_CR1_CMS_Pos (5U)
  6614. #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  6615. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  6616. #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  6617. #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  6618. #define TIM_CR1_ARPE_Pos (7U)
  6619. #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  6620. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  6621. #define TIM_CR1_CKD_Pos (8U)
  6622. #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  6623. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  6624. #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  6625. #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  6626. #define TIM_CR1_UIFREMAP_Pos (11U)
  6627. #define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */
  6628. #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */
  6629. /******************* Bit definition for TIM_CR2 register ********************/
  6630. #define TIM_CR2_CCPC_Pos (0U)
  6631. #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  6632. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  6633. #define TIM_CR2_CCUS_Pos (2U)
  6634. #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  6635. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  6636. #define TIM_CR2_CCDS_Pos (3U)
  6637. #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  6638. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  6639. #define TIM_CR2_MMS_Pos (4U)
  6640. #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  6641. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  6642. #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  6643. #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  6644. #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  6645. #define TIM_CR2_TI1S_Pos (7U)
  6646. #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  6647. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  6648. #define TIM_CR2_OIS1_Pos (8U)
  6649. #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  6650. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  6651. #define TIM_CR2_OIS1N_Pos (9U)
  6652. #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  6653. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  6654. #define TIM_CR2_OIS2_Pos (10U)
  6655. #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  6656. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  6657. #define TIM_CR2_OIS2N_Pos (11U)
  6658. #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  6659. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  6660. #define TIM_CR2_OIS3_Pos (12U)
  6661. #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  6662. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  6663. #define TIM_CR2_OIS3N_Pos (13U)
  6664. #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  6665. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  6666. #define TIM_CR2_OIS4_Pos (14U)
  6667. #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  6668. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  6669. #define TIM_CR2_OIS5_Pos (16U)
  6670. #define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */
  6671. #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 5 (OC5 output) */
  6672. #define TIM_CR2_OIS6_Pos (18U)
  6673. #define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */
  6674. #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 6 (OC6 output) */
  6675. #define TIM_CR2_MMS2_Pos (20U)
  6676. #define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */
  6677. #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  6678. #define TIM_CR2_MMS2_0 (0x1UL << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */
  6679. #define TIM_CR2_MMS2_1 (0x2UL << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */
  6680. #define TIM_CR2_MMS2_2 (0x4UL << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */
  6681. #define TIM_CR2_MMS2_3 (0x8UL << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */
  6682. /******************* Bit definition for TIM_SMCR register *******************/
  6683. #define TIM_SMCR_SMS_Pos (0U)
  6684. #define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */
  6685. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  6686. #define TIM_SMCR_SMS_0 (0x00001UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  6687. #define TIM_SMCR_SMS_1 (0x00002UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  6688. #define TIM_SMCR_SMS_2 (0x00004UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  6689. #define TIM_SMCR_SMS_3 (0x10000UL << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */
  6690. #define TIM_SMCR_OCCS_Pos (3U)
  6691. #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
  6692. #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
  6693. #define TIM_SMCR_TS_Pos (4U)
  6694. #define TIM_SMCR_TS_Msk (0x30007UL << TIM_SMCR_TS_Pos) /*!< 0x00300070 */
  6695. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  6696. #define TIM_SMCR_TS_0 (0x00001UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  6697. #define TIM_SMCR_TS_1 (0x00002UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  6698. #define TIM_SMCR_TS_2 (0x00004UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  6699. #define TIM_SMCR_TS_3 (0x10000UL << TIM_SMCR_TS_Pos) /*!< 0x00100000 */
  6700. #define TIM_SMCR_TS_4 (0x20000UL << TIM_SMCR_TS_Pos) /*!< 0x00200000 */
  6701. #define TIM_SMCR_MSM_Pos (7U)
  6702. #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  6703. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  6704. #define TIM_SMCR_ETF_Pos (8U)
  6705. #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  6706. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  6707. #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  6708. #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  6709. #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  6710. #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  6711. #define TIM_SMCR_ETPS_Pos (12U)
  6712. #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  6713. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  6714. #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  6715. #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  6716. #define TIM_SMCR_ECE_Pos (14U)
  6717. #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  6718. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  6719. #define TIM_SMCR_ETP_Pos (15U)
  6720. #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  6721. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  6722. /******************* Bit definition for TIM_DIER register *******************/
  6723. #define TIM_DIER_UIE_Pos (0U)
  6724. #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  6725. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  6726. #define TIM_DIER_CC1IE_Pos (1U)
  6727. #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  6728. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  6729. #define TIM_DIER_CC2IE_Pos (2U)
  6730. #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  6731. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  6732. #define TIM_DIER_CC3IE_Pos (3U)
  6733. #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  6734. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  6735. #define TIM_DIER_CC4IE_Pos (4U)
  6736. #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  6737. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  6738. #define TIM_DIER_COMIE_Pos (5U)
  6739. #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  6740. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  6741. #define TIM_DIER_TIE_Pos (6U)
  6742. #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  6743. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  6744. #define TIM_DIER_BIE_Pos (7U)
  6745. #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  6746. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  6747. #define TIM_DIER_UDE_Pos (8U)
  6748. #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  6749. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  6750. #define TIM_DIER_CC1DE_Pos (9U)
  6751. #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  6752. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  6753. #define TIM_DIER_CC2DE_Pos (10U)
  6754. #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  6755. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  6756. #define TIM_DIER_CC3DE_Pos (11U)
  6757. #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  6758. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  6759. #define TIM_DIER_CC4DE_Pos (12U)
  6760. #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  6761. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  6762. #define TIM_DIER_COMDE_Pos (13U)
  6763. #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  6764. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  6765. #define TIM_DIER_TDE_Pos (14U)
  6766. #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  6767. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  6768. /******************** Bit definition for TIM_SR register ********************/
  6769. #define TIM_SR_UIF_Pos (0U)
  6770. #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  6771. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  6772. #define TIM_SR_CC1IF_Pos (1U)
  6773. #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  6774. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  6775. #define TIM_SR_CC2IF_Pos (2U)
  6776. #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  6777. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  6778. #define TIM_SR_CC3IF_Pos (3U)
  6779. #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  6780. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  6781. #define TIM_SR_CC4IF_Pos (4U)
  6782. #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  6783. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  6784. #define TIM_SR_COMIF_Pos (5U)
  6785. #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  6786. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  6787. #define TIM_SR_TIF_Pos (6U)
  6788. #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  6789. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  6790. #define TIM_SR_BIF_Pos (7U)
  6791. #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  6792. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  6793. #define TIM_SR_B2IF_Pos (8U)
  6794. #define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos) /*!< 0x00000100 */
  6795. #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break 2 interrupt Flag */
  6796. #define TIM_SR_CC1OF_Pos (9U)
  6797. #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  6798. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  6799. #define TIM_SR_CC2OF_Pos (10U)
  6800. #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  6801. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  6802. #define TIM_SR_CC3OF_Pos (11U)
  6803. #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  6804. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  6805. #define TIM_SR_CC4OF_Pos (12U)
  6806. #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  6807. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  6808. #define TIM_SR_SBIF_Pos (13U)
  6809. #define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos) /*!< 0x00002000 */
  6810. #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */
  6811. #define TIM_SR_CC5IF_Pos (16U)
  6812. #define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */
  6813. #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */
  6814. #define TIM_SR_CC6IF_Pos (17U)
  6815. #define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */
  6816. #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */
  6817. /******************* Bit definition for TIM_EGR register ********************/
  6818. #define TIM_EGR_UG_Pos (0U)
  6819. #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  6820. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  6821. #define TIM_EGR_CC1G_Pos (1U)
  6822. #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  6823. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  6824. #define TIM_EGR_CC2G_Pos (2U)
  6825. #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  6826. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  6827. #define TIM_EGR_CC3G_Pos (3U)
  6828. #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  6829. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  6830. #define TIM_EGR_CC4G_Pos (4U)
  6831. #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  6832. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  6833. #define TIM_EGR_COMG_Pos (5U)
  6834. #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  6835. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  6836. #define TIM_EGR_TG_Pos (6U)
  6837. #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  6838. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  6839. #define TIM_EGR_BG_Pos (7U)
  6840. #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  6841. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  6842. #define TIM_EGR_B2G_Pos (8U)
  6843. #define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos) /*!< 0x00000100 */
  6844. #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break 2 Generation */
  6845. /****************** Bit definition for TIM_CCMR1 register *******************/
  6846. #define TIM_CCMR1_CC1S_Pos (0U)
  6847. #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  6848. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  6849. #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  6850. #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  6851. #define TIM_CCMR1_OC1FE_Pos (2U)
  6852. #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  6853. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  6854. #define TIM_CCMR1_OC1PE_Pos (3U)
  6855. #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  6856. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  6857. #define TIM_CCMR1_OC1M_Pos (4U)
  6858. #define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */
  6859. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  6860. #define TIM_CCMR1_OC1M_0 (0x0001UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  6861. #define TIM_CCMR1_OC1M_1 (0x0002UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  6862. #define TIM_CCMR1_OC1M_2 (0x0004UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  6863. #define TIM_CCMR1_OC1M_3 (0x1000UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */
  6864. #define TIM_CCMR1_OC1CE_Pos (7U)
  6865. #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  6866. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1 Clear Enable */
  6867. #define TIM_CCMR1_CC2S_Pos (8U)
  6868. #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  6869. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  6870. #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  6871. #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  6872. #define TIM_CCMR1_OC2FE_Pos (10U)
  6873. #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  6874. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  6875. #define TIM_CCMR1_OC2PE_Pos (11U)
  6876. #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  6877. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  6878. #define TIM_CCMR1_OC2M_Pos (12U)
  6879. #define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */
  6880. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  6881. #define TIM_CCMR1_OC2M_0 (0x0001UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  6882. #define TIM_CCMR1_OC2M_1 (0x0002UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  6883. #define TIM_CCMR1_OC2M_2 (0x0004UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  6884. #define TIM_CCMR1_OC2M_3 (0x1000UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */
  6885. #define TIM_CCMR1_OC2CE_Pos (15U)
  6886. #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  6887. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  6888. /*----------------------------------------------------------------------------*/
  6889. #define TIM_CCMR1_IC1PSC_Pos (2U)
  6890. #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  6891. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  6892. #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  6893. #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  6894. #define TIM_CCMR1_IC1F_Pos (4U)
  6895. #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  6896. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  6897. #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  6898. #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  6899. #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  6900. #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  6901. #define TIM_CCMR1_IC2PSC_Pos (10U)
  6902. #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  6903. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  6904. #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  6905. #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  6906. #define TIM_CCMR1_IC2F_Pos (12U)
  6907. #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  6908. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  6909. #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  6910. #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  6911. #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  6912. #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  6913. /****************** Bit definition for TIM_CCMR2 register *******************/
  6914. #define TIM_CCMR2_CC3S_Pos (0U)
  6915. #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  6916. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  6917. #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  6918. #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  6919. #define TIM_CCMR2_OC3FE_Pos (2U)
  6920. #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  6921. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  6922. #define TIM_CCMR2_OC3PE_Pos (3U)
  6923. #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  6924. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  6925. #define TIM_CCMR2_OC3M_Pos (4U)
  6926. #define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */
  6927. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  6928. #define TIM_CCMR2_OC3M_0 (0x0001UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  6929. #define TIM_CCMR2_OC3M_1 (0x0002UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  6930. #define TIM_CCMR2_OC3M_2 (0x0004UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  6931. #define TIM_CCMR2_OC3M_3 (0x1000UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */
  6932. #define TIM_CCMR2_OC3CE_Pos (7U)
  6933. #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  6934. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  6935. #define TIM_CCMR2_CC4S_Pos (8U)
  6936. #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  6937. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  6938. #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  6939. #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  6940. #define TIM_CCMR2_OC4FE_Pos (10U)
  6941. #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  6942. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  6943. #define TIM_CCMR2_OC4PE_Pos (11U)
  6944. #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  6945. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  6946. #define TIM_CCMR2_OC4M_Pos (12U)
  6947. #define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */
  6948. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  6949. #define TIM_CCMR2_OC4M_0 (0x0001UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  6950. #define TIM_CCMR2_OC4M_1 (0x0002UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  6951. #define TIM_CCMR2_OC4M_2 (0x0004UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  6952. #define TIM_CCMR2_OC4M_3 (0x1000UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */
  6953. #define TIM_CCMR2_OC4CE_Pos (15U)
  6954. #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  6955. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  6956. /*----------------------------------------------------------------------------*/
  6957. #define TIM_CCMR2_IC3PSC_Pos (2U)
  6958. #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  6959. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  6960. #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  6961. #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  6962. #define TIM_CCMR2_IC3F_Pos (4U)
  6963. #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  6964. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  6965. #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  6966. #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  6967. #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  6968. #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  6969. #define TIM_CCMR2_IC4PSC_Pos (10U)
  6970. #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  6971. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  6972. #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  6973. #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  6974. #define TIM_CCMR2_IC4F_Pos (12U)
  6975. #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  6976. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  6977. #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  6978. #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  6979. #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  6980. #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  6981. /****************** Bit definition for TIM_CCMR3 register *******************/
  6982. #define TIM_CCMR3_OC5FE_Pos (2U)
  6983. #define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */
  6984. #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */
  6985. #define TIM_CCMR3_OC5PE_Pos (3U)
  6986. #define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */
  6987. #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */
  6988. #define TIM_CCMR3_OC5M_Pos (4U)
  6989. #define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */
  6990. #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
  6991. #define TIM_CCMR3_OC5M_0 (0x0001UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */
  6992. #define TIM_CCMR3_OC5M_1 (0x0002UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */
  6993. #define TIM_CCMR3_OC5M_2 (0x0004UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */
  6994. #define TIM_CCMR3_OC5M_3 (0x1000UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */
  6995. #define TIM_CCMR3_OC5CE_Pos (7U)
  6996. #define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */
  6997. #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */
  6998. #define TIM_CCMR3_OC6FE_Pos (10U)
  6999. #define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */
  7000. #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 6 Fast enable */
  7001. #define TIM_CCMR3_OC6PE_Pos (11U)
  7002. #define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */
  7003. #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 6 Preload enable */
  7004. #define TIM_CCMR3_OC6M_Pos (12U)
  7005. #define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */
  7006. #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
  7007. #define TIM_CCMR3_OC6M_0 (0x0001UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */
  7008. #define TIM_CCMR3_OC6M_1 (0x0002UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */
  7009. #define TIM_CCMR3_OC6M_2 (0x0004UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */
  7010. #define TIM_CCMR3_OC6M_3 (0x1000UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */
  7011. #define TIM_CCMR3_OC6CE_Pos (15U)
  7012. #define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */
  7013. #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 6 Clear Enable */
  7014. /******************* Bit definition for TIM_CCER register *******************/
  7015. #define TIM_CCER_CC1E_Pos (0U)
  7016. #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  7017. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  7018. #define TIM_CCER_CC1P_Pos (1U)
  7019. #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  7020. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  7021. #define TIM_CCER_CC1NE_Pos (2U)
  7022. #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  7023. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  7024. #define TIM_CCER_CC1NP_Pos (3U)
  7025. #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  7026. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  7027. #define TIM_CCER_CC2E_Pos (4U)
  7028. #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  7029. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  7030. #define TIM_CCER_CC2P_Pos (5U)
  7031. #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  7032. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  7033. #define TIM_CCER_CC2NE_Pos (6U)
  7034. #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  7035. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  7036. #define TIM_CCER_CC2NP_Pos (7U)
  7037. #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  7038. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  7039. #define TIM_CCER_CC3E_Pos (8U)
  7040. #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  7041. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  7042. #define TIM_CCER_CC3P_Pos (9U)
  7043. #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  7044. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  7045. #define TIM_CCER_CC3NE_Pos (10U)
  7046. #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  7047. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  7048. #define TIM_CCER_CC3NP_Pos (11U)
  7049. #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  7050. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  7051. #define TIM_CCER_CC4E_Pos (12U)
  7052. #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  7053. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  7054. #define TIM_CCER_CC4P_Pos (13U)
  7055. #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  7056. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  7057. #define TIM_CCER_CC4NP_Pos (15U)
  7058. #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  7059. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  7060. #define TIM_CCER_CC5E_Pos (16U)
  7061. #define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */
  7062. #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */
  7063. #define TIM_CCER_CC5P_Pos (17U)
  7064. #define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */
  7065. #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */
  7066. #define TIM_CCER_CC6E_Pos (20U)
  7067. #define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */
  7068. #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */
  7069. #define TIM_CCER_CC6P_Pos (21U)
  7070. #define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */
  7071. #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */
  7072. /******************* Bit definition for TIM_CNT register ********************/
  7073. #define TIM_CNT_CNT_Pos (0U)
  7074. #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  7075. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  7076. #define TIM_CNT_UIFCPY_Pos (31U)
  7077. #define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */
  7078. #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */
  7079. /******************* Bit definition for TIM_PSC register ********************/
  7080. #define TIM_PSC_PSC_Pos (0U)
  7081. #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  7082. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  7083. /******************* Bit definition for TIM_ARR register ********************/
  7084. #define TIM_ARR_ARR_Pos (0U)
  7085. #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  7086. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<Actual auto-reload Value */
  7087. /******************* Bit definition for TIM_RCR register ********************/
  7088. #define TIM_RCR_REP_Pos (0U)
  7089. #define TIM_RCR_REP_Msk (0xFFFFUL << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */
  7090. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  7091. /******************* Bit definition for TIM_CCR1 register *******************/
  7092. #define TIM_CCR1_CCR1_Pos (0U)
  7093. #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  7094. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  7095. /******************* Bit definition for TIM_CCR2 register *******************/
  7096. #define TIM_CCR2_CCR2_Pos (0U)
  7097. #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  7098. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  7099. /******************* Bit definition for TIM_CCR3 register *******************/
  7100. #define TIM_CCR3_CCR3_Pos (0U)
  7101. #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  7102. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  7103. /******************* Bit definition for TIM_CCR4 register *******************/
  7104. #define TIM_CCR4_CCR4_Pos (0U)
  7105. #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  7106. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  7107. /******************* Bit definition for TIM_CCR5 register *******************/
  7108. #define TIM_CCR5_CCR5_Pos (0U)
  7109. #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
  7110. #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
  7111. #define TIM_CCR5_GC5C1_Pos (29U)
  7112. #define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
  7113. #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */
  7114. #define TIM_CCR5_GC5C2_Pos (30U)
  7115. #define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */
  7116. #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */
  7117. #define TIM_CCR5_GC5C3_Pos (31U)
  7118. #define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */
  7119. #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */
  7120. /******************* Bit definition for TIM_CCR6 register *******************/
  7121. #define TIM_CCR6_CCR6_Pos (0U)
  7122. #define TIM_CCR6_CCR6_Msk (0xFFFFUL << TIM_CCR6_CCR6_Pos) /*!< 0x0000FFFF */
  7123. #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */
  7124. /******************* Bit definition for TIM_BDTR register *******************/
  7125. #define TIM_BDTR_DTG_Pos (0U)
  7126. #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  7127. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  7128. #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
  7129. #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
  7130. #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
  7131. #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
  7132. #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
  7133. #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
  7134. #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
  7135. #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
  7136. #define TIM_BDTR_LOCK_Pos (8U)
  7137. #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  7138. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  7139. #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
  7140. #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
  7141. #define TIM_BDTR_OSSI_Pos (10U)
  7142. #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  7143. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  7144. #define TIM_BDTR_OSSR_Pos (11U)
  7145. #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  7146. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  7147. #define TIM_BDTR_BKE_Pos (12U)
  7148. #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  7149. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break 1 */
  7150. #define TIM_BDTR_BKP_Pos (13U)
  7151. #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  7152. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break 1 */
  7153. #define TIM_BDTR_AOE_Pos (14U)
  7154. #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  7155. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  7156. #define TIM_BDTR_MOE_Pos (15U)
  7157. #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  7158. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  7159. #define TIM_BDTR_BKF_Pos (16U)
  7160. #define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */
  7161. #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break 1 */
  7162. #define TIM_BDTR_BK2F_Pos (20U)
  7163. #define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */
  7164. #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break 2 */
  7165. #define TIM_BDTR_BK2E_Pos (24U)
  7166. #define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */
  7167. #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break 2 */
  7168. #define TIM_BDTR_BK2P_Pos (25U)
  7169. #define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */
  7170. #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break 2 */
  7171. #define TIM_BDTR_BKDSRM_Pos (26U)
  7172. #define TIM_BDTR_BKDSRM_Msk (0x1UL << TIM_BDTR_BKDSRM_Pos) /*!< 0x04000000 */
  7173. #define TIM_BDTR_BKDSRM TIM_BDTR_BKDSRM_Msk /*!<Break disarming/re-arming */
  7174. #define TIM_BDTR_BK2DSRM_Pos (27U)
  7175. #define TIM_BDTR_BK2DSRM_Msk (0x1UL << TIM_BDTR_BK2DSRM_Pos) /*!< 0x08000000 */
  7176. #define TIM_BDTR_BK2DSRM TIM_BDTR_BK2DSRM_Msk /*!<Break2 disarming/re-arming */
  7177. #define TIM_BDTR_BKBID_Pos (28U)
  7178. #define TIM_BDTR_BKBID_Msk (0x1UL << TIM_BDTR_BKBID_Pos) /*!< 0x10000000 */
  7179. #define TIM_BDTR_BKBID TIM_BDTR_BKBID_Msk /*!<Break BIDirectional */
  7180. #define TIM_BDTR_BK2BID_Pos (29U)
  7181. #define TIM_BDTR_BK2BID_Msk (0x1UL << TIM_BDTR_BK2BID_Pos) /*!< 0x20000000 */
  7182. #define TIM_BDTR_BK2BID TIM_BDTR_BK2BID_Msk /*!<Break2 BIDirectional */
  7183. /******************* Bit definition for TIM_DCR register ********************/
  7184. #define TIM_DCR_DBA_Pos (0U)
  7185. #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  7186. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  7187. #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  7188. #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  7189. #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  7190. #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  7191. #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  7192. #define TIM_DCR_DBL_Pos (8U)
  7193. #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  7194. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  7195. #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  7196. #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  7197. #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  7198. #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  7199. #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  7200. /******************* Bit definition for TIM_DMAR register *******************/
  7201. #define TIM_DMAR_DMAB_Pos (0U)
  7202. #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  7203. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  7204. /******************* Bit definition for TIM1_OR1 register *******************/
  7205. #define TIM1_OR1_OCREF_CLR_Pos (0U)
  7206. #define TIM1_OR1_OCREF_CLR_Msk (0x1UL << TIM1_OR1_OCREF_CLR_Pos) /*!< 0x00000001 */
  7207. #define TIM1_OR1_OCREF_CLR TIM1_OR1_OCREF_CLR_Msk /*!<OCREF clear input selection */
  7208. /******************* Bit definition for TIM1_AF1 register *******************/
  7209. #define TIM1_AF1_BKINE_Pos (0U)
  7210. #define TIM1_AF1_BKINE_Msk (0x1UL << TIM1_AF1_BKINE_Pos) /*!< 0x00000001 */
  7211. #define TIM1_AF1_BKINE TIM1_AF1_BKINE_Msk /*!<BRK BKIN input enable */
  7212. #define TIM1_AF1_BKCMP1E_Pos (1U)
  7213. #define TIM1_AF1_BKCMP1E_Msk (0x1UL << TIM1_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  7214. #define TIM1_AF1_BKCMP1E TIM1_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */
  7215. #define TIM1_AF1_BKCMP2E_Pos (2U)
  7216. #define TIM1_AF1_BKCMP2E_Msk (0x1UL << TIM1_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  7217. #define TIM1_AF1_BKCMP2E TIM1_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */
  7218. #define TIM1_AF1_BKINP_Pos (9U)
  7219. #define TIM1_AF1_BKINP_Msk (0x1UL << TIM1_AF1_BKINP_Pos) /*!< 0x00000200 */
  7220. #define TIM1_AF1_BKINP TIM1_AF1_BKINP_Msk /*!<BRK BKIN input polarity */
  7221. #define TIM1_AF1_BKCMP1P_Pos (10U)
  7222. #define TIM1_AF1_BKCMP1P_Msk (0x1UL << TIM1_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  7223. #define TIM1_AF1_BKCMP1P TIM1_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  7224. #define TIM1_AF1_BKCMP2P_Pos (11U)
  7225. #define TIM1_AF1_BKCMP2P_Msk (0x1UL << TIM1_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  7226. #define TIM1_AF1_BKCMP2P TIM1_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
  7227. #define TIM1_AF1_ETRSEL_Pos (14U)
  7228. #define TIM1_AF1_ETRSEL_Msk (0xFUL << TIM1_AF1_ETRSEL_Pos) /*!< 0x0003C000 */
  7229. #define TIM1_AF1_ETRSEL TIM1_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM1 ETR source selection) */
  7230. #define TIM1_AF1_ETRSEL_0 (0x1UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  7231. #define TIM1_AF1_ETRSEL_1 (0x2UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  7232. #define TIM1_AF1_ETRSEL_2 (0x4UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  7233. #define TIM1_AF1_ETRSEL_3 (0x8UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00020000 */
  7234. /******************* Bit definition for TIM1_AF2 register *******************/
  7235. #define TIM1_AF2_BK2INE_Pos (0U)
  7236. #define TIM1_AF2_BK2INE_Msk (0x1UL << TIM1_AF2_BK2INE_Pos) /*!< 0x00000001 */
  7237. #define TIM1_AF2_BK2INE TIM1_AF2_BK2INE_Msk /*!<BRK2 BKIN2 input enable */
  7238. #define TIM1_AF2_BK2CMP1E_Pos (1U)
  7239. #define TIM1_AF2_BK2CMP1E_Msk (0x1UL << TIM1_AF2_BK2CMP1E_Pos) /*!< 0x00000002 */
  7240. #define TIM1_AF2_BK2CMP1E TIM1_AF2_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */
  7241. #define TIM1_AF2_BK2CMP2E_Pos (2U)
  7242. #define TIM1_AF2_BK2CMP2E_Msk (0x1UL << TIM1_AF2_BK2CMP2E_Pos) /*!< 0x00000004 */
  7243. #define TIM1_AF2_BK2CMP2E TIM1_AF2_BK2CMP2E_Msk /*!<BRK2 COMP2 enable */
  7244. #define TIM1_AF2_BK2INP_Pos (9U)
  7245. #define TIM1_AF2_BK2INP_Msk (0x1UL << TIM1_AF2_BK2INP_Pos) /*!< 0x00000200 */
  7246. #define TIM1_AF2_BK2INP TIM1_AF2_BK2INP_Msk /*!<BRK2 BKIN2 input polarity */
  7247. #define TIM1_AF2_BK2CMP1P_Pos (10U)
  7248. #define TIM1_AF2_BK2CMP1P_Msk (0x1UL << TIM1_AF2_BK2CMP1P_Pos) /*!< 0x00000400 */
  7249. #define TIM1_AF2_BK2CMP1P TIM1_AF2_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */
  7250. #define TIM1_AF2_BK2CMP2P_Pos (11U)
  7251. #define TIM1_AF2_BK2CMP2P_Msk (0x1UL << TIM1_AF2_BK2CMP2P_Pos) /*!< 0x00000800 */
  7252. #define TIM1_AF2_BK2CMP2P TIM1_AF2_BK2CMP2P_Msk /*!<BRK2 COMP2 input polarity */
  7253. /******************* Bit definition for TIM2_OR1 register *******************/
  7254. #define TIM2_OR1_OCREF_CLR_Pos (0U)
  7255. #define TIM2_OR1_OCREF_CLR_Msk (0x1UL << TIM2_OR1_OCREF_CLR_Pos) /*!< 0x00000001 */
  7256. #define TIM2_OR1_OCREF_CLR TIM2_OR1_OCREF_CLR_Msk /*!<OCREF clear input selection */
  7257. /******************* Bit definition for TIM2_AF1 register *******************/
  7258. #define TIM2_AF1_ETRSEL_Pos (14U)
  7259. #define TIM2_AF1_ETRSEL_Msk (0xFUL << TIM2_AF1_ETRSEL_Pos) /*!< 0x0003C000 */
  7260. #define TIM2_AF1_ETRSEL TIM2_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM2 ETR source selection) */
  7261. #define TIM2_AF1_ETRSEL_0 (0x1UL << TIM2_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  7262. #define TIM2_AF1_ETRSEL_1 (0x2UL << TIM2_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  7263. #define TIM2_AF1_ETRSEL_2 (0x4UL << TIM2_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  7264. #define TIM2_AF1_ETRSEL_3 (0x8UL << TIM2_AF1_ETRSEL_Pos) /*!< 0x00020000 */
  7265. /******************* Bit definition for TIM3_OR1 register *******************/
  7266. #define TIM3_OR1_OCREF_CLR_Pos (0U)
  7267. #define TIM3_OR1_OCREF_CLR_Msk (0x1UL << TIM3_OR1_OCREF_CLR_Pos) /*!< 0x00000001 */
  7268. #define TIM3_OR1_OCREF_CLR TIM3_OR1_OCREF_CLR_Msk /*!<OCREF clear input selection */
  7269. /******************* Bit definition for TIM3_AF1 register *******************/
  7270. #define TIM3_AF1_ETRSEL_Pos (14U)
  7271. #define TIM3_AF1_ETRSEL_Msk (0xFUL << TIM3_AF1_ETRSEL_Pos) /*!< 0x0003C000 */
  7272. #define TIM3_AF1_ETRSEL TIM3_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM3 ETR source selection) */
  7273. #define TIM3_AF1_ETRSEL_0 (0x1UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  7274. #define TIM3_AF1_ETRSEL_1 (0x2UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  7275. #define TIM3_AF1_ETRSEL_2 (0x4UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  7276. #define TIM3_AF1_ETRSEL_3 (0x8UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00020000 */
  7277. /******************* Bit definition for TIM14_AF1 register *******************/
  7278. #define TIM14_AF1_ETRSEL_Pos (14U)
  7279. #define TIM14_AF1_ETRSEL_Msk (0xFUL << TIM14_AF1_ETRSEL_Pos) /*!< 0x0003C000 */
  7280. #define TIM14_AF1_ETRSEL TIM14_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM3 ETR source selection) */
  7281. #define TIM14_AF1_ETRSEL_0 (0x1UL << TIM14_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  7282. #define TIM14_AF1_ETRSEL_1 (0x2UL << TIM14_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  7283. #define TIM14_AF1_ETRSEL_2 (0x4UL << TIM14_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  7284. #define TIM14_AF1_ETRSEL_3 (0x8UL << TIM14_AF1_ETRSEL_Pos) /*!< 0x00020000 */
  7285. /******************* Bit definition for TIM15_AF1 register ******************/
  7286. #define TIM15_AF1_BKINE_Pos (0U)
  7287. #define TIM15_AF1_BKINE_Msk (0x1UL << TIM15_AF1_BKINE_Pos) /*!< 0x00000001 */
  7288. #define TIM15_AF1_BKINE TIM15_AF1_BKINE_Msk /*!<BRK BKIN input enable */
  7289. #define TIM15_AF1_BKCMP1E_Pos (1U)
  7290. #define TIM15_AF1_BKCMP1E_Msk (0x1UL << TIM15_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  7291. #define TIM15_AF1_BKCMP1E TIM15_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */
  7292. #define TIM15_AF1_BKCMP2E_Pos (2U)
  7293. #define TIM15_AF1_BKCMP2E_Msk (0x1UL << TIM15_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  7294. #define TIM15_AF1_BKCMP2E TIM15_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */
  7295. #define TIM15_AF1_BKINP_Pos (9U)
  7296. #define TIM15_AF1_BKINP_Msk (0x1UL << TIM15_AF1_BKINP_Pos) /*!< 0x00000200 */
  7297. #define TIM15_AF1_BKINP TIM15_AF1_BKINP_Msk /*!<BRK BKIN input polarity */
  7298. #define TIM15_AF1_BKCMP1P_Pos (10U)
  7299. #define TIM15_AF1_BKCMP1P_Msk (0x1UL << TIM15_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  7300. #define TIM15_AF1_BKCMP1P TIM15_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  7301. #define TIM15_AF1_BKCMP2P_Pos (11U)
  7302. #define TIM15_AF1_BKCMP2P_Msk (0x1UL << TIM15_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  7303. #define TIM15_AF1_BKCMP2P TIM15_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
  7304. /******************* Bit definition for TIM16_AF1 register ******************/
  7305. #define TIM16_AF1_BKINE_Pos (0U)
  7306. #define TIM16_AF1_BKINE_Msk (0x1UL << TIM16_AF1_BKINE_Pos) /*!< 0x00000001 */
  7307. #define TIM16_AF1_BKINE TIM16_AF1_BKINE_Msk /*!<BRK BKIN input enable */
  7308. #define TIM16_AF1_BKCMP1E_Pos (1U)
  7309. #define TIM16_AF1_BKCMP1E_Msk (0x1UL << TIM16_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  7310. #define TIM16_AF1_BKCMP1E TIM16_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */
  7311. #define TIM16_AF1_BKCMP2E_Pos (2U)
  7312. #define TIM16_AF1_BKCMP2E_Msk (0x1UL << TIM16_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  7313. #define TIM16_AF1_BKCMP2E TIM16_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */
  7314. #define TIM16_AF1_BKINP_Pos (9U)
  7315. #define TIM16_AF1_BKINP_Msk (0x1UL << TIM16_AF1_BKINP_Pos) /*!< 0x00000200 */
  7316. #define TIM16_AF1_BKINP TIM16_AF1_BKINP_Msk /*!<BRK BKIN input polarity */
  7317. #define TIM16_AF1_BKCMP1P_Pos (10U)
  7318. #define TIM16_AF1_BKCMP1P_Msk (0x1UL << TIM16_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  7319. #define TIM16_AF1_BKCMP1P TIM16_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  7320. #define TIM16_AF1_BKCMP2P_Pos (11U)
  7321. #define TIM16_AF1_BKCMP2P_Msk (0x1UL << TIM16_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  7322. #define TIM16_AF1_BKCMP2P TIM16_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
  7323. /******************* Bit definition for TIM17_AF1 register ******************/
  7324. #define TIM17_AF1_BKINE_Pos (0U)
  7325. #define TIM17_AF1_BKINE_Msk (0x1UL << TIM17_AF1_BKINE_Pos) /*!< 0x00000001 */
  7326. #define TIM17_AF1_BKINE TIM17_AF1_BKINE_Msk /*!<BRK BKIN input enable */
  7327. #define TIM17_AF1_BKCMP1E_Pos (1U)
  7328. #define TIM17_AF1_BKCMP1E_Msk (0x1UL << TIM17_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  7329. #define TIM17_AF1_BKCMP1E TIM17_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */
  7330. #define TIM17_AF1_BKCMP2E_Pos (2U)
  7331. #define TIM17_AF1_BKCMP2E_Msk (0x1UL << TIM17_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  7332. #define TIM17_AF1_BKCMP2E TIM17_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */
  7333. #define TIM17_AF1_BKINP_Pos (9U)
  7334. #define TIM17_AF1_BKINP_Msk (0x1UL << TIM17_AF1_BKINP_Pos) /*!< 0x00000200 */
  7335. #define TIM17_AF1_BKINP TIM17_AF1_BKINP_Msk /*!<BRK BKIN input polarity */
  7336. #define TIM17_AF1_BKCMP1P_Pos (10U)
  7337. #define TIM17_AF1_BKCMP1P_Msk (0x1UL << TIM17_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  7338. #define TIM17_AF1_BKCMP1P TIM17_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  7339. #define TIM17_AF1_BKCMP2P_Pos (11U)
  7340. #define TIM17_AF1_BKCMP2P_Msk (0x1UL << TIM17_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  7341. #define TIM17_AF1_BKCMP2P TIM17_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
  7342. /******************* Bit definition for TIM_TISEL register *********************/
  7343. #define TIM_TISEL_TI1SEL_Pos (0U)
  7344. #define TIM_TISEL_TI1SEL_Msk (0xFUL << TIM_TISEL_TI1SEL_Pos) /*!< 0x0000000F */
  7345. #define TIM_TISEL_TI1SEL TIM_TISEL_TI1SEL_Msk /*!<TI1SEL[3:0] bits (TIM1 TI1 SEL)*/
  7346. #define TIM_TISEL_TI1SEL_0 (0x1UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000001 */
  7347. #define TIM_TISEL_TI1SEL_1 (0x2UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000002 */
  7348. #define TIM_TISEL_TI1SEL_2 (0x4UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000004 */
  7349. #define TIM_TISEL_TI1SEL_3 (0x8UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000008 */
  7350. #define TIM_TISEL_TI2SEL_Pos (8U)
  7351. #define TIM_TISEL_TI2SEL_Msk (0xFUL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000F00 */
  7352. #define TIM_TISEL_TI2SEL TIM_TISEL_TI2SEL_Msk /*!<TI2SEL[3:0] bits (TIM1 TI2 SEL)*/
  7353. #define TIM_TISEL_TI2SEL_0 (0x1UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000100 */
  7354. #define TIM_TISEL_TI2SEL_1 (0x2UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000200 */
  7355. #define TIM_TISEL_TI2SEL_2 (0x4UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000400 */
  7356. #define TIM_TISEL_TI2SEL_3 (0x8UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000800 */
  7357. #define TIM_TISEL_TI3SEL_Pos (16U)
  7358. #define TIM_TISEL_TI3SEL_Msk (0xFUL << TIM_TISEL_TI3SEL_Pos) /*!< 0x000F0000 */
  7359. #define TIM_TISEL_TI3SEL TIM_TISEL_TI3SEL_Msk /*!<TI3SEL[3:0] bits (TIM1 TI3 SEL)*/
  7360. #define TIM_TISEL_TI3SEL_0 (0x1UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00010000 */
  7361. #define TIM_TISEL_TI3SEL_1 (0x2UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00020000 */
  7362. #define TIM_TISEL_TI3SEL_2 (0x4UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00040000 */
  7363. #define TIM_TISEL_TI3SEL_3 (0x8UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00080000 */
  7364. #define TIM_TISEL_TI4SEL_Pos (24U)
  7365. #define TIM_TISEL_TI4SEL_Msk (0xFUL << TIM_TISEL_TI4SEL_Pos) /*!< 0x0F000000 */
  7366. #define TIM_TISEL_TI4SEL TIM_TISEL_TI4SEL_Msk /*!<TI4SEL[3:0] bits (TIM1 TI4 SEL)*/
  7367. #define TIM_TISEL_TI4SEL_0 (0x1UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x01000000 */
  7368. #define TIM_TISEL_TI4SEL_1 (0x2UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x02000000 */
  7369. #define TIM_TISEL_TI4SEL_2 (0x4UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x04000000 */
  7370. #define TIM_TISEL_TI4SEL_3 (0x8UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x08000000 */
  7371. /******************************************************************************/
  7372. /* */
  7373. /* Low Power Timer (LPTIM) */
  7374. /* */
  7375. /******************************************************************************/
  7376. /****************** Bit definition for LPTIM_ISR register *******************/
  7377. #define LPTIM_ISR_CMPM_Pos (0U)
  7378. #define LPTIM_ISR_CMPM_Msk (0x1UL << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */
  7379. #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */
  7380. #define LPTIM_ISR_ARRM_Pos (1U)
  7381. #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
  7382. #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
  7383. #define LPTIM_ISR_EXTTRIG_Pos (2U)
  7384. #define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */
  7385. #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */
  7386. #define LPTIM_ISR_CMPOK_Pos (3U)
  7387. #define LPTIM_ISR_CMPOK_Msk (0x1UL << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */
  7388. #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */
  7389. #define LPTIM_ISR_ARROK_Pos (4U)
  7390. #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
  7391. #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */
  7392. #define LPTIM_ISR_UP_Pos (5U)
  7393. #define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */
  7394. #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */
  7395. #define LPTIM_ISR_DOWN_Pos (6U)
  7396. #define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */
  7397. #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */
  7398. /****************** Bit definition for LPTIM_ICR register *******************/
  7399. #define LPTIM_ICR_CMPMCF_Pos (0U)
  7400. #define LPTIM_ICR_CMPMCF_Msk (0x1UL << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */
  7401. #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */
  7402. #define LPTIM_ICR_ARRMCF_Pos (1U)
  7403. #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
  7404. #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
  7405. #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
  7406. #define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */
  7407. #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */
  7408. #define LPTIM_ICR_CMPOKCF_Pos (3U)
  7409. #define LPTIM_ICR_CMPOKCF_Msk (0x1UL << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */
  7410. #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */
  7411. #define LPTIM_ICR_ARROKCF_Pos (4U)
  7412. #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
  7413. #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */
  7414. #define LPTIM_ICR_UPCF_Pos (5U)
  7415. #define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */
  7416. #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */
  7417. #define LPTIM_ICR_DOWNCF_Pos (6U)
  7418. #define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */
  7419. #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */
  7420. /****************** Bit definition for LPTIM_IER register ********************/
  7421. #define LPTIM_IER_CMPMIE_Pos (0U)
  7422. #define LPTIM_IER_CMPMIE_Msk (0x1UL << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */
  7423. #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */
  7424. #define LPTIM_IER_ARRMIE_Pos (1U)
  7425. #define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
  7426. #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
  7427. #define LPTIM_IER_EXTTRIGIE_Pos (2U)
  7428. #define LPTIM_IER_EXTTRIGIE_Msk (0x1UL << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */
  7429. #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */
  7430. #define LPTIM_IER_CMPOKIE_Pos (3U)
  7431. #define LPTIM_IER_CMPOKIE_Msk (0x1UL << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */
  7432. #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */
  7433. #define LPTIM_IER_ARROKIE_Pos (4U)
  7434. #define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
  7435. #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */
  7436. #define LPTIM_IER_UPIE_Pos (5U)
  7437. #define LPTIM_IER_UPIE_Msk (0x1UL << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */
  7438. #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */
  7439. #define LPTIM_IER_DOWNIE_Pos (6U)
  7440. #define LPTIM_IER_DOWNIE_Msk (0x1UL << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */
  7441. #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */
  7442. /****************** Bit definition for LPTIM_CFGR register *******************/
  7443. #define LPTIM_CFGR_CKSEL_Pos (0U)
  7444. #define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */
  7445. #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */
  7446. #define LPTIM_CFGR_CKPOL_Pos (1U)
  7447. #define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */
  7448. #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */
  7449. #define LPTIM_CFGR_CKPOL_0 (0x1UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */
  7450. #define LPTIM_CFGR_CKPOL_1 (0x2UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */
  7451. #define LPTIM_CFGR_CKFLT_Pos (3U)
  7452. #define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */
  7453. #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
  7454. #define LPTIM_CFGR_CKFLT_0 (0x1UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */
  7455. #define LPTIM_CFGR_CKFLT_1 (0x2UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */
  7456. #define LPTIM_CFGR_TRGFLT_Pos (6U)
  7457. #define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */
  7458. #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
  7459. #define LPTIM_CFGR_TRGFLT_0 (0x1UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */
  7460. #define LPTIM_CFGR_TRGFLT_1 (0x2UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */
  7461. #define LPTIM_CFGR_PRESC_Pos (9U)
  7462. #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
  7463. #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
  7464. #define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
  7465. #define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
  7466. #define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
  7467. #define LPTIM_CFGR_TRIGSEL_Pos (13U)
  7468. #define LPTIM_CFGR_TRIGSEL_Msk (0x7UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */
  7469. #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */
  7470. #define LPTIM_CFGR_TRIGSEL_0 (0x1UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */
  7471. #define LPTIM_CFGR_TRIGSEL_1 (0x2UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */
  7472. #define LPTIM_CFGR_TRIGSEL_2 (0x4UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */
  7473. #define LPTIM_CFGR_TRIGEN_Pos (17U)
  7474. #define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */
  7475. #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
  7476. #define LPTIM_CFGR_TRIGEN_0 (0x1UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */
  7477. #define LPTIM_CFGR_TRIGEN_1 (0x2UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */
  7478. #define LPTIM_CFGR_TIMOUT_Pos (19U)
  7479. #define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */
  7480. #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */
  7481. #define LPTIM_CFGR_WAVE_Pos (20U)
  7482. #define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */
  7483. #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */
  7484. #define LPTIM_CFGR_WAVPOL_Pos (21U)
  7485. #define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */
  7486. #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */
  7487. #define LPTIM_CFGR_PRELOAD_Pos (22U)
  7488. #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
  7489. #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
  7490. #define LPTIM_CFGR_COUNTMODE_Pos (23U)
  7491. #define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */
  7492. #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */
  7493. #define LPTIM_CFGR_ENC_Pos (24U)
  7494. #define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */
  7495. #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */
  7496. /****************** Bit definition for LPTIM_CR register ********************/
  7497. #define LPTIM_CR_ENABLE_Pos (0U)
  7498. #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
  7499. #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
  7500. #define LPTIM_CR_SNGSTRT_Pos (1U)
  7501. #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
  7502. #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
  7503. #define LPTIM_CR_CNTSTRT_Pos (2U)
  7504. #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
  7505. #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */
  7506. #define LPTIM_CR_COUNTRST_Pos (3U)
  7507. #define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos) /*!< 0x00000008 */
  7508. #define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk /*!< Counter reset */
  7509. #define LPTIM_CR_RSTARE_Pos (4U)
  7510. #define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos) /*!< 0x00000010 */
  7511. #define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk /*!< Reset after read enable */
  7512. /****************** Bit definition for LPTIM_CMP register *******************/
  7513. #define LPTIM_CMP_CMP_Pos (0U)
  7514. #define LPTIM_CMP_CMP_Msk (0xFFFFUL << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */
  7515. #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */
  7516. /****************** Bit definition for LPTIM_ARR register *******************/
  7517. #define LPTIM_ARR_ARR_Pos (0U)
  7518. #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
  7519. #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
  7520. /****************** Bit definition for LPTIM_CNT register *******************/
  7521. #define LPTIM_CNT_CNT_Pos (0U)
  7522. #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
  7523. #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
  7524. /****************** Bit definition for LPTIM_CFGR2 register *******************/
  7525. #define LPTIM_CFGR2_IN1SEL_Pos (0U)
  7526. #define LPTIM_CFGR2_IN1SEL_Msk (0xFUL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x0000000F */
  7527. #define LPTIM_CFGR2_IN1SEL LPTIM_CFGR2_IN1SEL_Msk /*!< CFGR2[3:0] bits (INPUT1 selection) */
  7528. #define LPTIM_CFGR2_IN1SEL_0 (0x1UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000001 */
  7529. #define LPTIM_CFGR2_IN1SEL_1 (0x2UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000002 */
  7530. #define LPTIM_CFGR2_IN1SEL_2 (0x4UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000004 */
  7531. #define LPTIM_CFGR2_IN1SEL_3 (0x8UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000008 */
  7532. #define LPTIM_CFGR2_IN2SEL_Pos (4U)
  7533. #define LPTIM_CFGR2_IN2SEL_Msk (0xFUL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x000000F0 */
  7534. #define LPTIM_CFGR2_IN2SEL LPTIM_CFGR2_IN2SEL_Msk /*!< CFGR2[7:4] bits (INPUT2 selection) */
  7535. #define LPTIM_CFGR2_IN2SEL_0 (0x1UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000010 */
  7536. #define LPTIM_CFGR2_IN2SEL_1 (0x2UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000020 */
  7537. #define LPTIM_CFGR2_IN2SEL_2 (0x4UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000040 */
  7538. #define LPTIM_CFGR2_IN2SEL_3 (0x8UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000080 */
  7539. /******************************************************************************/
  7540. /* */
  7541. /* Analog Comparators (COMP) */
  7542. /* */
  7543. /******************************************************************************/
  7544. /********************** Bit definition for COMP_CSR register ****************/
  7545. #define COMP_CSR_EN_Pos (0U)
  7546. #define COMP_CSR_EN_Msk (0x1UL << COMP_CSR_EN_Pos) /*!< 0x00000001 */
  7547. #define COMP_CSR_EN COMP_CSR_EN_Msk /*!< Comparator enable */
  7548. #define COMP_CSR_INMSEL_Pos (4U)
  7549. #define COMP_CSR_INMSEL_Msk (0xFUL << COMP_CSR_INMSEL_Pos) /*!< 0x000000F0 */
  7550. #define COMP_CSR_INMSEL COMP_CSR_INMSEL_Msk /*!< Comparator input minus selection */
  7551. #define COMP_CSR_INMSEL_0 (0x1UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000010 */
  7552. #define COMP_CSR_INMSEL_1 (0x2UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000020 */
  7553. #define COMP_CSR_INMSEL_2 (0x4UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000040 */
  7554. #define COMP_CSR_INMSEL_3 (0x8UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000080 */
  7555. #define COMP_CSR_INPSEL_Pos (8U)
  7556. #define COMP_CSR_INPSEL_Msk (0x3UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000300 */
  7557. #define COMP_CSR_INPSEL COMP_CSR_INPSEL_Msk /*!< Comparator plus minus selection */
  7558. #define COMP_CSR_INPSEL_0 (0x1UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000100 */
  7559. #define COMP_CSR_INPSEL_1 (0x2UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000200 */
  7560. #define COMP_CSR_WINMODE_Pos (11U)
  7561. #define COMP_CSR_WINMODE_Msk (0x1UL << COMP_CSR_WINMODE_Pos) /*!< 0x00000800 */
  7562. #define COMP_CSR_WINMODE COMP_CSR_WINMODE_Msk /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
  7563. #define COMP_CSR_WINOUT_Pos (14U)
  7564. #define COMP_CSR_WINOUT_Msk (0x1UL << COMP_CSR_WINOUT_Pos) /*!< 0x00004000 */
  7565. #define COMP_CSR_WINOUT COMP_CSR_WINOUT_Msk /*!< Pair of comparators window output level. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
  7566. #define COMP_CSR_POLARITY_Pos (15U)
  7567. #define COMP_CSR_POLARITY_Msk (0x1UL << COMP_CSR_POLARITY_Pos) /*!< 0x00008000 */
  7568. #define COMP_CSR_POLARITY COMP_CSR_POLARITY_Msk /*!< Comparator output polarity */
  7569. #define COMP_CSR_HYST_Pos (16U)
  7570. #define COMP_CSR_HYST_Msk (0x3UL << COMP_CSR_HYST_Pos) /*!< 0x00030000 */
  7571. #define COMP_CSR_HYST COMP_CSR_HYST_Msk /*!< Comparator input hysteresis */
  7572. #define COMP_CSR_HYST_0 (0x1UL << COMP_CSR_HYST_Pos) /*!< 0x00010000 */
  7573. #define COMP_CSR_HYST_1 (0x2UL << COMP_CSR_HYST_Pos) /*!< 0x00020000 */
  7574. #define COMP_CSR_PWRMODE_Pos (18U)
  7575. #define COMP_CSR_PWRMODE_Msk (0x3UL << COMP_CSR_PWRMODE_Pos) /*!< 0x000C0000 */
  7576. #define COMP_CSR_PWRMODE COMP_CSR_PWRMODE_Msk /*!< Comparator power mode */
  7577. #define COMP_CSR_PWRMODE_0 (0x1UL << COMP_CSR_PWRMODE_Pos) /*!< 0x00040000 */
  7578. #define COMP_CSR_PWRMODE_1 (0x2UL << COMP_CSR_PWRMODE_Pos) /*!< 0x00080000 */
  7579. #define COMP_CSR_BLANKING_Pos (20U)
  7580. #define COMP_CSR_BLANKING_Msk (0x1FUL << COMP_CSR_BLANKING_Pos) /*!< 0x01F00000 */
  7581. #define COMP_CSR_BLANKING COMP_CSR_BLANKING_Msk /*!< Comparator blanking source */
  7582. #define COMP_CSR_BLANKING_0 (0x01UL << COMP_CSR_BLANKING_Pos) /*!< 0x00100000 */
  7583. #define COMP_CSR_BLANKING_1 (0x02UL << COMP_CSR_BLANKING_Pos) /*!< 0x00200000 */
  7584. #define COMP_CSR_BLANKING_2 (0x04UL << COMP_CSR_BLANKING_Pos) /*!< 0x00400000 */
  7585. #define COMP_CSR_BLANKING_3 (0x08UL << COMP_CSR_BLANKING_Pos) /*!< 0x00800000 */
  7586. #define COMP_CSR_BLANKING_4 (0x10UL << COMP_CSR_BLANKING_Pos) /*!< 0x01000000 */
  7587. #define COMP_CSR_VALUE_Pos (30U)
  7588. #define COMP_CSR_VALUE_Msk (0x1UL << COMP_CSR_VALUE_Pos) /*!< 0x40000000 */
  7589. #define COMP_CSR_VALUE COMP_CSR_VALUE_Msk /*!< Comparator output level */
  7590. #define COMP_CSR_LOCK_Pos (31U)
  7591. #define COMP_CSR_LOCK_Msk (0x1UL << COMP_CSR_LOCK_Pos) /*!< 0x80000000 */
  7592. #define COMP_CSR_LOCK COMP_CSR_LOCK_Msk /*!< Comparator lock */
  7593. /******************************************************************************/
  7594. /* */
  7595. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  7596. /* */
  7597. /******************************************************************************/
  7598. /****************** Bit definition for USART_CR1 register *******************/
  7599. #define USART_CR1_UE_Pos (0U)
  7600. #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */
  7601. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  7602. #define USART_CR1_UESM_Pos (1U)
  7603. #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */
  7604. #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
  7605. #define USART_CR1_RE_Pos (2U)
  7606. #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */
  7607. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  7608. #define USART_CR1_TE_Pos (3U)
  7609. #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */
  7610. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  7611. #define USART_CR1_IDLEIE_Pos (4U)
  7612. #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  7613. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  7614. #define USART_CR1_RXNEIE_RXFNEIE_Pos (5U)
  7615. #define USART_CR1_RXNEIE_RXFNEIE_Msk (0x1UL << USART_CR1_RXNEIE_RXFNEIE_Pos) /*!< 0x00000020 */
  7616. #define USART_CR1_RXNEIE_RXFNEIE USART_CR1_RXNEIE_RXFNEIE_Msk /*!< RXNE/RXFIFO not empty Interrupt Enable */
  7617. #define USART_CR1_TCIE_Pos (6U)
  7618. #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  7619. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  7620. #define USART_CR1_TXEIE_TXFNFIE_Pos (7U)
  7621. #define USART_CR1_TXEIE_TXFNFIE_Msk (0x1UL << USART_CR1_TXEIE_TXFNFIE_Pos) /*!< 0x00000080 */
  7622. #define USART_CR1_TXEIE_TXFNFIE USART_CR1_TXEIE_TXFNFIE_Msk /*!< TXE/TXFIFO not full Interrupt Enable */
  7623. #define USART_CR1_PEIE_Pos (8U)
  7624. #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  7625. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  7626. #define USART_CR1_PS_Pos (9U)
  7627. #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */
  7628. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  7629. #define USART_CR1_PCE_Pos (10U)
  7630. #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  7631. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  7632. #define USART_CR1_WAKE_Pos (11U)
  7633. #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  7634. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
  7635. #define USART_CR1_M_Pos (12U)
  7636. #define USART_CR1_M_Msk (0x10001UL << USART_CR1_M_Pos) /*!< 0x10001000 */
  7637. #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
  7638. #define USART_CR1_M0_Pos (12U)
  7639. #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */
  7640. #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */
  7641. #define USART_CR1_MME_Pos (13U)
  7642. #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */
  7643. #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
  7644. #define USART_CR1_CMIE_Pos (14U)
  7645. #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
  7646. #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
  7647. #define USART_CR1_OVER8_Pos (15U)
  7648. #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  7649. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
  7650. #define USART_CR1_DEDT_Pos (16U)
  7651. #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
  7652. #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  7653. #define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
  7654. #define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
  7655. #define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
  7656. #define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
  7657. #define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
  7658. #define USART_CR1_DEAT_Pos (21U)
  7659. #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
  7660. #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  7661. #define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
  7662. #define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
  7663. #define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
  7664. #define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
  7665. #define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
  7666. #define USART_CR1_RTOIE_Pos (26U)
  7667. #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
  7668. #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
  7669. #define USART_CR1_EOBIE_Pos (27U)
  7670. #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
  7671. #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
  7672. #define USART_CR1_M1_Pos (28U)
  7673. #define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos) /*!< 0x10000000 */
  7674. #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */
  7675. #define USART_CR1_FIFOEN_Pos (29U)
  7676. #define USART_CR1_FIFOEN_Msk (0x1UL << USART_CR1_FIFOEN_Pos) /*!< 0x20000000 */
  7677. #define USART_CR1_FIFOEN USART_CR1_FIFOEN_Msk /*!< FIFO mode enable */
  7678. #define USART_CR1_TXFEIE_Pos (30U)
  7679. #define USART_CR1_TXFEIE_Msk (0x1UL << USART_CR1_TXFEIE_Pos) /*!< 0x40000000 */
  7680. #define USART_CR1_TXFEIE USART_CR1_TXFEIE_Msk /*!< TXFIFO empty interrupt enable */
  7681. #define USART_CR1_RXFFIE_Pos (31U)
  7682. #define USART_CR1_RXFFIE_Msk (0x1UL << USART_CR1_RXFFIE_Pos) /*!< 0x80000000 */
  7683. #define USART_CR1_RXFFIE USART_CR1_RXFFIE_Msk /*!< RXFIFO Full interrupt enable */
  7684. /****************** Bit definition for USART_CR2 register *******************/
  7685. #define USART_CR2_SLVEN_Pos (0U)
  7686. #define USART_CR2_SLVEN_Msk (0x1UL << USART_CR2_SLVEN_Pos) /*!< 0x00000001 */
  7687. #define USART_CR2_SLVEN USART_CR2_SLVEN_Msk /*!< Synchronous Slave mode enable */
  7688. #define USART_CR2_DIS_NSS_Pos (3U)
  7689. #define USART_CR2_DIS_NSS_Msk (0x1UL << USART_CR2_DIS_NSS_Pos) /*!< 0x00000008 */
  7690. #define USART_CR2_DIS_NSS USART_CR2_DIS_NSS_Msk /*!< NSS input pin disable for SPI slave selection */
  7691. #define USART_CR2_ADDM7_Pos (4U)
  7692. #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
  7693. #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
  7694. #define USART_CR2_LBDL_Pos (5U)
  7695. #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  7696. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  7697. #define USART_CR2_LBDIE_Pos (6U)
  7698. #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  7699. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  7700. #define USART_CR2_LBCL_Pos (8U)
  7701. #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  7702. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  7703. #define USART_CR2_CPHA_Pos (9U)
  7704. #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  7705. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  7706. #define USART_CR2_CPOL_Pos (10U)
  7707. #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  7708. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  7709. #define USART_CR2_CLKEN_Pos (11U)
  7710. #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  7711. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  7712. #define USART_CR2_STOP_Pos (12U)
  7713. #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  7714. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  7715. #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  7716. #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  7717. #define USART_CR2_LINEN_Pos (14U)
  7718. #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  7719. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  7720. #define USART_CR2_SWAP_Pos (15U)
  7721. #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
  7722. #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
  7723. #define USART_CR2_RXINV_Pos (16U)
  7724. #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
  7725. #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
  7726. #define USART_CR2_TXINV_Pos (17U)
  7727. #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
  7728. #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
  7729. #define USART_CR2_DATAINV_Pos (18U)
  7730. #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
  7731. #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
  7732. #define USART_CR2_MSBFIRST_Pos (19U)
  7733. #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
  7734. #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
  7735. #define USART_CR2_ABREN_Pos (20U)
  7736. #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
  7737. #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
  7738. #define USART_CR2_ABRMODE_Pos (21U)
  7739. #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
  7740. #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  7741. #define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
  7742. #define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
  7743. #define USART_CR2_RTOEN_Pos (23U)
  7744. #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
  7745. #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
  7746. #define USART_CR2_ADD_Pos (24U)
  7747. #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
  7748. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  7749. /****************** Bit definition for USART_CR3 register *******************/
  7750. #define USART_CR3_EIE_Pos (0U)
  7751. #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  7752. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  7753. #define USART_CR3_IREN_Pos (1U)
  7754. #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  7755. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  7756. #define USART_CR3_IRLP_Pos (2U)
  7757. #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  7758. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  7759. #define USART_CR3_HDSEL_Pos (3U)
  7760. #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  7761. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  7762. #define USART_CR3_NACK_Pos (4U)
  7763. #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  7764. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
  7765. #define USART_CR3_SCEN_Pos (5U)
  7766. #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  7767. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
  7768. #define USART_CR3_DMAR_Pos (6U)
  7769. #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  7770. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  7771. #define USART_CR3_DMAT_Pos (7U)
  7772. #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  7773. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  7774. #define USART_CR3_RTSE_Pos (8U)
  7775. #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  7776. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  7777. #define USART_CR3_CTSE_Pos (9U)
  7778. #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  7779. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  7780. #define USART_CR3_CTSIE_Pos (10U)
  7781. #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  7782. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  7783. #define USART_CR3_ONEBIT_Pos (11U)
  7784. #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  7785. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
  7786. #define USART_CR3_OVRDIS_Pos (12U)
  7787. #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
  7788. #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
  7789. #define USART_CR3_DDRE_Pos (13U)
  7790. #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
  7791. #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
  7792. #define USART_CR3_DEM_Pos (14U)
  7793. #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */
  7794. #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
  7795. #define USART_CR3_DEP_Pos (15U)
  7796. #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */
  7797. #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
  7798. #define USART_CR3_SCARCNT_Pos (17U)
  7799. #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
  7800. #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  7801. #define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
  7802. #define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
  7803. #define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
  7804. #define USART_CR3_WUS_Pos (20U)
  7805. #define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos) /*!< 0x00300000 */
  7806. #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
  7807. #define USART_CR3_WUS_0 (0x1UL << USART_CR3_WUS_Pos) /*!< 0x00100000 */
  7808. #define USART_CR3_WUS_1 (0x2UL << USART_CR3_WUS_Pos) /*!< 0x00200000 */
  7809. #define USART_CR3_WUFIE_Pos (22U)
  7810. #define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */
  7811. #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */
  7812. #define USART_CR3_TXFTIE_Pos (23U)
  7813. #define USART_CR3_TXFTIE_Msk (0x1UL << USART_CR3_TXFTIE_Pos) /*!< 0x00800000 */
  7814. #define USART_CR3_TXFTIE USART_CR3_TXFTIE_Msk /*!< TXFIFO threshold interrupt enable */
  7815. #define USART_CR3_TCBGTIE_Pos (24U)
  7816. #define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */
  7817. #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */
  7818. #define USART_CR3_RXFTCFG_Pos (25U)
  7819. #define USART_CR3_RXFTCFG_Msk (0x7UL << USART_CR3_RXFTCFG_Pos) /*!< 0x0E000000 */
  7820. #define USART_CR3_RXFTCFG USART_CR3_RXFTCFG_Msk /*!< RXFIFO FIFO threshold configuration */
  7821. #define USART_CR3_RXFTCFG_0 (0x1UL << USART_CR3_RXFTCFG_Pos) /*!< 0x02000000 */
  7822. #define USART_CR3_RXFTCFG_1 (0x2UL << USART_CR3_RXFTCFG_Pos) /*!< 0x04000000 */
  7823. #define USART_CR3_RXFTCFG_2 (0x4UL << USART_CR3_RXFTCFG_Pos) /*!< 0x08000000 */
  7824. #define USART_CR3_RXFTIE_Pos (28U)
  7825. #define USART_CR3_RXFTIE_Msk (0x1UL << USART_CR3_RXFTIE_Pos) /*!< 0x10000000 */
  7826. #define USART_CR3_RXFTIE USART_CR3_RXFTIE_Msk /*!< RXFIFO threshold interrupt enable */
  7827. #define USART_CR3_TXFTCFG_Pos (29U)
  7828. #define USART_CR3_TXFTCFG_Msk (0x7UL << USART_CR3_TXFTCFG_Pos) /*!< 0xE0000000 */
  7829. #define USART_CR3_TXFTCFG USART_CR3_TXFTCFG_Msk /*!< TXFIFO threshold configuration */
  7830. #define USART_CR3_TXFTCFG_0 (0x1UL << USART_CR3_TXFTCFG_Pos) /*!< 0x20000000 */
  7831. #define USART_CR3_TXFTCFG_1 (0x2UL << USART_CR3_TXFTCFG_Pos) /*!< 0x40000000 */
  7832. #define USART_CR3_TXFTCFG_2 (0x4UL << USART_CR3_TXFTCFG_Pos) /*!< 0x80000000 */
  7833. /****************** Bit definition for USART_BRR register *******************/
  7834. #define USART_BRR_LPUART_Pos (0U)
  7835. #define USART_BRR_LPUART_Msk (0xFFFFFUL << USART_BRR_LPUART_Pos) /*!< 0x000FFFFF */
  7836. #define USART_BRR_LPUART USART_BRR_LPUART_Msk /*!< LPUART Baud rate register [19:0] */
  7837. #define USART_BRR_BRR ((uint16_t)0xFFFF) /*!< USART Baud rate register [15:0] */
  7838. /****************** Bit definition for USART_GTPR register ******************/
  7839. #define USART_GTPR_PSC_Pos (0U)
  7840. #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  7841. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  7842. #define USART_GTPR_GT_Pos (8U)
  7843. #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  7844. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
  7845. /******************* Bit definition for USART_RTOR register *****************/
  7846. #define USART_RTOR_RTO_Pos (0U)
  7847. #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
  7848. #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
  7849. #define USART_RTOR_BLEN_Pos (24U)
  7850. #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
  7851. #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
  7852. /******************* Bit definition for USART_RQR register ******************/
  7853. #define USART_RQR_ABRRQ ((uint16_t)0x0001) /*!< Auto-Baud Rate Request */
  7854. #define USART_RQR_SBKRQ ((uint16_t)0x0002) /*!< Send Break Request */
  7855. #define USART_RQR_MMRQ ((uint16_t)0x0004) /*!< Mute Mode Request */
  7856. #define USART_RQR_RXFRQ ((uint16_t)0x0008) /*!< Receive Data flush Request */
  7857. #define USART_RQR_TXFRQ ((uint16_t)0x0010) /*!< Transmit data flush Request */
  7858. /******************* Bit definition for USART_ISR register ******************/
  7859. #define USART_ISR_PE_Pos (0U)
  7860. #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */
  7861. #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
  7862. #define USART_ISR_FE_Pos (1U)
  7863. #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */
  7864. #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
  7865. #define USART_ISR_NE_Pos (2U)
  7866. #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */
  7867. #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */
  7868. #define USART_ISR_ORE_Pos (3U)
  7869. #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */
  7870. #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
  7871. #define USART_ISR_IDLE_Pos (4U)
  7872. #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
  7873. #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
  7874. #define USART_ISR_RXNE_RXFNE_Pos (5U)
  7875. #define USART_ISR_RXNE_RXFNE_Msk (0x1UL << USART_ISR_RXNE_RXFNE_Pos) /*!< 0x00000020 */
  7876. #define USART_ISR_RXNE_RXFNE USART_ISR_RXNE_RXFNE_Msk /*!< Read Data Register Not Empty/RXFIFO Not Empty */
  7877. #define USART_ISR_TC_Pos (6U)
  7878. #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */
  7879. #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
  7880. #define USART_ISR_TXE_TXFNF_Pos (7U)
  7881. #define USART_ISR_TXE_TXFNF_Msk (0x1UL << USART_ISR_TXE_TXFNF_Pos) /*!< 0x00000080 */
  7882. #define USART_ISR_TXE_TXFNF USART_ISR_TXE_TXFNF_Msk /*!< Transmit Data Register Empty/TXFIFO Not Full */
  7883. #define USART_ISR_LBDF_Pos (8U)
  7884. #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
  7885. #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
  7886. #define USART_ISR_CTSIF_Pos (9U)
  7887. #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
  7888. #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
  7889. #define USART_ISR_CTS_Pos (10U)
  7890. #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */
  7891. #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
  7892. #define USART_ISR_RTOF_Pos (11U)
  7893. #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
  7894. #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
  7895. #define USART_ISR_EOBF_Pos (12U)
  7896. #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
  7897. #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
  7898. #define USART_ISR_UDR_Pos (13U)
  7899. #define USART_ISR_UDR_Msk (0x1UL << USART_ISR_UDR_Pos) /*!< 0x00002000 */
  7900. #define USART_ISR_UDR USART_ISR_UDR_Msk /*!< SPI Slave Underrun Error Flag */
  7901. #define USART_ISR_ABRE_Pos (14U)
  7902. #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
  7903. #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
  7904. #define USART_ISR_ABRF_Pos (15U)
  7905. #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
  7906. #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
  7907. #define USART_ISR_BUSY_Pos (16U)
  7908. #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
  7909. #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
  7910. #define USART_ISR_CMF_Pos (17U)
  7911. #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */
  7912. #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
  7913. #define USART_ISR_SBKF_Pos (18U)
  7914. #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
  7915. #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
  7916. #define USART_ISR_RWU_Pos (19U)
  7917. #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */
  7918. #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
  7919. #define USART_ISR_WUF_Pos (20U)
  7920. #define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos) /*!< 0x00100000 */
  7921. #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */
  7922. #define USART_ISR_TEACK_Pos (21U)
  7923. #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
  7924. #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
  7925. #define USART_ISR_REACK_Pos (22U)
  7926. #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */
  7927. #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
  7928. #define USART_ISR_TXFE_Pos (23U)
  7929. #define USART_ISR_TXFE_Msk (0x1UL << USART_ISR_TXFE_Pos) /*!< 0x00800000 */
  7930. #define USART_ISR_TXFE USART_ISR_TXFE_Msk /*!< TXFIFO Empty Flag */
  7931. #define USART_ISR_RXFF_Pos (24U)
  7932. #define USART_ISR_RXFF_Msk (0x1UL << USART_ISR_RXFF_Pos) /*!< 0x01000000 */
  7933. #define USART_ISR_RXFF USART_ISR_RXFF_Msk /*!< RXFIFO Full Flag */
  7934. #define USART_ISR_TCBGT_Pos (25U)
  7935. #define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */
  7936. #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time Completion Flag */
  7937. #define USART_ISR_RXFT_Pos (26U)
  7938. #define USART_ISR_RXFT_Msk (0x1UL << USART_ISR_RXFT_Pos) /*!< 0x04000000 */
  7939. #define USART_ISR_RXFT USART_ISR_RXFT_Msk /*!< RXFIFO Threshold Flag */
  7940. #define USART_ISR_TXFT_Pos (27U)
  7941. #define USART_ISR_TXFT_Msk (0x1UL << USART_ISR_TXFT_Pos) /*!< 0x08000000 */
  7942. #define USART_ISR_TXFT USART_ISR_TXFT_Msk /*!< TXFIFO Threshold Flag */
  7943. /******************* Bit definition for USART_ICR register ******************/
  7944. #define USART_ICR_PECF_Pos (0U)
  7945. #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */
  7946. #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
  7947. #define USART_ICR_FECF_Pos (1U)
  7948. #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */
  7949. #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
  7950. #define USART_ICR_NECF_Pos (2U)
  7951. #define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos) /*!< 0x00000004 */
  7952. #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise Error detected Clear Flag */
  7953. #define USART_ICR_ORECF_Pos (3U)
  7954. #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
  7955. #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
  7956. #define USART_ICR_IDLECF_Pos (4U)
  7957. #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
  7958. #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
  7959. #define USART_ICR_TXFECF_Pos (5U)
  7960. #define USART_ICR_TXFECF_Msk (0x1UL << USART_ICR_TXFECF_Pos) /*!< 0x00000020 */
  7961. #define USART_ICR_TXFECF USART_ICR_TXFECF_Msk /*!< TXFIFO Empty Clear Flag */
  7962. #define USART_ICR_TCCF_Pos (6U)
  7963. #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
  7964. #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
  7965. #define USART_ICR_TCBGTCF_Pos (7U)
  7966. #define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */
  7967. #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */
  7968. #define USART_ICR_LBDCF_Pos (8U)
  7969. #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
  7970. #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
  7971. #define USART_ICR_CTSCF_Pos (9U)
  7972. #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
  7973. #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
  7974. #define USART_ICR_RTOCF_Pos (11U)
  7975. #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
  7976. #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
  7977. #define USART_ICR_EOBCF_Pos (12U)
  7978. #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
  7979. #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
  7980. #define USART_ICR_UDRCF_Pos (13U)
  7981. #define USART_ICR_UDRCF_Msk (0x1UL << USART_ICR_UDRCF_Pos) /*!< 0x00002000 */
  7982. #define USART_ICR_UDRCF USART_ICR_UDRCF_Msk /*!< SPI Slave Underrun Clear Flag */
  7983. #define USART_ICR_CMCF_Pos (17U)
  7984. #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
  7985. #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
  7986. #define USART_ICR_WUCF_Pos (20U)
  7987. #define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos) /*!< 0x00100000 */
  7988. #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */
  7989. /******************* Bit definition for USART_RDR register ******************/
  7990. #define USART_RDR_RDR_Pos (0U)
  7991. #define USART_RDR_RDR_Msk (0x1FFUL << USART_RDR_RDR_Pos) /*!< 0x000001FF */
  7992. #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */
  7993. /******************* Bit definition for USART_TDR register ******************/
  7994. #define USART_TDR_TDR_Pos (0U)
  7995. #define USART_TDR_TDR_Msk (0x1FFUL << USART_TDR_TDR_Pos) /*!< 0x000001FF */
  7996. #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */
  7997. /******************* Bit definition for USART_PRESC register ****************/
  7998. #define USART_PRESC_PRESCALER_Pos (0U)
  7999. #define USART_PRESC_PRESCALER_Msk (0xFUL << USART_PRESC_PRESCALER_Pos) /*!< 0x0000000F */
  8000. #define USART_PRESC_PRESCALER USART_PRESC_PRESCALER_Msk /*!< PRESCALER[3:0] bits (Clock prescaler) */
  8001. #define USART_PRESC_PRESCALER_0 (0x1UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000001 */
  8002. #define USART_PRESC_PRESCALER_1 (0x2UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000002 */
  8003. #define USART_PRESC_PRESCALER_2 (0x4UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000004 */
  8004. #define USART_PRESC_PRESCALER_3 (0x8UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000008 */
  8005. /******************************************************************************/
  8006. /* */
  8007. /* VREFBUF */
  8008. /* */
  8009. /******************************************************************************/
  8010. /******************* Bit definition for VREFBUF_CSR register ****************/
  8011. #define VREFBUF_CSR_ENVR_Pos (0U)
  8012. #define VREFBUF_CSR_ENVR_Msk (0x1UL << VREFBUF_CSR_ENVR_Pos) /*!< 0x00000001 */
  8013. #define VREFBUF_CSR_ENVR VREFBUF_CSR_ENVR_Msk /*!<Voltage reference buffer enable */
  8014. #define VREFBUF_CSR_HIZ_Pos (1U)
  8015. #define VREFBUF_CSR_HIZ_Msk (0x1UL << VREFBUF_CSR_HIZ_Pos) /*!< 0x00000002 */
  8016. #define VREFBUF_CSR_HIZ VREFBUF_CSR_HIZ_Msk /*!<High impedance mode */
  8017. #define VREFBUF_CSR_VRS_Pos (2U)
  8018. #define VREFBUF_CSR_VRS_Msk (0x1UL << VREFBUF_CSR_VRS_Pos) /*!< 0x00000004 */
  8019. #define VREFBUF_CSR_VRS VREFBUF_CSR_VRS_Msk /*!<Voltage reference scale */
  8020. #define VREFBUF_CSR_VRR_Pos (3U)
  8021. #define VREFBUF_CSR_VRR_Msk (0x1UL << VREFBUF_CSR_VRR_Pos) /*!< 0x00000008 */
  8022. #define VREFBUF_CSR_VRR VREFBUF_CSR_VRR_Msk /*!<Voltage reference buffer ready */
  8023. /******************* Bit definition for VREFBUF_CCR register ******************/
  8024. #define VREFBUF_CCR_TRIM_Pos (0U)
  8025. #define VREFBUF_CCR_TRIM_Msk (0x3FUL << VREFBUF_CCR_TRIM_Pos) /*!< 0x0000003F */
  8026. #define VREFBUF_CCR_TRIM VREFBUF_CCR_TRIM_Msk /*!<TRIM[5:0] bits (Trimming code) */
  8027. /******************************************************************************/
  8028. /* */
  8029. /* Window WATCHDOG */
  8030. /* */
  8031. /******************************************************************************/
  8032. /******************* Bit definition for WWDG_CR register ********************/
  8033. #define WWDG_CR_T_Pos (0U)
  8034. #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */
  8035. #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  8036. #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */
  8037. #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */
  8038. #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */
  8039. #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */
  8040. #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */
  8041. #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */
  8042. #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */
  8043. #define WWDG_CR_WDGA_Pos (7U)
  8044. #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  8045. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */
  8046. /******************* Bit definition for WWDG_CFR register *******************/
  8047. #define WWDG_CFR_W_Pos (0U)
  8048. #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  8049. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */
  8050. #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  8051. #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  8052. #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  8053. #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  8054. #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  8055. #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  8056. #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  8057. #define WWDG_CFR_WDGTB_Pos (11U)
  8058. #define WWDG_CFR_WDGTB_Msk (0x7UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00003800 */
  8059. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[2:0] bits (Timer Base) */
  8060. #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000800 */
  8061. #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00001000 */
  8062. #define WWDG_CFR_WDGTB_2 (0x4UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00002000 */
  8063. #define WWDG_CFR_EWI_Pos (9U)
  8064. #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  8065. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */
  8066. /******************* Bit definition for WWDG_SR register ********************/
  8067. #define WWDG_SR_EWIF_Pos (0U)
  8068. #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  8069. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */
  8070. /******************************************************************************/
  8071. /* */
  8072. /* Debug MCU */
  8073. /* */
  8074. /******************************************************************************/
  8075. /******************** Bit definition for DBG_IDCODE register *************/
  8076. #define DBG_IDCODE_DEV_ID_Pos (0U)
  8077. #define DBG_IDCODE_DEV_ID_Msk (0xFFFUL << DBG_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  8078. #define DBG_IDCODE_DEV_ID DBG_IDCODE_DEV_ID_Msk
  8079. #define DBG_IDCODE_REV_ID_Pos (16U)
  8080. #define DBG_IDCODE_REV_ID_Msk (0xFFFFUL << DBG_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  8081. #define DBG_IDCODE_REV_ID DBG_IDCODE_REV_ID_Msk
  8082. /******************** Bit definition for DBG_CR register *****************/
  8083. #define DBG_CR_DBG_STOP_Pos (1U)
  8084. #define DBG_CR_DBG_STOP_Msk (0x1UL << DBG_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  8085. #define DBG_CR_DBG_STOP DBG_CR_DBG_STOP_Msk
  8086. #define DBG_CR_DBG_STANDBY_Pos (2U)
  8087. #define DBG_CR_DBG_STANDBY_Msk (0x1UL << DBG_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  8088. #define DBG_CR_DBG_STANDBY DBG_CR_DBG_STANDBY_Msk
  8089. /******************** Bit definition for DBG_APB_FZ1 register ***********/
  8090. #define DBG_APB_FZ1_DBG_TIM2_STOP_Pos (0U)
  8091. #define DBG_APB_FZ1_DBG_TIM2_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
  8092. #define DBG_APB_FZ1_DBG_TIM2_STOP DBG_APB_FZ1_DBG_TIM2_STOP_Msk
  8093. #define DBG_APB_FZ1_DBG_TIM3_STOP_Pos (1U)
  8094. #define DBG_APB_FZ1_DBG_TIM3_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */
  8095. #define DBG_APB_FZ1_DBG_TIM3_STOP DBG_APB_FZ1_DBG_TIM3_STOP_Msk
  8096. #define DBG_APB_FZ1_DBG_TIM6_STOP_Pos (4U)
  8097. #define DBG_APB_FZ1_DBG_TIM6_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
  8098. #define DBG_APB_FZ1_DBG_TIM6_STOP DBG_APB_FZ1_DBG_TIM6_STOP_Msk
  8099. #define DBG_APB_FZ1_DBG_TIM7_STOP_Pos (5U)
  8100. #define DBG_APB_FZ1_DBG_TIM7_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */
  8101. #define DBG_APB_FZ1_DBG_TIM7_STOP DBG_APB_FZ1_DBG_TIM7_STOP_Msk
  8102. #define DBG_APB_FZ1_DBG_RTC_STOP_Pos (10U)
  8103. #define DBG_APB_FZ1_DBG_RTC_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
  8104. #define DBG_APB_FZ1_DBG_RTC_STOP DBG_APB_FZ1_DBG_RTC_STOP_Msk
  8105. #define DBG_APB_FZ1_DBG_WWDG_STOP_Pos (11U)
  8106. #define DBG_APB_FZ1_DBG_WWDG_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
  8107. #define DBG_APB_FZ1_DBG_WWDG_STOP DBG_APB_FZ1_DBG_WWDG_STOP_Msk
  8108. #define DBG_APB_FZ1_DBG_IWDG_STOP_Pos (12U)
  8109. #define DBG_APB_FZ1_DBG_IWDG_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
  8110. #define DBG_APB_FZ1_DBG_IWDG_STOP DBG_APB_FZ1_DBG_IWDG_STOP_Msk
  8111. #define DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Pos (21U)
  8112. #define DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Pos) /*!< 0x00200000 */
  8113. #define DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Msk
  8114. #define DBG_APB_FZ1_DBG_LPTIM2_STOP_Pos (30U)
  8115. #define DBG_APB_FZ1_DBG_LPTIM2_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_LPTIM2_STOP_Pos) /*!< 0x40000000 */
  8116. #define DBG_APB_FZ1_DBG_LPTIM2_STOP DBG_APB_FZ1_DBG_LPTIM2_STOP_Msk
  8117. #define DBG_APB_FZ1_DBG_LPTIM1_STOP_Pos (31U)
  8118. #define DBG_APB_FZ1_DBG_LPTIM1_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_LPTIM1_STOP_Pos) /*!< 0x80000000 */
  8119. #define DBG_APB_FZ1_DBG_LPTIM1_STOP DBG_APB_FZ1_DBG_LPTIM1_STOP_Msk
  8120. /******************** Bit definition for DBG_APB_FZ2 register ************/
  8121. #define DBG_APB_FZ2_DBG_TIM1_STOP_Pos (11U)
  8122. #define DBG_APB_FZ2_DBG_TIM1_STOP_Msk (0x1UL << DBG_APB_FZ2_DBG_TIM1_STOP_Pos) /*!< 0x00000800 */
  8123. #define DBG_APB_FZ2_DBG_TIM1_STOP DBG_APB_FZ2_DBG_TIM1_STOP_Msk
  8124. #define DBG_APB_FZ2_DBG_TIM14_STOP_Pos (15U)
  8125. #define DBG_APB_FZ2_DBG_TIM14_STOP_Msk (0x1UL << DBG_APB_FZ2_DBG_TIM14_STOP_Pos) /*!< 0x00008000 */
  8126. #define DBG_APB_FZ2_DBG_TIM14_STOP DBG_APB_FZ2_DBG_TIM14_STOP_Msk
  8127. #define DBG_APB_FZ2_DBG_TIM15_STOP_Pos (16U)
  8128. #define DBG_APB_FZ2_DBG_TIM15_STOP_Msk (0x1UL << DBG_APB_FZ2_DBG_TIM15_STOP_Pos) /*!< 0x00010000 */
  8129. #define DBG_APB_FZ2_DBG_TIM15_STOP DBG_APB_FZ2_DBG_TIM15_STOP_Msk
  8130. #define DBG_APB_FZ2_DBG_TIM16_STOP_Pos (17U)
  8131. #define DBG_APB_FZ2_DBG_TIM16_STOP_Msk (0x1UL << DBG_APB_FZ2_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */
  8132. #define DBG_APB_FZ2_DBG_TIM16_STOP DBG_APB_FZ2_DBG_TIM16_STOP_Msk
  8133. #define DBG_APB_FZ2_DBG_TIM17_STOP_Pos (18U)
  8134. #define DBG_APB_FZ2_DBG_TIM17_STOP_Msk (0x1UL << DBG_APB_FZ2_DBG_TIM17_STOP_Pos) /*!< 0x00040000 */
  8135. #define DBG_APB_FZ2_DBG_TIM17_STOP DBG_APB_FZ2_DBG_TIM17_STOP_Msk
  8136. /******************************************************************************/
  8137. /* */
  8138. /* UCPD */
  8139. /* */
  8140. /******************************************************************************/
  8141. /******************** Bits definition for UCPD_CFG1 register *******************/
  8142. #define UCPD_CFG1_HBITCLKDIV_Pos (0U)
  8143. #define UCPD_CFG1_HBITCLKDIV_Msk (0x3FUL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x0000003F */
  8144. #define UCPD_CFG1_HBITCLKDIV UCPD_CFG1_HBITCLKDIV_Msk /*!< Number of cycles (minus 1) for a half bit clock */
  8145. #define UCPD_CFG1_HBITCLKDIV_0 (0x01UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000001 */
  8146. #define UCPD_CFG1_HBITCLKDIV_1 (0x02UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000002 */
  8147. #define UCPD_CFG1_HBITCLKDIV_2 (0x04UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000004 */
  8148. #define UCPD_CFG1_HBITCLKDIV_3 (0x08UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000008 */
  8149. #define UCPD_CFG1_HBITCLKDIV_4 (0x10UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000010 */
  8150. #define UCPD_CFG1_HBITCLKDIV_5 (0x20UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000020 */
  8151. #define UCPD_CFG1_IFRGAP_Pos (6U)
  8152. #define UCPD_CFG1_IFRGAP_Msk (0x1FUL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x000007C0 */
  8153. #define UCPD_CFG1_IFRGAP UCPD_CFG1_IFRGAP_Msk /*!< Clock divider value to generates Interframe gap */
  8154. #define UCPD_CFG1_IFRGAP_0 (0x01UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000040 */
  8155. #define UCPD_CFG1_IFRGAP_1 (0x02UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000080 */
  8156. #define UCPD_CFG1_IFRGAP_2 (0x04UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000100 */
  8157. #define UCPD_CFG1_IFRGAP_3 (0x08UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000200 */
  8158. #define UCPD_CFG1_IFRGAP_4 (0x10UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000400 */
  8159. #define UCPD_CFG1_TRANSWIN_Pos (11U)
  8160. #define UCPD_CFG1_TRANSWIN_Msk (0x1FUL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x0000F800 */
  8161. #define UCPD_CFG1_TRANSWIN UCPD_CFG1_TRANSWIN_Msk /*!< Number of cycles (minus 1) of the half bit clock */
  8162. #define UCPD_CFG1_TRANSWIN_0 (0x01UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00000800 */
  8163. #define UCPD_CFG1_TRANSWIN_1 (0x02UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00001000 */
  8164. #define UCPD_CFG1_TRANSWIN_2 (0x04UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00002000 */
  8165. #define UCPD_CFG1_TRANSWIN_3 (0x08UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00004000 */
  8166. #define UCPD_CFG1_TRANSWIN_4 (0x10UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00008000 */
  8167. #define UCPD_CFG1_PSC_UCPDCLK_Pos (17U)
  8168. #define UCPD_CFG1_PSC_UCPDCLK_Msk (0x7UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x000E0000 */
  8169. #define UCPD_CFG1_PSC_UCPDCLK UCPD_CFG1_PSC_UCPDCLK_Msk /*!< Prescaler for UCPDCLK */
  8170. #define UCPD_CFG1_PSC_UCPDCLK_0 (0x1UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00020000 */
  8171. #define UCPD_CFG1_PSC_UCPDCLK_1 (0x2UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00040000 */
  8172. #define UCPD_CFG1_PSC_UCPDCLK_2 (0x4UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00080000 */
  8173. #define UCPD_CFG1_RXORDSETEN_Pos (20U)
  8174. #define UCPD_CFG1_RXORDSETEN_Msk (0x1FFUL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x1FF00000 */
  8175. #define UCPD_CFG1_RXORDSETEN UCPD_CFG1_RXORDSETEN_Msk /*!< Receiver ordered set detection enable */
  8176. #define UCPD_CFG1_RXORDSETEN_0 (0x001UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00100000 */
  8177. #define UCPD_CFG1_RXORDSETEN_1 (0x002UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00200000 */
  8178. #define UCPD_CFG1_RXORDSETEN_2 (0x004UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00400000 */
  8179. #define UCPD_CFG1_RXORDSETEN_3 (0x008UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00800000 */
  8180. #define UCPD_CFG1_RXORDSETEN_4 (0x010UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x01000000 */
  8181. #define UCPD_CFG1_RXORDSETEN_5 (0x020UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x02000000 */
  8182. #define UCPD_CFG1_RXORDSETEN_6 (0x040UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x04000000 */
  8183. #define UCPD_CFG1_RXORDSETEN_7 (0x080UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x08000000 */
  8184. #define UCPD_CFG1_RXORDSETEN_8 (0x100UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x10000000 */
  8185. #define UCPD_CFG1_TXDMAEN_Pos (29U)
  8186. #define UCPD_CFG1_TXDMAEN_Msk (0x1UL << UCPD_CFG1_TXDMAEN_Pos) /*!< 0x20000000 */
  8187. #define UCPD_CFG1_TXDMAEN UCPD_CFG1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  8188. #define UCPD_CFG1_RXDMAEN_Pos (30U)
  8189. #define UCPD_CFG1_RXDMAEN_Msk (0x1UL << UCPD_CFG1_RXDMAEN_Pos) /*!< 0x40000000 */
  8190. #define UCPD_CFG1_RXDMAEN UCPD_CFG1_RXDMAEN_Msk /*!< DMA reception requests enable */
  8191. #define UCPD_CFG1_UCPDEN_Pos (31U)
  8192. #define UCPD_CFG1_UCPDEN_Msk (0x1UL << UCPD_CFG1_UCPDEN_Pos) /*!< 0x80000000 */
  8193. #define UCPD_CFG1_UCPDEN UCPD_CFG1_UCPDEN_Msk /*!< USB Power Delivery Block Enable */
  8194. /******************** Bits definition for UCPD_CFG2 register *******************/
  8195. #define UCPD_CFG2_RXFILTDIS_Pos (0U)
  8196. #define UCPD_CFG2_RXFILTDIS_Msk (0x1UL << UCPD_CFG2_RXFILTDIS_Pos) /*!< 0x00000001 */
  8197. #define UCPD_CFG2_RXFILTDIS UCPD_CFG2_RXFILTDIS_Msk /*!< Enables an Rx pre-filter for the BMC decoder */
  8198. #define UCPD_CFG2_RXFILT2N3_Pos (1U)
  8199. #define UCPD_CFG2_RXFILT2N3_Msk (0x1UL << UCPD_CFG2_RXFILT2N3_Pos) /*!< 0x00000002 */
  8200. #define UCPD_CFG2_RXFILT2N3 UCPD_CFG2_RXFILT2N3_Msk /*!< Controls the sampling method for an Rx pre-filter for the BMC decode */
  8201. #define UCPD_CFG2_FORCECLK_Pos (2U)
  8202. #define UCPD_CFG2_FORCECLK_Msk (0x1UL << UCPD_CFG2_FORCECLK_Pos) /*!< 0x00000004 */
  8203. #define UCPD_CFG2_FORCECLK UCPD_CFG2_FORCECLK_Msk /*!< Controls forcing of the clock request UCPDCLK_REQ */
  8204. #define UCPD_CFG2_WUPEN_Pos (3U)
  8205. #define UCPD_CFG2_WUPEN_Msk (0x1UL << UCPD_CFG2_WUPEN_Pos) /*!< 0x00000008 */
  8206. #define UCPD_CFG2_WUPEN UCPD_CFG2_WUPEN_Msk /*!< Wakeup from STOP enable */
  8207. /******************** Bits definition for UCPD_CR register ********************/
  8208. #define UCPD_CR_TXMODE_Pos (0U)
  8209. #define UCPD_CR_TXMODE_Msk (0x3UL << UCPD_CR_TXMODE_Pos) /*!< 0x00000003 */
  8210. #define UCPD_CR_TXMODE UCPD_CR_TXMODE_Msk /*!< Type of Tx packet */
  8211. #define UCPD_CR_TXMODE_0 (0x1UL << UCPD_CR_TXMODE_Pos) /*!< 0x00000001 */
  8212. #define UCPD_CR_TXMODE_1 (0x2UL << UCPD_CR_TXMODE_Pos) /*!< 0x00000002 */
  8213. #define UCPD_CR_TXSEND_Pos (2U)
  8214. #define UCPD_CR_TXSEND_Msk (0x1UL << UCPD_CR_TXSEND_Pos) /*!< 0x00000004 */
  8215. #define UCPD_CR_TXSEND UCPD_CR_TXSEND_Msk /*!< Type of Tx packet */
  8216. #define UCPD_CR_TXHRST_Pos (3U)
  8217. #define UCPD_CR_TXHRST_Msk (0x1UL << UCPD_CR_TXHRST_Pos) /*!< 0x00000008 */
  8218. #define UCPD_CR_TXHRST UCPD_CR_TXHRST_Msk /*!< Command to send a Tx Hard Reset */
  8219. #define UCPD_CR_RXMODE_Pos (4U)
  8220. #define UCPD_CR_RXMODE_Msk (0x1UL << UCPD_CR_RXMODE_Pos) /*!< 0x00000010 */
  8221. #define UCPD_CR_RXMODE UCPD_CR_RXMODE_Msk /*!< Receiver mode */
  8222. #define UCPD_CR_PHYRXEN_Pos (5U)
  8223. #define UCPD_CR_PHYRXEN_Msk (0x1UL << UCPD_CR_PHYRXEN_Pos) /*!< 0x00000020 */
  8224. #define UCPD_CR_PHYRXEN UCPD_CR_PHYRXEN_Msk /*!< Controls enable of USB Power Delivery receiver */
  8225. #define UCPD_CR_PHYCCSEL_Pos (6U)
  8226. #define UCPD_CR_PHYCCSEL_Msk (0x1UL << UCPD_CR_PHYCCSEL_Pos) /*!< 0x00000040 */
  8227. #define UCPD_CR_PHYCCSEL UCPD_CR_PHYCCSEL_Msk /*!< */
  8228. #define UCPD_CR_ANASUBMODE_Pos (7U)
  8229. #define UCPD_CR_ANASUBMODE_Msk (0x3UL << UCPD_CR_ANASUBMODE_Pos) /*!< 0x00000180 */
  8230. #define UCPD_CR_ANASUBMODE UCPD_CR_ANASUBMODE_Msk /*!< Analog PHY sub-mode */
  8231. #define UCPD_CR_ANASUBMODE_0 (0x1UL << UCPD_CR_ANASUBMODE_Pos) /*!< 0x00000080 */
  8232. #define UCPD_CR_ANASUBMODE_1 (0x2UL << UCPD_CR_ANASUBMODE_Pos) /*!< 0x00000100 */
  8233. #define UCPD_CR_ANAMODE_Pos (9U)
  8234. #define UCPD_CR_ANAMODE_Msk (0x1UL << UCPD_CR_ANAMODE_Pos) /*!< 0x00000200 */
  8235. #define UCPD_CR_ANAMODE UCPD_CR_ANAMODE_Msk /*!< Analog PHY working mode */
  8236. #define UCPD_CR_CCENABLE_Pos (10U)
  8237. #define UCPD_CR_CCENABLE_Msk (0x3UL << UCPD_CR_CCENABLE_Pos) /*!< 0x00000C00 */
  8238. #define UCPD_CR_CCENABLE UCPD_CR_CCENABLE_Msk /*!< */
  8239. #define UCPD_CR_CCENABLE_0 (0x1UL << UCPD_CR_CCENABLE_Pos) /*!< 0x00000400 */
  8240. #define UCPD_CR_CCENABLE_1 (0x2UL << UCPD_CR_CCENABLE_Pos) /*!< 0x00000800 */
  8241. #define UCPD_CR_FRSRXEN_Pos (16U)
  8242. #define UCPD_CR_FRSRXEN_Msk (0x1UL << UCPD_CR_FRSRXEN_Pos) /*!< 0x00010000 */
  8243. #define UCPD_CR_FRSRXEN UCPD_CR_FRSRXEN_Msk /*!< Enable FRS request detection function */
  8244. #define UCPD_CR_FRSTX_Pos (17U)
  8245. #define UCPD_CR_FRSTX_Msk (0x1UL << UCPD_CR_FRSTX_Pos) /*!< 0x00020000 */
  8246. #define UCPD_CR_FRSTX UCPD_CR_FRSTX_Msk /*!< Signal Fast Role Swap request */
  8247. #define UCPD_CR_RDCH_Pos (18U)
  8248. #define UCPD_CR_RDCH_Msk (0x1UL << UCPD_CR_RDCH_Pos) /*!< 0x00040000 */
  8249. #define UCPD_CR_RDCH UCPD_CR_RDCH_Msk /*!< */
  8250. #define UCPD_CR_CC1TCDIS_Pos (20U)
  8251. #define UCPD_CR_CC1TCDIS_Msk (0x1UL << UCPD_CR_CC1TCDIS_Pos) /*!< 0x00100000 */
  8252. #define UCPD_CR_CC1TCDIS UCPD_CR_CC1TCDIS_Msk /*!< The bit allows the Type-C detector for CC0 to be disabled. */
  8253. #define UCPD_CR_CC2TCDIS_Pos (21U)
  8254. #define UCPD_CR_CC2TCDIS_Msk (0x1UL << UCPD_CR_CC2TCDIS_Pos) /*!< 0x00200000 */
  8255. #define UCPD_CR_CC2TCDIS UCPD_CR_CC2TCDIS_Msk /*!< The bit allows the Type-C detector for CC2 to be disabled. */
  8256. /******************** Bits definition for UCPD_IMR register *******************/
  8257. #define UCPD_IMR_TXISIE_Pos (0U)
  8258. #define UCPD_IMR_TXISIE_Msk (0x1UL << UCPD_IMR_TXISIE_Pos) /*!< 0x00000001 */
  8259. #define UCPD_IMR_TXISIE UCPD_IMR_TXISIE_Msk /*!< Enable TXIS interrupt */
  8260. #define UCPD_IMR_TXMSGDISCIE_Pos (1U)
  8261. #define UCPD_IMR_TXMSGDISCIE_Msk (0x1UL << UCPD_IMR_TXMSGDISCIE_Pos) /*!< 0x00000002 */
  8262. #define UCPD_IMR_TXMSGDISCIE UCPD_IMR_TXMSGDISCIE_Msk /*!< Enable TXMSGDISC interrupt */
  8263. #define UCPD_IMR_TXMSGSENTIE_Pos (2U)
  8264. #define UCPD_IMR_TXMSGSENTIE_Msk (0x1UL << UCPD_IMR_TXMSGSENTIE_Pos) /*!< 0x00000004 */
  8265. #define UCPD_IMR_TXMSGSENTIE UCPD_IMR_TXMSGSENTIE_Msk /*!< Enable TXMSGSENT interrupt */
  8266. #define UCPD_IMR_TXMSGABTIE_Pos (3U)
  8267. #define UCPD_IMR_TXMSGABTIE_Msk (0x1UL << UCPD_IMR_TXMSGABTIE_Pos) /*!< 0x00000008 */
  8268. #define UCPD_IMR_TXMSGABTIE UCPD_IMR_TXMSGABTIE_Msk /*!< Enable TXMSGABT interrupt */
  8269. #define UCPD_IMR_HRSTDISCIE_Pos (4U)
  8270. #define UCPD_IMR_HRSTDISCIE_Msk (0x1UL << UCPD_IMR_HRSTDISCIE_Pos) /*!< 0x00000010 */
  8271. #define UCPD_IMR_HRSTDISCIE UCPD_IMR_HRSTDISCIE_Msk /*!< Enable HRSTDISC interrupt */
  8272. #define UCPD_IMR_HRSTSENTIE_Pos (5U)
  8273. #define UCPD_IMR_HRSTSENTIE_Msk (0x1UL << UCPD_IMR_HRSTSENTIE_Pos) /*!< 0x00000020 */
  8274. #define UCPD_IMR_HRSTSENTIE UCPD_IMR_HRSTSENTIE_Msk /*!< Enable HRSTSENT interrupt */
  8275. #define UCPD_IMR_TXUNDIE_Pos (6U)
  8276. #define UCPD_IMR_TXUNDIE_Msk (0x1UL << UCPD_IMR_TXUNDIE_Pos) /*!< 0x00000040 */
  8277. #define UCPD_IMR_TXUNDIE UCPD_IMR_TXUNDIE_Msk /*!< Enable TXUND interrupt */
  8278. #define UCPD_IMR_RXNEIE_Pos (8U)
  8279. #define UCPD_IMR_RXNEIE_Msk (0x1UL << UCPD_IMR_RXNEIE_Pos) /*!< 0x00000100 */
  8280. #define UCPD_IMR_RXNEIE UCPD_IMR_RXNEIE_Msk /*!< Enable RXNE interrupt */
  8281. #define UCPD_IMR_RXORDDETIE_Pos (9U)
  8282. #define UCPD_IMR_RXORDDETIE_Msk (0x1UL << UCPD_IMR_RXORDDETIE_Pos) /*!< 0x00000200 */
  8283. #define UCPD_IMR_RXORDDETIE UCPD_IMR_RXORDDETIE_Msk /*!< Enable RXORDDET interrupt */
  8284. #define UCPD_IMR_RXHRSTDETIE_Pos (10U)
  8285. #define UCPD_IMR_RXHRSTDETIE_Msk (0x1UL << UCPD_IMR_RXHRSTDETIE_Pos) /*!< 0x00000400 */
  8286. #define UCPD_IMR_RXHRSTDETIE UCPD_IMR_RXHRSTDETIE_Msk /*!< Enable RXHRSTDET interrupt */
  8287. #define UCPD_IMR_RXOVRIE_Pos (11U)
  8288. #define UCPD_IMR_RXOVRIE_Msk (0x1UL << UCPD_IMR_RXOVRIE_Pos) /*!< 0x00000800 */
  8289. #define UCPD_IMR_RXOVRIE UCPD_IMR_RXOVRIE_Msk /*!< Enable RXOVR interrupt */
  8290. #define UCPD_IMR_RXMSGENDIE_Pos (12U)
  8291. #define UCPD_IMR_RXMSGENDIE_Msk (0x1UL << UCPD_IMR_RXMSGENDIE_Pos) /*!< 0x00001000 */
  8292. #define UCPD_IMR_RXMSGENDIE UCPD_IMR_RXMSGENDIE_Msk /*!< Enable RXMSGEND interrupt */
  8293. #define UCPD_IMR_TYPECEVT1IE_Pos (14U)
  8294. #define UCPD_IMR_TYPECEVT1IE_Msk (0x1UL << UCPD_IMR_TYPECEVT1IE_Pos) /*!< 0x00004000 */
  8295. #define UCPD_IMR_TYPECEVT1IE UCPD_IMR_TYPECEVT1IE_Msk /*!< Enable TYPECEVT1IE interrupt */
  8296. #define UCPD_IMR_TYPECEVT2IE_Pos (15U)
  8297. #define UCPD_IMR_TYPECEVT2IE_Msk (0x1UL << UCPD_IMR_TYPECEVT2IE_Pos) /*!< 0x00008000 */
  8298. #define UCPD_IMR_TYPECEVT2IE UCPD_IMR_TYPECEVT2IE_Msk /*!< Enable TYPECEVT2IE interrupt */
  8299. #define UCPD_IMR_FRSEVTIE_Pos (20U)
  8300. #define UCPD_IMR_FRSEVTIE_Msk (0x1UL << UCPD_IMR_FRSEVTIE_Pos) /*!< 0x00100000 */
  8301. #define UCPD_IMR_FRSEVTIE UCPD_IMR_FRSEVTIE_Msk /*!< Fast Role Swap interrupt */
  8302. /******************** Bits definition for UCPD_SR register ********************/
  8303. #define UCPD_SR_TXIS_Pos (0U)
  8304. #define UCPD_SR_TXIS_Msk (0x1UL << UCPD_SR_TXIS_Pos) /*!< 0x00000001 */
  8305. #define UCPD_SR_TXIS UCPD_SR_TXIS_Msk /*!< Transmit interrupt status */
  8306. #define UCPD_SR_TXMSGDISC_Pos (1U)
  8307. #define UCPD_SR_TXMSGDISC_Msk (0x1UL << UCPD_SR_TXMSGDISC_Pos) /*!< 0x00000002 */
  8308. #define UCPD_SR_TXMSGDISC UCPD_SR_TXMSGDISC_Msk /*!< Transmit message discarded interrupt */
  8309. #define UCPD_SR_TXMSGSENT_Pos (2U)
  8310. #define UCPD_SR_TXMSGSENT_Msk (0x1UL << UCPD_SR_TXMSGSENT_Pos) /*!< 0x00000004 */
  8311. #define UCPD_SR_TXMSGSENT UCPD_SR_TXMSGSENT_Msk /*!< Transmit message sent interrupt */
  8312. #define UCPD_SR_TXMSGABT_Pos (3U)
  8313. #define UCPD_SR_TXMSGABT_Msk (0x1UL << UCPD_SR_TXMSGABT_Pos) /*!< 0x00000008 */
  8314. #define UCPD_SR_TXMSGABT UCPD_SR_TXMSGABT_Msk /*!< Transmit message abort interrupt */
  8315. #define UCPD_SR_HRSTDISC_Pos (4U)
  8316. #define UCPD_SR_HRSTDISC_Msk (0x1UL << UCPD_SR_HRSTDISC_Pos) /*!< 0x00000010 */
  8317. #define UCPD_SR_HRSTDISC UCPD_SR_HRSTDISC_Msk /*!< HRST discarded interrupt */
  8318. #define UCPD_SR_HRSTSENT_Pos (5U)
  8319. #define UCPD_SR_HRSTSENT_Msk (0x1UL << UCPD_SR_HRSTSENT_Pos) /*!< 0x00000020 */
  8320. #define UCPD_SR_HRSTSENT UCPD_SR_HRSTSENT_Msk /*!< HRST sent interrupt */
  8321. #define UCPD_SR_TXUND_Pos (6U)
  8322. #define UCPD_SR_TXUND_Msk (0x1UL << UCPD_SR_TXUND_Pos) /*!< 0x00000040 */
  8323. #define UCPD_SR_TXUND UCPD_SR_TXUND_Msk /*!< Tx data underrun condition interrupt */
  8324. #define UCPD_SR_RXNE_Pos (8U)
  8325. #define UCPD_SR_RXNE_Msk (0x1UL << UCPD_SR_RXNE_Pos) /*!< 0x00000100 */
  8326. #define UCPD_SR_RXNE UCPD_SR_RXNE_Msk /*!< Receive data register not empty interrupt */
  8327. #define UCPD_SR_RXORDDET_Pos (9U)
  8328. #define UCPD_SR_RXORDDET_Msk (0x1UL << UCPD_SR_RXORDDET_Pos) /*!< 0x00000200 */
  8329. #define UCPD_SR_RXORDDET UCPD_SR_RXORDDET_Msk /*!< Rx ordered set (4 K-codes) detected interrupt */
  8330. #define UCPD_SR_RXHRSTDET_Pos (10U)
  8331. #define UCPD_SR_RXHRSTDET_Msk (0x1UL << UCPD_SR_RXHRSTDET_Pos) /*!< 0x00000400 */
  8332. #define UCPD_SR_RXHRSTDET UCPD_SR_RXHRSTDET_Msk /*!< Rx Hard Reset detect interrupt */
  8333. #define UCPD_SR_RXOVR_Pos (11U)
  8334. #define UCPD_SR_RXOVR_Msk (0x1UL << UCPD_SR_RXOVR_Pos) /*!< 0x00000800 */
  8335. #define UCPD_SR_RXOVR UCPD_SR_RXOVR_Msk /*!< Rx data overflow interrupt */
  8336. #define UCPD_SR_RXMSGEND_Pos (12U)
  8337. #define UCPD_SR_RXMSGEND_Msk (0x1UL << UCPD_SR_RXMSGEND_Pos) /*!< 0x00001000 */
  8338. #define UCPD_SR_RXMSGEND UCPD_SR_RXMSGEND_Msk /*!< Rx message received */
  8339. #define UCPD_SR_RXERR_Pos (13U)
  8340. #define UCPD_SR_RXERR_Msk (0x1UL << UCPD_SR_RXERR_Pos) /*!< 0x00002000 */
  8341. #define UCPD_SR_RXERR UCPD_SR_RXERR_Msk /*!< RX Error */
  8342. #define UCPD_SR_TYPECEVT1_Pos (14U)
  8343. #define UCPD_SR_TYPECEVT1_Msk (0x1UL << UCPD_SR_TYPECEVT1_Pos) /*!< 0x00004000 */
  8344. #define UCPD_SR_TYPECEVT1 UCPD_SR_TYPECEVT1_Msk /*!< Type C voltage level event on CC1 */
  8345. #define UCPD_SR_TYPECEVT2_Pos (15U)
  8346. #define UCPD_SR_TYPECEVT2_Msk (0x1UL << UCPD_SR_TYPECEVT2_Pos) /*!< 0x00008000 */
  8347. #define UCPD_SR_TYPECEVT2 UCPD_SR_TYPECEVT2_Msk /*!< Type C voltage level event on CC2 */
  8348. #define UCPD_SR_TYPEC_VSTATE_CC1_Pos (16U)
  8349. #define UCPD_SR_TYPEC_VSTATE_CC1_Msk (0x3UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos) /*!< 0x00030000 */
  8350. #define UCPD_SR_TYPEC_VSTATE_CC1 UCPD_SR_TYPEC_VSTATE_CC1_Msk /*!< Status of DC level on CC1 pin */
  8351. #define UCPD_SR_TYPEC_VSTATE_CC1_0 (0x1UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos) /*!< 0x00010000 */
  8352. #define UCPD_SR_TYPEC_VSTATE_CC1_1 (0x2UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos) /*!< 0x00020000 */
  8353. #define UCPD_SR_TYPEC_VSTATE_CC2_Pos (18U)
  8354. #define UCPD_SR_TYPEC_VSTATE_CC2_Msk (0x3UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos) /*!< 0x000C0000 */
  8355. #define UCPD_SR_TYPEC_VSTATE_CC2 UCPD_SR_TYPEC_VSTATE_CC2_Msk /*!<Status of DC level on CC2 pin */
  8356. #define UCPD_SR_TYPEC_VSTATE_CC2_0 (0x1UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos) /*!< 0x00040000 */
  8357. #define UCPD_SR_TYPEC_VSTATE_CC2_1 (0x2UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos) /*!< 0x00080000 */
  8358. #define UCPD_SR_FRSEVT_Pos (20U)
  8359. #define UCPD_SR_FRSEVT_Msk (0x1UL << UCPD_SR_FRSEVT_Pos) /*!< 0x00100000 */
  8360. #define UCPD_SR_FRSEVT UCPD_SR_FRSEVT_Msk /*!< Fast Role Swap detection event */
  8361. /******************** Bits definition for UCPD_ICR register *******************/
  8362. #define UCPD_ICR_TXMSGDISCCF_Pos (1U)
  8363. #define UCPD_ICR_TXMSGDISCCF_Msk (0x1UL << UCPD_ICR_TXMSGDISCCF_Pos) /*!< 0x00000002 */
  8364. #define UCPD_ICR_TXMSGDISCCF UCPD_ICR_TXMSGDISCCF_Msk /*!< Tx message discarded flag (TXMSGDISC) clear */
  8365. #define UCPD_ICR_TXMSGSENTCF_Pos (2U)
  8366. #define UCPD_ICR_TXMSGSENTCF_Msk (0x1UL << UCPD_ICR_TXMSGSENTCF_Pos) /*!< 0x00000004 */
  8367. #define UCPD_ICR_TXMSGSENTCF UCPD_ICR_TXMSGSENTCF_Msk /*!< Tx message sent flag (TXMSGSENT) clear */
  8368. #define UCPD_ICR_TXMSGABTCF_Pos (3U)
  8369. #define UCPD_ICR_TXMSGABTCF_Msk (0x1UL << UCPD_ICR_TXMSGABTCF_Pos) /*!< 0x00000008 */
  8370. #define UCPD_ICR_TXMSGABTCF UCPD_ICR_TXMSGABTCF_Msk /*!< Tx message abort flag (TXMSGABT) clear */
  8371. #define UCPD_ICR_HRSTDISCCF_Pos (4U)
  8372. #define UCPD_ICR_HRSTDISCCF_Msk (0x1UL << UCPD_ICR_HRSTDISCCF_Pos) /*!< 0x00000010 */
  8373. #define UCPD_ICR_HRSTDISCCF UCPD_ICR_HRSTDISCCF_Msk /*!< Hard reset discarded flag (HRSTDISC) clear */
  8374. #define UCPD_ICR_HRSTSENTCF_Pos (5U)
  8375. #define UCPD_ICR_HRSTSENTCF_Msk (0x1UL << UCPD_ICR_HRSTSENTCF_Pos) /*!< 0x00000020 */
  8376. #define UCPD_ICR_HRSTSENTCF UCPD_ICR_HRSTSENTCF_Msk /*!< Hard reset sent flag (HRSTSENT) clear */
  8377. #define UCPD_ICR_TXUNDCF_Pos (6U)
  8378. #define UCPD_ICR_TXUNDCF_Msk (0x1UL << UCPD_ICR_TXUNDCF_Pos) /*!< 0x00000040 */
  8379. #define UCPD_ICR_TXUNDCF UCPD_ICR_TXUNDCF_Msk /*!< Tx underflow flag (TXUND) clear */
  8380. #define UCPD_ICR_RXORDDETCF_Pos (9U)
  8381. #define UCPD_ICR_RXORDDETCF_Msk (0x1UL << UCPD_ICR_RXORDDETCF_Pos) /*!< 0x00000200 */
  8382. #define UCPD_ICR_RXORDDETCF UCPD_ICR_RXORDDETCF_Msk /*!< Rx ordered set detect flag (RXORDDET) clear */
  8383. #define UCPD_ICR_RXHRSTDETCF_Pos (10U)
  8384. #define UCPD_ICR_RXHRSTDETCF_Msk (0x1UL << UCPD_ICR_RXHRSTDETCF_Pos) /*!< 0x00000400 */
  8385. #define UCPD_ICR_RXHRSTDETCF UCPD_ICR_RXHRSTDETCF_Msk /*!< Rx Hard Reset detected flag (RXHRSTDET) clear */
  8386. #define UCPD_ICR_RXOVRCF_Pos (11U)
  8387. #define UCPD_ICR_RXOVRCF_Msk (0x1UL << UCPD_ICR_RXOVRCF_Pos) /*!< 0x00000800 */
  8388. #define UCPD_ICR_RXOVRCF UCPD_ICR_RXOVRCF_Msk /*!< Rx overflow flag (RXOVR) clear */
  8389. #define UCPD_ICR_RXMSGENDCF_Pos (12U)
  8390. #define UCPD_ICR_RXMSGENDCF_Msk (0x1UL << UCPD_ICR_RXMSGENDCF_Pos) /*!< 0x00001000 */
  8391. #define UCPD_ICR_RXMSGENDCF UCPD_ICR_RXMSGENDCF_Msk /*!< Rx message received flag (RXMSGEND) clear */
  8392. #define UCPD_ICR_TYPECEVT1CF_Pos (14U)
  8393. #define UCPD_ICR_TYPECEVT1CF_Msk (0x1UL << UCPD_ICR_TYPECEVT1CF_Pos) /*!< 0x00004000 */
  8394. #define UCPD_ICR_TYPECEVT1CF UCPD_ICR_TYPECEVT1CF_Msk /*!< TypeC event (CC1) flag (TYPECEVT1) clear */
  8395. #define UCPD_ICR_TYPECEVT2CF_Pos (15U)
  8396. #define UCPD_ICR_TYPECEVT2CF_Msk (0x1UL << UCPD_ICR_TYPECEVT2CF_Pos) /*!< 0x00008000 */
  8397. #define UCPD_ICR_TYPECEVT2CF UCPD_ICR_TYPECEVT2CF_Msk /*!< TypeC event (CC2) flag (TYPECEVT2) clear */
  8398. #define UCPD_ICR_FRSEVTCF_Pos (20U)
  8399. #define UCPD_ICR_FRSEVTCF_Msk (0x1UL << UCPD_ICR_FRSEVTCF_Pos) /*!< 0x00100000 */
  8400. #define UCPD_ICR_FRSEVTCF UCPD_ICR_FRSEVTCF_Msk /*!< Fast Role Swap event flag clear */
  8401. /******************** Bits definition for UCPD_TXORDSET register **************/
  8402. #define UCPD_TX_ORDSET_TXORDSET_Pos (0U)
  8403. #define UCPD_TX_ORDSET_TXORDSET_Msk (0xFFFFFUL << UCPD_TX_ORDSET_TXORDSET_Pos) /*!< 0x000FFFFF */
  8404. #define UCPD_TX_ORDSET_TXORDSET UCPD_TX_ORDSET_TXORDSET_Msk /*!< Tx Ordered Set */
  8405. /******************** Bits definition for UCPD_TXPAYSZ register ****************/
  8406. #define UCPD_TX_PAYSZ_TXPAYSZ_Pos (0U)
  8407. #define UCPD_TX_PAYSZ_TXPAYSZ_Msk (0x3FFUL << UCPD_TX_PAYSZ_TXPAYSZ_Pos) /*!< 0x000003FF */
  8408. #define UCPD_TX_PAYSZ_TXPAYSZ UCPD_TX_PAYSZ_TXPAYSZ_Msk /*!< Tx payload size in bytes */
  8409. /******************** Bits definition for UCPD_TXDR register *******************/
  8410. #define UCPD_TXDR_TXDATA_Pos (0U)
  8411. #define UCPD_TXDR_TXDATA_Msk (0xFFUL << UCPD_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  8412. #define UCPD_TXDR_TXDATA UCPD_TXDR_TXDATA_Msk /*!< Tx Data Register */
  8413. /******************** Bits definition for UCPD_RXORDSET register **************/
  8414. #define UCPD_RX_ORDSET_RXORDSET_Pos (0U)
  8415. #define UCPD_RX_ORDSET_RXORDSET_Msk (0x7UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000007 */
  8416. #define UCPD_RX_ORDSET_RXORDSET UCPD_RX_ORDSET_RXORDSET_Msk /*!< Rx Ordered Set Code detected */
  8417. #define UCPD_RX_ORDSET_RXORDSET_0 (0x1UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000001 */
  8418. #define UCPD_RX_ORDSET_RXORDSET_1 (0x2UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000002 */
  8419. #define UCPD_RX_ORDSET_RXORDSET_2 (0x4UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000004 */
  8420. #define UCPD_RX_ORDSET_RXSOP3OF4_Pos (3U)
  8421. #define UCPD_RX_ORDSET_RXSOP3OF4_Msk (0x1UL << UCPD_RX_ORDSET_RXSOP3OF4_Pos) /*!< 0x00000008 */
  8422. #define UCPD_RX_ORDSET_RXSOP3OF4 UCPD_RX_ORDSET_RXSOP3OF4_Msk /*!< Rx Ordered Set Debug indication */
  8423. #define UCPD_RX_ORDSET_RXSOPKINVALID_Pos (4U)
  8424. #define UCPD_RX_ORDSET_RXSOPKINVALID_Msk (0x7UL << UCPD_RX_ORDSET_RXSOPKINVALID_Pos) /*!< 0x00000070 */
  8425. #define UCPD_RX_ORDSET_RXSOPKINVALID UCPD_RX_ORDSET_RXSOPKINVALID_Msk /*!< Rx Ordered Set corrupted K-Codes (Debug) */
  8426. /******************** Bits definition for UCPD_RXPAYSZ register ****************/
  8427. #define UCPD_RX_PAYSZ_RXPAYSZ_Pos (0U)
  8428. #define UCPD_RX_PAYSZ_RXPAYSZ_Msk (0x3FFUL << UCPD_RX_PAYSZ_RXPAYSZ_Pos) /*!< 0x000003FF */
  8429. #define UCPD_RX_PAYSZ_RXPAYSZ UCPD_RX_PAYSZ_RXPAYSZ_Msk /*!< Rx payload size in bytes */
  8430. /******************** Bits definition for UCPD_RXDR register *******************/
  8431. #define UCPD_RXDR_RXDATA_Pos (0U)
  8432. #define UCPD_RXDR_RXDATA_Msk (0xFFUL << UCPD_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  8433. #define UCPD_RXDR_RXDATA UCPD_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  8434. /******************** Bits definition for UCPD_RXORDEXT1 register **************/
  8435. #define UCPD_RX_ORDEXT1_RXSOPX1_Pos (0U)
  8436. #define UCPD_RX_ORDEXT1_RXSOPX1_Msk (0xFFFFFUL << UCPD_RX_ORDEXT1_RXSOPX1_Pos) /*!< 0x000FFFFF */
  8437. #define UCPD_RX_ORDEXT1_RXSOPX1 UCPD_RX_ORDEXT1_RXSOPX1_Msk /*!< RX Ordered Set Extension Register 1 */
  8438. /******************** Bits definition for UCPD_RXORDEXT2 register **************/
  8439. #define UCPD_RX_ORDEXT2_RXSOPX2_Pos (0U)
  8440. #define UCPD_RX_ORDEXT2_RXSOPX2_Msk (0xFFFFFUL << UCPD_RX_ORDEXT2_RXSOPX2_Pos) /*!< 0x000FFFFF */
  8441. #define UCPD_RX_ORDEXT2_RXSOPX2 UCPD_RX_ORDEXT2_RXSOPX2_Msk /*!< RX Ordered Set Extension Register 1 */
  8442. /** @addtogroup Exported_macros
  8443. * @{
  8444. */
  8445. /******************************* ADC Instances ********************************/
  8446. #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  8447. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
  8448. /******************************* AES Instances ********************************/
  8449. #define IS_AES_ALL_INSTANCE(INSTANCE) ((INSTANCE) == AES)
  8450. /****************************** CEC Instances *********************************/
  8451. #define IS_CEC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CEC)
  8452. /******************************** COMP Instances ******************************/
  8453. #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
  8454. ((INSTANCE) == COMP2))
  8455. #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON)
  8456. /******************** COMP Instances with window mode capability **************/
  8457. #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2)
  8458. /******************************* CRC Instances ********************************/
  8459. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  8460. /******************************* DAC Instances ********************************/
  8461. #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
  8462. /******************************** DMA Instances *******************************/
  8463. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
  8464. ((INSTANCE) == DMA1_Channel2) || \
  8465. ((INSTANCE) == DMA1_Channel3) || \
  8466. ((INSTANCE) == DMA1_Channel4) || \
  8467. ((INSTANCE) == DMA1_Channel5) || \
  8468. ((INSTANCE) == DMA1_Channel6) || \
  8469. ((INSTANCE) == DMA1_Channel7))
  8470. /******************************** DMAMUX Instances ****************************/
  8471. #define IS_DMAMUX_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DMAMUX1)
  8472. #define IS_DMAMUX_REQUEST_GEN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMAMUX1_RequestGenerator0) || \
  8473. ((INSTANCE) == DMAMUX1_RequestGenerator1) || \
  8474. ((INSTANCE) == DMAMUX1_RequestGenerator2) || \
  8475. ((INSTANCE) == DMAMUX1_RequestGenerator3))
  8476. /******************************* GPIO Instances *******************************/
  8477. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  8478. ((INSTANCE) == GPIOB) || \
  8479. ((INSTANCE) == GPIOC) || \
  8480. ((INSTANCE) == GPIOD) || \
  8481. ((INSTANCE) == GPIOF))
  8482. /******************************* GPIO AF Instances ****************************/
  8483. #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  8484. /**************************** GPIO Lock Instances *****************************/
  8485. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  8486. ((INSTANCE) == GPIOB) || \
  8487. ((INSTANCE) == GPIOC))
  8488. /******************************** I2C Instances *******************************/
  8489. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  8490. ((INSTANCE) == I2C2))
  8491. /******************************* RNG Instances ********************************/
  8492. #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
  8493. /****************************** RTC Instances *********************************/
  8494. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  8495. /****************************** SMBUS Instances *******************************/
  8496. #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1))
  8497. /****************************** WAKEUP_FROMSTOP Instances *******************************/
  8498. #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == I2C1))
  8499. /******************************** SPI Instances *******************************/
  8500. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  8501. ((INSTANCE) == SPI2))
  8502. /******************************** SPI Instances *******************************/
  8503. #define IS_I2S_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI1)
  8504. /****************** LPTIM Instances : All supported instances *****************/
  8505. #define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \
  8506. ((INSTANCE) == LPTIM2))
  8507. /****************** LPTIM Instances : All supported instances *****************/
  8508. #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
  8509. /****************** TIM Instances : All supported instances *******************/
  8510. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8511. ((INSTANCE) == TIM2) || \
  8512. ((INSTANCE) == TIM3) || \
  8513. ((INSTANCE) == TIM6) || \
  8514. ((INSTANCE) == TIM7) || \
  8515. ((INSTANCE) == TIM14) || \
  8516. ((INSTANCE) == TIM15) || \
  8517. ((INSTANCE) == TIM16) || \
  8518. ((INSTANCE) == TIM17))
  8519. /****************** TIM Instances : supporting 32 bits counter ****************/
  8520. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
  8521. /****************** TIM Instances : supporting the break function *************/
  8522. #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8523. ((INSTANCE) == TIM15) || \
  8524. ((INSTANCE) == TIM16) || \
  8525. ((INSTANCE) == TIM17))
  8526. /************** TIM Instances : supporting Break source selection *************/
  8527. #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8528. ((INSTANCE) == TIM15) || \
  8529. ((INSTANCE) == TIM16) || \
  8530. ((INSTANCE) == TIM17))
  8531. /****************** TIM Instances : supporting 2 break inputs *****************/
  8532. #define IS_TIM_BKIN2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  8533. /************* TIM Instances : at least 1 capture/compare channel *************/
  8534. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8535. ((INSTANCE) == TIM2) || \
  8536. ((INSTANCE) == TIM3) || \
  8537. ((INSTANCE) == TIM14) || \
  8538. ((INSTANCE) == TIM15) || \
  8539. ((INSTANCE) == TIM16) || \
  8540. ((INSTANCE) == TIM17))
  8541. /************ TIM Instances : at least 2 capture/compare channels *************/
  8542. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8543. ((INSTANCE) == TIM2) || \
  8544. ((INSTANCE) == TIM3) || \
  8545. ((INSTANCE) == TIM15))
  8546. /************ TIM Instances : at least 3 capture/compare channels *************/
  8547. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8548. ((INSTANCE) == TIM2) || \
  8549. ((INSTANCE) == TIM3))
  8550. /************ TIM Instances : at least 4 capture/compare channels *************/
  8551. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8552. ((INSTANCE) == TIM2) || \
  8553. ((INSTANCE) == TIM3))
  8554. /****************** TIM Instances : at least 5 capture/compare channels *******/
  8555. #define IS_TIM_CC5_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  8556. /****************** TIM Instances : at least 6 capture/compare channels *******/
  8557. #define IS_TIM_CC6_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  8558. /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/
  8559. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8560. ((INSTANCE) == TIM15) || \
  8561. ((INSTANCE) == TIM16) || \
  8562. ((INSTANCE) == TIM17))
  8563. /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
  8564. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8565. ((INSTANCE) == TIM2) || \
  8566. ((INSTANCE) == TIM3) || \
  8567. ((INSTANCE) == TIM6) || \
  8568. ((INSTANCE) == TIM7) || \
  8569. ((INSTANCE) == TIM15) || \
  8570. ((INSTANCE) == TIM16) || \
  8571. ((INSTANCE) == TIM17))
  8572. /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
  8573. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8574. ((INSTANCE) == TIM2) || \
  8575. ((INSTANCE) == TIM3) || \
  8576. ((INSTANCE) == TIM14) || \
  8577. ((INSTANCE) == TIM15) || \
  8578. ((INSTANCE) == TIM16) || \
  8579. ((INSTANCE) == TIM17))
  8580. /******************** TIM Instances : DMA burst feature ***********************/
  8581. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8582. ((INSTANCE) == TIM2) || \
  8583. ((INSTANCE) == TIM3) || \
  8584. ((INSTANCE) == TIM15) || \
  8585. ((INSTANCE) == TIM16) || \
  8586. ((INSTANCE) == TIM17))
  8587. /******************* TIM Instances : output(s) available **********************/
  8588. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  8589. ((((INSTANCE) == TIM1) && \
  8590. (((CHANNEL) == TIM_CHANNEL_1) || \
  8591. ((CHANNEL) == TIM_CHANNEL_2) || \
  8592. ((CHANNEL) == TIM_CHANNEL_3) || \
  8593. ((CHANNEL) == TIM_CHANNEL_4) || \
  8594. ((CHANNEL) == TIM_CHANNEL_5) || \
  8595. ((CHANNEL) == TIM_CHANNEL_6))) \
  8596. || \
  8597. (((INSTANCE) == TIM2) && \
  8598. (((CHANNEL) == TIM_CHANNEL_1) || \
  8599. ((CHANNEL) == TIM_CHANNEL_2) || \
  8600. ((CHANNEL) == TIM_CHANNEL_3) || \
  8601. ((CHANNEL) == TIM_CHANNEL_4))) \
  8602. || \
  8603. (((INSTANCE) == TIM3) && \
  8604. (((CHANNEL) == TIM_CHANNEL_1) || \
  8605. ((CHANNEL) == TIM_CHANNEL_2) || \
  8606. ((CHANNEL) == TIM_CHANNEL_3) || \
  8607. ((CHANNEL) == TIM_CHANNEL_4))) \
  8608. || \
  8609. (((INSTANCE) == TIM14) && \
  8610. (((CHANNEL) == TIM_CHANNEL_1))) \
  8611. || \
  8612. (((INSTANCE) == TIM15) && \
  8613. (((CHANNEL) == TIM_CHANNEL_1) || \
  8614. ((CHANNEL) == TIM_CHANNEL_2))) \
  8615. || \
  8616. (((INSTANCE) == TIM16) && \
  8617. (((CHANNEL) == TIM_CHANNEL_1))) \
  8618. || \
  8619. (((INSTANCE) == TIM17) && \
  8620. (((CHANNEL) == TIM_CHANNEL_1))))
  8621. /****************** TIM Instances : supporting complementary output(s) ********/
  8622. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  8623. ((((INSTANCE) == TIM1) && \
  8624. (((CHANNEL) == TIM_CHANNEL_1) || \
  8625. ((CHANNEL) == TIM_CHANNEL_2) || \
  8626. ((CHANNEL) == TIM_CHANNEL_3))) \
  8627. || \
  8628. (((INSTANCE) == TIM15) && \
  8629. ((CHANNEL) == TIM_CHANNEL_1)) \
  8630. || \
  8631. (((INSTANCE) == TIM16) && \
  8632. ((CHANNEL) == TIM_CHANNEL_1)) \
  8633. || \
  8634. (((INSTANCE) == TIM17) && \
  8635. ((CHANNEL) == TIM_CHANNEL_1)))
  8636. /****************** TIM Instances : supporting clock division *****************/
  8637. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8638. ((INSTANCE) == TIM2) || \
  8639. ((INSTANCE) == TIM3) || \
  8640. ((INSTANCE) == TIM14) || \
  8641. ((INSTANCE) == TIM15) || \
  8642. ((INSTANCE) == TIM16) || \
  8643. ((INSTANCE) == TIM17))
  8644. /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
  8645. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8646. ((INSTANCE) == TIM2) || \
  8647. ((INSTANCE) == TIM3))
  8648. /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
  8649. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8650. ((INSTANCE) == TIM2) || \
  8651. ((INSTANCE) == TIM3))
  8652. /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
  8653. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8654. ((INSTANCE) == TIM2) || \
  8655. ((INSTANCE) == TIM3) || \
  8656. ((INSTANCE) == TIM15))
  8657. /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
  8658. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8659. ((INSTANCE) == TIM2) || \
  8660. ((INSTANCE) == TIM3) || \
  8661. ((INSTANCE) == TIM15))
  8662. /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
  8663. #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  8664. /****************** TIM Instances : supporting commutation event generation ***/
  8665. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8666. ((INSTANCE) == TIM15) || \
  8667. ((INSTANCE) == TIM16) || \
  8668. ((INSTANCE) == TIM17))
  8669. /****************** TIM Instances : supporting counting mode selection ********/
  8670. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8671. ((INSTANCE) == TIM2) || \
  8672. ((INSTANCE) == TIM3))
  8673. /****************** TIM Instances : supporting encoder interface **************/
  8674. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8675. ((INSTANCE) == TIM2) || \
  8676. ((INSTANCE) == TIM3))
  8677. /****************** TIM Instances : supporting Hall sensor interface **********/
  8678. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8679. ((INSTANCE) == TIM2) || \
  8680. ((INSTANCE) == TIM3))
  8681. /**************** TIM Instances : external trigger input available ************/
  8682. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8683. ((INSTANCE) == TIM2) || \
  8684. ((INSTANCE) == TIM3))
  8685. /************* TIM Instances : supporting ETR source selection ***************/
  8686. #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8687. ((INSTANCE) == TIM2) || \
  8688. ((INSTANCE) == TIM3))
  8689. /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
  8690. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8691. ((INSTANCE) == TIM2) || \
  8692. ((INSTANCE) == TIM3) || \
  8693. ((INSTANCE) == TIM6) || \
  8694. ((INSTANCE) == TIM7) || \
  8695. ((INSTANCE) == TIM15))
  8696. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  8697. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8698. ((INSTANCE) == TIM2) || \
  8699. ((INSTANCE) == TIM3) || \
  8700. ((INSTANCE) == TIM15))
  8701. /****************** TIM Instances : supporting OCxREF clear *******************/
  8702. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8703. ((INSTANCE) == TIM2) || \
  8704. ((INSTANCE) == TIM3))
  8705. /****************** TIM Instances : remapping capability **********************/
  8706. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8707. ((INSTANCE) == TIM2) || \
  8708. ((INSTANCE) == TIM3))
  8709. /****************** TIM Instances : supporting repetition counter *************/
  8710. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8711. ((INSTANCE) == TIM15) || \
  8712. ((INSTANCE) == TIM16) || \
  8713. ((INSTANCE) == TIM17))
  8714. /****************** TIM Instances : supporting synchronization ****************/
  8715. #define IS_TIM_SYNCHRO_INSTANCE(INSTANCE) IS_TIM_MASTER_INSTANCE(INSTANCE)
  8716. /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
  8717. #define IS_TIM_TRGO2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1))
  8718. /******************* TIM Instances : Timer input XOR function *****************/
  8719. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8720. ((INSTANCE) == TIM2) || \
  8721. ((INSTANCE) == TIM3) || \
  8722. ((INSTANCE) == TIM15))
  8723. /******************* TIM Instances : Timer input selection ********************/
  8724. #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8725. ((INSTANCE) == TIM2) || \
  8726. ((INSTANCE) == TIM3) || \
  8727. ((INSTANCE) == TIM14) || \
  8728. ((INSTANCE) == TIM15) || \
  8729. ((INSTANCE) == TIM16) || \
  8730. ((INSTANCE) == TIM17))
  8731. /************ TIM Instances : Advanced timers ********************************/
  8732. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1))
  8733. /******************** UART Instances : Asynchronous mode **********************/
  8734. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8735. ((INSTANCE) == USART2) || \
  8736. ((INSTANCE) == USART3) || \
  8737. ((INSTANCE) == USART4))
  8738. /******************** USART Instances : Synchronous mode **********************/
  8739. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8740. ((INSTANCE) == USART2) || \
  8741. ((INSTANCE) == USART3) || \
  8742. ((INSTANCE) == USART4))
  8743. /****************** UART Instances : Hardware Flow control ********************/
  8744. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8745. ((INSTANCE) == USART2) || \
  8746. ((INSTANCE) == USART3) || \
  8747. ((INSTANCE) == USART4) || \
  8748. ((INSTANCE) == LPUART1))
  8749. /********************* USART Instances : Smard card mode ***********************/
  8750. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8751. ((INSTANCE) == USART2))
  8752. /****************** UART Instances : Auto Baud Rate detection ****************/
  8753. #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8754. ((INSTANCE) == USART2))
  8755. /******************** UART Instances : Half-Duplex mode **********************/
  8756. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8757. ((INSTANCE) == USART2) || \
  8758. ((INSTANCE) == USART3) || \
  8759. ((INSTANCE) == USART4) || \
  8760. ((INSTANCE) == LPUART1))
  8761. /******************** UART Instances : LIN mode **********************/
  8762. #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8763. ((INSTANCE) == USART2))
  8764. /******************** UART Instances : Wake-up from Stop mode **********************/
  8765. #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8766. ((INSTANCE) == USART2) || \
  8767. ((INSTANCE) == LPUART1))
  8768. /****************** UART Instances : Driver Enable *****************/
  8769. #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8770. ((INSTANCE) == USART2) || \
  8771. ((INSTANCE) == USART3) || \
  8772. ((INSTANCE) == USART4) || \
  8773. ((INSTANCE) == LPUART1))
  8774. /****************** UART Instances : SPI Slave selection mode ***************/
  8775. #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8776. ((INSTANCE) == USART2) || \
  8777. ((INSTANCE) == USART3) || \
  8778. ((INSTANCE) == USART4))
  8779. /****************** UART Instances : Driver Enable *****************/
  8780. #define IS_UART_FIFO_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8781. ((INSTANCE) == USART2) || \
  8782. ((INSTANCE) == LPUART1))
  8783. /*********************** UART Instances : IRDA mode ***************************/
  8784. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8785. ((INSTANCE) == USART2))
  8786. /******************** LPUART Instance *****************************************/
  8787. #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
  8788. /****************************** IWDG Instances ********************************/
  8789. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  8790. /****************************** WWDG Instances ********************************/
  8791. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  8792. /****************************** UCPD Instances ********************************/
  8793. #define IS_UCPD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == UCPD1) || \
  8794. ((INSTANCE) == UCPD2))
  8795. /**
  8796. * @}
  8797. */
  8798. /**
  8799. * @}
  8800. */
  8801. /**
  8802. * @}
  8803. */
  8804. #ifdef __cplusplus
  8805. }
  8806. #endif /* __cplusplus */
  8807. #endif /* STM32G081xx_H */
  8808. /**
  8809. * @}
  8810. */
  8811. /**
  8812. * @}
  8813. */
  8814. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/