drv_usart.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-10-30 SummerGift first version
  9. * 2020-03-16 SummerGift add device close feature
  10. * 2020-03-20 SummerGift fix bug caused by ORE
  11. * 2020-05-02 whj4674672 support stm32h7 uart dma
  12. * 2020-09-09 forest-rain support stm32wl uart
  13. * 2020-10-14 Dozingfiretruck Porting for stm32wbxx
  14. */
  15. #include "board.h"
  16. #include "drv_usart.h"
  17. #include "drv_config.h"
  18. #ifdef RT_USING_SERIAL
  19. //#define DRV_DEBUG
  20. #define LOG_TAG "drv.usart"
  21. #include <drv_log.h>
  22. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && !defined(BSP_USING_UART3) && \
  23. !defined(BSP_USING_UART4) && !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && \
  24. !defined(BSP_USING_UART7) && !defined(BSP_USING_UART8) && !defined(BSP_USING_LPUART1)
  25. #error "Please define at least one BSP_USING_UARTx"
  26. /* this driver can be disabled at menuconfig -> RT-Thread Components -> Device Drivers */
  27. #endif
  28. #ifdef RT_SERIAL_USING_DMA
  29. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  30. #endif
  31. enum
  32. {
  33. #ifdef BSP_USING_UART1
  34. UART1_INDEX,
  35. #endif
  36. #ifdef BSP_USING_UART2
  37. UART2_INDEX,
  38. #endif
  39. #ifdef BSP_USING_UART3
  40. UART3_INDEX,
  41. #endif
  42. #ifdef BSP_USING_UART4
  43. UART4_INDEX,
  44. #endif
  45. #ifdef BSP_USING_UART5
  46. UART5_INDEX,
  47. #endif
  48. #ifdef BSP_USING_UART6
  49. UART6_INDEX,
  50. #endif
  51. #ifdef BSP_USING_UART7
  52. UART7_INDEX,
  53. #endif
  54. #ifdef BSP_USING_UART8
  55. UART8_INDEX,
  56. #endif
  57. #ifdef BSP_USING_LPUART1
  58. LPUART1_INDEX,
  59. #endif
  60. };
  61. static struct stm32_uart_config uart_config[] =
  62. {
  63. #ifdef BSP_USING_UART1
  64. UART1_CONFIG,
  65. #endif
  66. #ifdef BSP_USING_UART2
  67. UART2_CONFIG,
  68. #endif
  69. #ifdef BSP_USING_UART3
  70. UART3_CONFIG,
  71. #endif
  72. #ifdef BSP_USING_UART4
  73. UART4_CONFIG,
  74. #endif
  75. #ifdef BSP_USING_UART5
  76. UART5_CONFIG,
  77. #endif
  78. #ifdef BSP_USING_UART6
  79. UART6_CONFIG,
  80. #endif
  81. #ifdef BSP_USING_UART7
  82. UART7_CONFIG,
  83. #endif
  84. #ifdef BSP_USING_UART8
  85. UART8_CONFIG,
  86. #endif
  87. #ifdef BSP_USING_LPUART1
  88. LPUART1_CONFIG,
  89. #endif
  90. };
  91. static struct stm32_uart uart_obj[sizeof(uart_config) / sizeof(uart_config[0])] = {0};
  92. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  93. {
  94. struct stm32_uart *uart;
  95. RT_ASSERT(serial != RT_NULL);
  96. RT_ASSERT(cfg != RT_NULL);
  97. uart = rt_container_of(serial, struct stm32_uart, serial);
  98. uart->handle.Instance = uart->config->Instance;
  99. uart->handle.Init.BaudRate = cfg->baud_rate;
  100. uart->handle.Init.Mode = UART_MODE_TX_RX;
  101. uart->handle.Init.OverSampling = UART_OVERSAMPLING_16;
  102. switch (cfg->flowcontrol)
  103. {
  104. case RT_SERIAL_FLOWCONTROL_NONE:
  105. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  106. break;
  107. case RT_SERIAL_FLOWCONTROL_CTSRTS:
  108. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_RTS_CTS;
  109. break;
  110. default:
  111. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  112. break;
  113. }
  114. switch (cfg->data_bits)
  115. {
  116. case DATA_BITS_8:
  117. if (cfg->parity == PARITY_ODD || cfg->parity == PARITY_EVEN)
  118. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  119. else
  120. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  121. break;
  122. case DATA_BITS_9:
  123. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  124. break;
  125. default:
  126. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  127. break;
  128. }
  129. switch (cfg->stop_bits)
  130. {
  131. case STOP_BITS_1:
  132. uart->handle.Init.StopBits = UART_STOPBITS_1;
  133. break;
  134. case STOP_BITS_2:
  135. uart->handle.Init.StopBits = UART_STOPBITS_2;
  136. break;
  137. default:
  138. uart->handle.Init.StopBits = UART_STOPBITS_1;
  139. break;
  140. }
  141. switch (cfg->parity)
  142. {
  143. case PARITY_NONE:
  144. uart->handle.Init.Parity = UART_PARITY_NONE;
  145. break;
  146. case PARITY_ODD:
  147. uart->handle.Init.Parity = UART_PARITY_ODD;
  148. break;
  149. case PARITY_EVEN:
  150. uart->handle.Init.Parity = UART_PARITY_EVEN;
  151. break;
  152. default:
  153. uart->handle.Init.Parity = UART_PARITY_NONE;
  154. break;
  155. }
  156. #ifdef RT_SERIAL_USING_DMA
  157. uart->dma_rx.last_index = 0;
  158. #endif
  159. if (HAL_UART_Init(&uart->handle) != HAL_OK)
  160. {
  161. return -RT_ERROR;
  162. }
  163. return RT_EOK;
  164. }
  165. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  166. {
  167. struct stm32_uart *uart;
  168. #ifdef RT_SERIAL_USING_DMA
  169. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  170. #endif
  171. RT_ASSERT(serial != RT_NULL);
  172. uart = rt_container_of(serial, struct stm32_uart, serial);
  173. switch (cmd)
  174. {
  175. /* disable interrupt */
  176. case RT_DEVICE_CTRL_CLR_INT:
  177. /* disable rx irq */
  178. NVIC_DisableIRQ(uart->config->irq_type);
  179. /* disable interrupt */
  180. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_RXNE);
  181. #ifdef RT_SERIAL_USING_DMA
  182. /* disable DMA */
  183. if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX)
  184. {
  185. HAL_NVIC_DisableIRQ(uart->config->dma_rx->dma_irq);
  186. if (HAL_DMA_Abort(&(uart->dma_rx.handle)) != HAL_OK)
  187. {
  188. RT_ASSERT(0);
  189. }
  190. if (HAL_DMA_DeInit(&(uart->dma_rx.handle)) != HAL_OK)
  191. {
  192. RT_ASSERT(0);
  193. }
  194. }
  195. else if(ctrl_arg == RT_DEVICE_FLAG_DMA_TX)
  196. {
  197. HAL_NVIC_DisableIRQ(uart->config->dma_tx->dma_irq);
  198. if (HAL_DMA_DeInit(&(uart->dma_tx.handle)) != HAL_OK)
  199. {
  200. RT_ASSERT(0);
  201. }
  202. }
  203. #endif
  204. break;
  205. /* enable interrupt */
  206. case RT_DEVICE_CTRL_SET_INT:
  207. /* enable rx irq */
  208. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  209. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  210. /* enable interrupt */
  211. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_RXNE);
  212. break;
  213. #ifdef RT_SERIAL_USING_DMA
  214. case RT_DEVICE_CTRL_CONFIG:
  215. stm32_dma_config(serial, ctrl_arg);
  216. break;
  217. #endif
  218. case RT_DEVICE_CTRL_CLOSE:
  219. if (HAL_UART_DeInit(&(uart->handle)) != HAL_OK )
  220. {
  221. RT_ASSERT(0)
  222. }
  223. break;
  224. }
  225. return RT_EOK;
  226. }
  227. rt_uint32_t stm32_uart_get_mask(rt_uint32_t word_length, rt_uint32_t parity)
  228. {
  229. rt_uint32_t mask;
  230. if (word_length == UART_WORDLENGTH_8B)
  231. {
  232. if (parity == UART_PARITY_NONE)
  233. {
  234. mask = 0x00FFU ;
  235. }
  236. else
  237. {
  238. mask = 0x007FU ;
  239. }
  240. }
  241. #ifdef UART_WORDLENGTH_9B
  242. else if (word_length == UART_WORDLENGTH_9B)
  243. {
  244. if (parity == UART_PARITY_NONE)
  245. {
  246. mask = 0x01FFU ;
  247. }
  248. else
  249. {
  250. mask = 0x00FFU ;
  251. }
  252. }
  253. #endif
  254. #ifdef UART_WORDLENGTH_7B
  255. else if (word_length == UART_WORDLENGTH_7B)
  256. {
  257. if (parity == UART_PARITY_NONE)
  258. {
  259. mask = 0x007FU ;
  260. }
  261. else
  262. {
  263. mask = 0x003FU ;
  264. }
  265. }
  266. else
  267. {
  268. mask = 0x0000U;
  269. }
  270. #endif
  271. return mask;
  272. }
  273. static int stm32_putc(struct rt_serial_device *serial, char c)
  274. {
  275. struct stm32_uart *uart;
  276. RT_ASSERT(serial != RT_NULL);
  277. uart = rt_container_of(serial, struct stm32_uart, serial);
  278. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  279. #if defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32F0) \
  280. || defined(SOC_SERIES_STM32L0) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32L5) \
  281. || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32WB) || defined(SOC_SERIES_STM32F3) \
  282. || defined(SOC_SERIES_STM32U5)
  283. uart->handle.Instance->TDR = c;
  284. #else
  285. uart->handle.Instance->DR = c;
  286. #endif
  287. while (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) == RESET);
  288. return 1;
  289. }
  290. static int stm32_getc(struct rt_serial_device *serial)
  291. {
  292. int ch;
  293. struct stm32_uart *uart;
  294. RT_ASSERT(serial != RT_NULL);
  295. uart = rt_container_of(serial, struct stm32_uart, serial);
  296. ch = -1;
  297. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  298. {
  299. #if defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32F0) \
  300. || defined(SOC_SERIES_STM32L0) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32L5) \
  301. || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32WB)|| defined(SOC_SERIES_STM32F3) \
  302. || defined(SOC_SERIES_STM32U5)
  303. ch = uart->handle.Instance->RDR & stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity);
  304. #else
  305. ch = uart->handle.Instance->DR & stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity);
  306. #endif
  307. }
  308. return ch;
  309. }
  310. static rt_size_t stm32_dma_transmit(struct rt_serial_device *serial, rt_uint8_t *buf, rt_size_t size, int direction)
  311. {
  312. struct stm32_uart *uart;
  313. RT_ASSERT(serial != RT_NULL);
  314. RT_ASSERT(buf != RT_NULL);
  315. uart = rt_container_of(serial, struct stm32_uart, serial);
  316. if (size == 0)
  317. {
  318. return 0;
  319. }
  320. if (RT_SERIAL_DMA_TX == direction)
  321. {
  322. if (HAL_UART_Transmit_DMA(&uart->handle, buf, size) == HAL_OK)
  323. {
  324. return size;
  325. }
  326. else
  327. {
  328. return 0;
  329. }
  330. }
  331. return 0;
  332. }
  333. /**
  334. * Uart common interrupt process. This need add to uart ISR.
  335. *
  336. * @param serial serial device
  337. */
  338. static void uart_isr(struct rt_serial_device *serial)
  339. {
  340. struct stm32_uart *uart;
  341. #ifdef RT_SERIAL_USING_DMA
  342. rt_size_t recv_total_index, recv_len;
  343. rt_base_t level;
  344. #endif
  345. RT_ASSERT(serial != RT_NULL);
  346. uart = rt_container_of(serial, struct stm32_uart, serial);
  347. /* UART in mode Receiver -------------------------------------------------*/
  348. if ((__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET) &&
  349. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_RXNE) != RESET))
  350. {
  351. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  352. }
  353. #ifdef RT_SERIAL_USING_DMA
  354. else if ((uart->uart_dma_flag) && (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_IDLE) != RESET)
  355. && (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_IDLE) != RESET))
  356. {
  357. level = rt_hw_interrupt_disable();
  358. recv_total_index = serial->config.bufsz - __HAL_DMA_GET_COUNTER(&(uart->dma_rx.handle));
  359. recv_len = recv_total_index - uart->dma_rx.last_index;
  360. uart->dma_rx.last_index = recv_total_index;
  361. rt_hw_interrupt_enable(level);
  362. if (recv_len)
  363. {
  364. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  365. }
  366. __HAL_UART_CLEAR_IDLEFLAG(&uart->handle);
  367. }
  368. else if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) &&
  369. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_TC) != RESET))
  370. {
  371. if ((serial->parent.open_flag & RT_DEVICE_FLAG_DMA_TX) != 0)
  372. {
  373. HAL_UART_IRQHandler(&(uart->handle));
  374. }
  375. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  376. }
  377. #endif
  378. else
  379. {
  380. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_ORE) != RESET)
  381. {
  382. __HAL_UART_CLEAR_OREFLAG(&uart->handle);
  383. }
  384. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_NE) != RESET)
  385. {
  386. __HAL_UART_CLEAR_NEFLAG(&uart->handle);
  387. }
  388. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_FE) != RESET)
  389. {
  390. __HAL_UART_CLEAR_FEFLAG(&uart->handle);
  391. }
  392. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_PE) != RESET)
  393. {
  394. __HAL_UART_CLEAR_PEFLAG(&uart->handle);
  395. }
  396. #if !defined(SOC_SERIES_STM32L4) && !defined(SOC_SERIES_STM32WL) && !defined(SOC_SERIES_STM32F7) && !defined(SOC_SERIES_STM32F0) \
  397. && !defined(SOC_SERIES_STM32L0) && !defined(SOC_SERIES_STM32G0) && !defined(SOC_SERIES_STM32H7) \
  398. && !defined(SOC_SERIES_STM32G4) && !defined(SOC_SERIES_STM32MP1) && !defined(SOC_SERIES_STM32WB) \
  399. && !defined(SOC_SERIES_STM32L5) && !defined(SOC_SERIES_STM32U5)
  400. #ifdef SOC_SERIES_STM32F3
  401. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_LBDF) != RESET)
  402. {
  403. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_LBDF);
  404. }
  405. #else
  406. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_LBD) != RESET)
  407. {
  408. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_LBD);
  409. }
  410. #endif
  411. #endif
  412. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_CTS) != RESET)
  413. {
  414. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_CTS);
  415. }
  416. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TXE) != RESET)
  417. {
  418. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TXE);
  419. }
  420. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) != RESET)
  421. {
  422. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  423. }
  424. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  425. {
  426. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_RXNE);
  427. }
  428. }
  429. }
  430. #ifdef RT_SERIAL_USING_DMA
  431. static void dma_isr(struct rt_serial_device *serial)
  432. {
  433. struct stm32_uart *uart;
  434. rt_size_t recv_total_index, recv_len;
  435. rt_base_t level;
  436. RT_ASSERT(serial != RT_NULL);
  437. uart = rt_container_of(serial, struct stm32_uart, serial);
  438. if ((__HAL_DMA_GET_IT_SOURCE(&(uart->dma_rx.handle), DMA_IT_TC) != RESET) ||
  439. (__HAL_DMA_GET_IT_SOURCE(&(uart->dma_rx.handle), DMA_IT_HT) != RESET))
  440. {
  441. level = rt_hw_interrupt_disable();
  442. recv_total_index = serial->config.bufsz - __HAL_DMA_GET_COUNTER(&(uart->dma_rx.handle));
  443. if (recv_total_index == 0)
  444. {
  445. recv_len = serial->config.bufsz - uart->dma_rx.last_index;
  446. }
  447. else
  448. {
  449. recv_len = recv_total_index - uart->dma_rx.last_index;
  450. }
  451. uart->dma_rx.last_index = recv_total_index;
  452. rt_hw_interrupt_enable(level);
  453. if (recv_len)
  454. {
  455. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  456. }
  457. }
  458. }
  459. #endif
  460. #if defined(BSP_USING_UART1)
  461. void USART1_IRQHandler(void)
  462. {
  463. /* enter interrupt */
  464. rt_interrupt_enter();
  465. uart_isr(&(uart_obj[UART1_INDEX].serial));
  466. /* leave interrupt */
  467. rt_interrupt_leave();
  468. }
  469. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  470. void UART1_DMA_RX_IRQHandler(void)
  471. {
  472. /* enter interrupt */
  473. rt_interrupt_enter();
  474. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_rx.handle);
  475. /* leave interrupt */
  476. rt_interrupt_leave();
  477. }
  478. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  479. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  480. void UART1_DMA_TX_IRQHandler(void)
  481. {
  482. /* enter interrupt */
  483. rt_interrupt_enter();
  484. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_tx.handle);
  485. /* leave interrupt */
  486. rt_interrupt_leave();
  487. }
  488. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  489. #endif /* BSP_USING_UART1 */
  490. #if defined(BSP_USING_UART2)
  491. void USART2_IRQHandler(void)
  492. {
  493. /* enter interrupt */
  494. rt_interrupt_enter();
  495. uart_isr(&(uart_obj[UART2_INDEX].serial));
  496. /* leave interrupt */
  497. rt_interrupt_leave();
  498. }
  499. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  500. void UART2_DMA_RX_IRQHandler(void)
  501. {
  502. /* enter interrupt */
  503. rt_interrupt_enter();
  504. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_rx.handle);
  505. /* leave interrupt */
  506. rt_interrupt_leave();
  507. }
  508. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  509. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  510. void UART2_DMA_TX_IRQHandler(void)
  511. {
  512. /* enter interrupt */
  513. rt_interrupt_enter();
  514. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_tx.handle);
  515. /* leave interrupt */
  516. rt_interrupt_leave();
  517. }
  518. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  519. #endif /* BSP_USING_UART2 */
  520. #if defined(BSP_USING_UART3)
  521. void USART3_IRQHandler(void)
  522. {
  523. /* enter interrupt */
  524. rt_interrupt_enter();
  525. uart_isr(&(uart_obj[UART3_INDEX].serial));
  526. /* leave interrupt */
  527. rt_interrupt_leave();
  528. }
  529. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  530. void UART3_DMA_RX_IRQHandler(void)
  531. {
  532. /* enter interrupt */
  533. rt_interrupt_enter();
  534. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_rx.handle);
  535. /* leave interrupt */
  536. rt_interrupt_leave();
  537. }
  538. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART3_RX_USING_DMA) */
  539. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  540. void UART3_DMA_TX_IRQHandler(void)
  541. {
  542. /* enter interrupt */
  543. rt_interrupt_enter();
  544. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_tx.handle);
  545. /* leave interrupt */
  546. rt_interrupt_leave();
  547. }
  548. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART3_TX_USING_DMA) */
  549. #endif /* BSP_USING_UART3*/
  550. #if defined(BSP_USING_UART4)
  551. void UART4_IRQHandler(void)
  552. {
  553. /* enter interrupt */
  554. rt_interrupt_enter();
  555. uart_isr(&(uart_obj[UART4_INDEX].serial));
  556. /* leave interrupt */
  557. rt_interrupt_leave();
  558. }
  559. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  560. void UART4_DMA_RX_IRQHandler(void)
  561. {
  562. /* enter interrupt */
  563. rt_interrupt_enter();
  564. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_rx.handle);
  565. /* leave interrupt */
  566. rt_interrupt_leave();
  567. }
  568. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART4_RX_USING_DMA) */
  569. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  570. void UART4_DMA_TX_IRQHandler(void)
  571. {
  572. /* enter interrupt */
  573. rt_interrupt_enter();
  574. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_tx.handle);
  575. /* leave interrupt */
  576. rt_interrupt_leave();
  577. }
  578. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART4_TX_USING_DMA) */
  579. #endif /* BSP_USING_UART4*/
  580. #if defined(BSP_USING_UART5)
  581. void UART5_IRQHandler(void)
  582. {
  583. /* enter interrupt */
  584. rt_interrupt_enter();
  585. uart_isr(&(uart_obj[UART5_INDEX].serial));
  586. /* leave interrupt */
  587. rt_interrupt_leave();
  588. }
  589. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  590. void UART5_DMA_RX_IRQHandler(void)
  591. {
  592. /* enter interrupt */
  593. rt_interrupt_enter();
  594. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_rx.handle);
  595. /* leave interrupt */
  596. rt_interrupt_leave();
  597. }
  598. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  599. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  600. void UART5_DMA_TX_IRQHandler(void)
  601. {
  602. /* enter interrupt */
  603. rt_interrupt_enter();
  604. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_tx.handle);
  605. /* leave interrupt */
  606. rt_interrupt_leave();
  607. }
  608. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  609. #endif /* BSP_USING_UART5*/
  610. #if defined(BSP_USING_UART6)
  611. void USART6_IRQHandler(void)
  612. {
  613. /* enter interrupt */
  614. rt_interrupt_enter();
  615. uart_isr(&(uart_obj[UART6_INDEX].serial));
  616. /* leave interrupt */
  617. rt_interrupt_leave();
  618. }
  619. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  620. void UART6_DMA_RX_IRQHandler(void)
  621. {
  622. /* enter interrupt */
  623. rt_interrupt_enter();
  624. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_rx.handle);
  625. /* leave interrupt */
  626. rt_interrupt_leave();
  627. }
  628. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  629. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  630. void UART6_DMA_TX_IRQHandler(void)
  631. {
  632. /* enter interrupt */
  633. rt_interrupt_enter();
  634. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_tx.handle);
  635. /* leave interrupt */
  636. rt_interrupt_leave();
  637. }
  638. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  639. #endif /* BSP_USING_UART6*/
  640. #if defined(BSP_USING_UART7)
  641. void UART7_IRQHandler(void)
  642. {
  643. /* enter interrupt */
  644. rt_interrupt_enter();
  645. uart_isr(&(uart_obj[UART7_INDEX].serial));
  646. /* leave interrupt */
  647. rt_interrupt_leave();
  648. }
  649. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA)
  650. void UART7_DMA_RX_IRQHandler(void)
  651. {
  652. /* enter interrupt */
  653. rt_interrupt_enter();
  654. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_rx.handle);
  655. /* leave interrupt */
  656. rt_interrupt_leave();
  657. }
  658. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA) */
  659. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA)
  660. void UART7_DMA_TX_IRQHandler(void)
  661. {
  662. /* enter interrupt */
  663. rt_interrupt_enter();
  664. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_tx.handle);
  665. /* leave interrupt */
  666. rt_interrupt_leave();
  667. }
  668. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA) */
  669. #endif /* BSP_USING_UART7*/
  670. #if defined(BSP_USING_UART8)
  671. void UART8_IRQHandler(void)
  672. {
  673. /* enter interrupt */
  674. rt_interrupt_enter();
  675. uart_isr(&(uart_obj[UART8_INDEX].serial));
  676. /* leave interrupt */
  677. rt_interrupt_leave();
  678. }
  679. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA)
  680. void UART8_DMA_RX_IRQHandler(void)
  681. {
  682. /* enter interrupt */
  683. rt_interrupt_enter();
  684. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_rx.handle);
  685. /* leave interrupt */
  686. rt_interrupt_leave();
  687. }
  688. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA) */
  689. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA)
  690. void UART8_DMA_TX_IRQHandler(void)
  691. {
  692. /* enter interrupt */
  693. rt_interrupt_enter();
  694. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_tx.handle);
  695. /* leave interrupt */
  696. rt_interrupt_leave();
  697. }
  698. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA) */
  699. #endif /* BSP_USING_UART8*/
  700. #if defined(BSP_USING_LPUART1)
  701. void LPUART1_IRQHandler(void)
  702. {
  703. /* enter interrupt */
  704. rt_interrupt_enter();
  705. uart_isr(&(uart_obj[LPUART1_INDEX].serial));
  706. /* leave interrupt */
  707. rt_interrupt_leave();
  708. }
  709. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA)
  710. void LPUART1_DMA_RX_IRQHandler(void)
  711. {
  712. /* enter interrupt */
  713. rt_interrupt_enter();
  714. HAL_DMA_IRQHandler(&uart_obj[LPUART1_INDEX].dma_rx.handle);
  715. /* leave interrupt */
  716. rt_interrupt_leave();
  717. }
  718. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA) */
  719. #endif /* BSP_USING_LPUART1*/
  720. static void stm32_uart_get_dma_config(void)
  721. {
  722. #ifdef BSP_USING_UART1
  723. uart_obj[UART1_INDEX].uart_dma_flag = 0;
  724. #ifdef BSP_UART1_RX_USING_DMA
  725. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  726. static struct dma_config uart1_dma_rx = UART1_DMA_RX_CONFIG;
  727. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  728. #endif
  729. #ifdef BSP_UART1_TX_USING_DMA
  730. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  731. static struct dma_config uart1_dma_tx = UART1_DMA_TX_CONFIG;
  732. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  733. #endif
  734. #endif
  735. #ifdef BSP_USING_UART2
  736. uart_obj[UART2_INDEX].uart_dma_flag = 0;
  737. #ifdef BSP_UART2_RX_USING_DMA
  738. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  739. static struct dma_config uart2_dma_rx = UART2_DMA_RX_CONFIG;
  740. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  741. #endif
  742. #ifdef BSP_UART2_TX_USING_DMA
  743. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  744. static struct dma_config uart2_dma_tx = UART2_DMA_TX_CONFIG;
  745. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  746. #endif
  747. #endif
  748. #ifdef BSP_USING_UART3
  749. uart_obj[UART3_INDEX].uart_dma_flag = 0;
  750. #ifdef BSP_UART3_RX_USING_DMA
  751. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  752. static struct dma_config uart3_dma_rx = UART3_DMA_RX_CONFIG;
  753. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  754. #endif
  755. #ifdef BSP_UART3_TX_USING_DMA
  756. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  757. static struct dma_config uart3_dma_tx = UART3_DMA_TX_CONFIG;
  758. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  759. #endif
  760. #endif
  761. #ifdef BSP_USING_UART4
  762. uart_obj[UART4_INDEX].uart_dma_flag = 0;
  763. #ifdef BSP_UART4_RX_USING_DMA
  764. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  765. static struct dma_config uart4_dma_rx = UART4_DMA_RX_CONFIG;
  766. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  767. #endif
  768. #ifdef BSP_UART4_TX_USING_DMA
  769. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  770. static struct dma_config uart4_dma_tx = UART4_DMA_TX_CONFIG;
  771. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  772. #endif
  773. #endif
  774. #ifdef BSP_USING_UART5
  775. uart_obj[UART5_INDEX].uart_dma_flag = 0;
  776. #ifdef BSP_UART5_RX_USING_DMA
  777. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  778. static struct dma_config uart5_dma_rx = UART5_DMA_RX_CONFIG;
  779. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  780. #endif
  781. #ifdef BSP_UART5_TX_USING_DMA
  782. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  783. static struct dma_config uart5_dma_tx = UART5_DMA_TX_CONFIG;
  784. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  785. #endif
  786. #endif
  787. #ifdef BSP_USING_UART6
  788. uart_obj[UART6_INDEX].uart_dma_flag = 0;
  789. #ifdef BSP_UART6_RX_USING_DMA
  790. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  791. static struct dma_config uart6_dma_rx = UART6_DMA_RX_CONFIG;
  792. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  793. #endif
  794. #ifdef BSP_UART6_TX_USING_DMA
  795. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  796. static struct dma_config uart6_dma_tx = UART6_DMA_TX_CONFIG;
  797. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  798. #endif
  799. #endif
  800. }
  801. #ifdef RT_SERIAL_USING_DMA
  802. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  803. {
  804. struct rt_serial_rx_fifo *rx_fifo;
  805. DMA_HandleTypeDef *DMA_Handle;
  806. struct dma_config *dma_config;
  807. struct stm32_uart *uart;
  808. RT_ASSERT(serial != RT_NULL);
  809. uart = rt_container_of(serial, struct stm32_uart, serial);
  810. if (RT_DEVICE_FLAG_DMA_RX == flag)
  811. {
  812. DMA_Handle = &uart->dma_rx.handle;
  813. dma_config = uart->config->dma_rx;
  814. }
  815. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  816. {
  817. DMA_Handle = &uart->dma_tx.handle;
  818. dma_config = uart->config->dma_tx;
  819. }
  820. LOG_D("%s dma config start", uart->config->name);
  821. {
  822. rt_uint32_t tmpreg = 0x00U;
  823. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0) \
  824. || defined(SOC_SERIES_STM32L0)|| defined(SOC_SERIES_STM32F3) || defined(SOC_SERIES_STM32L1)
  825. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  826. SET_BIT(RCC->AHBENR, dma_config->dma_rcc);
  827. tmpreg = READ_BIT(RCC->AHBENR, dma_config->dma_rcc);
  828. #elif defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) \
  829. || defined(SOC_SERIES_STM32G4)|| defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32WB)
  830. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  831. SET_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  832. tmpreg = READ_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  833. #elif defined(SOC_SERIES_STM32MP1)
  834. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  835. SET_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  836. tmpreg = READ_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  837. #endif
  838. #if (defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB)) && defined(DMAMUX1)
  839. /* enable DMAMUX clock for L4+ and G4 */
  840. __HAL_RCC_DMAMUX1_CLK_ENABLE();
  841. #elif defined(SOC_SERIES_STM32MP1)
  842. __HAL_RCC_DMAMUX_CLK_ENABLE();
  843. #endif
  844. UNUSED(tmpreg); /* To avoid compiler warnings */
  845. }
  846. if (RT_DEVICE_FLAG_DMA_RX == flag)
  847. {
  848. __HAL_LINKDMA(&(uart->handle), hdmarx, uart->dma_rx.handle);
  849. }
  850. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  851. {
  852. __HAL_LINKDMA(&(uart->handle), hdmatx, uart->dma_tx.handle);
  853. }
  854. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32L0)|| defined(SOC_SERIES_STM32F3) || defined(SOC_SERIES_STM32L1) || defined(SOC_SERIES_STM32U5)
  855. DMA_Handle->Instance = dma_config->Instance;
  856. #elif defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7)
  857. DMA_Handle->Instance = dma_config->Instance;
  858. DMA_Handle->Init.Channel = dma_config->channel;
  859. #elif defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB)\
  860. || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  861. DMA_Handle->Instance = dma_config->Instance;
  862. DMA_Handle->Init.Request = dma_config->request;
  863. #endif
  864. DMA_Handle->Init.PeriphInc = DMA_PINC_DISABLE;
  865. DMA_Handle->Init.MemInc = DMA_MINC_ENABLE;
  866. DMA_Handle->Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  867. DMA_Handle->Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  868. if (RT_DEVICE_FLAG_DMA_RX == flag)
  869. {
  870. DMA_Handle->Init.Direction = DMA_PERIPH_TO_MEMORY;
  871. DMA_Handle->Init.Mode = DMA_CIRCULAR;
  872. }
  873. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  874. {
  875. DMA_Handle->Init.Direction = DMA_MEMORY_TO_PERIPH;
  876. DMA_Handle->Init.Mode = DMA_NORMAL;
  877. }
  878. DMA_Handle->Init.Priority = DMA_PRIORITY_MEDIUM;
  879. #if defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  880. DMA_Handle->Init.FIFOMode = DMA_FIFOMODE_DISABLE;
  881. #endif
  882. if (HAL_DMA_DeInit(DMA_Handle) != HAL_OK)
  883. {
  884. RT_ASSERT(0);
  885. }
  886. if (HAL_DMA_Init(DMA_Handle) != HAL_OK)
  887. {
  888. RT_ASSERT(0);
  889. }
  890. /* enable interrupt */
  891. if (flag == RT_DEVICE_FLAG_DMA_RX)
  892. {
  893. rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  894. /* Start DMA transfer */
  895. if (HAL_UART_Receive_DMA(&(uart->handle), rx_fifo->buffer, serial->config.bufsz) != HAL_OK)
  896. {
  897. /* Transfer error in reception process */
  898. RT_ASSERT(0);
  899. }
  900. CLEAR_BIT(uart->handle.Instance->CR3, USART_CR3_EIE);
  901. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_IDLE);
  902. }
  903. /* DMA irq should set in DMA TX mode, or HAL_UART_TxCpltCallback function will not be called */
  904. HAL_NVIC_SetPriority(dma_config->dma_irq, 0, 0);
  905. HAL_NVIC_EnableIRQ(dma_config->dma_irq);
  906. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  907. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  908. LOG_D("%s dma %s instance: %x", uart->config->name, flag == RT_DEVICE_FLAG_DMA_RX ? "RX" : "TX", DMA_Handle->Instance);
  909. LOG_D("%s dma config done", uart->config->name);
  910. }
  911. /**
  912. * @brief UART error callbacks
  913. * @param huart: UART handle
  914. * @note This example shows a simple way to report transfer error, and you can
  915. * add your own implementation.
  916. * @retval None
  917. */
  918. void HAL_UART_ErrorCallback(UART_HandleTypeDef *huart)
  919. {
  920. RT_ASSERT(huart != NULL);
  921. struct stm32_uart *uart = (struct stm32_uart *)huart;
  922. LOG_D("%s: %s %d\n", __FUNCTION__, uart->config->name, huart->ErrorCode);
  923. UNUSED(uart);
  924. }
  925. /**
  926. * @brief Rx Transfer completed callback
  927. * @param huart: UART handle
  928. * @note This example shows a simple way to report end of DMA Rx transfer, and
  929. * you can add your own implementation.
  930. * @retval None
  931. */
  932. void HAL_UART_RxCpltCallback(UART_HandleTypeDef *huart)
  933. {
  934. struct stm32_uart *uart;
  935. RT_ASSERT(huart != NULL);
  936. uart = (struct stm32_uart *)huart;
  937. dma_isr(&uart->serial);
  938. }
  939. /**
  940. * @brief Rx Half transfer completed callback
  941. * @param huart: UART handle
  942. * @note This example shows a simple way to report end of DMA Rx Half transfer,
  943. * and you can add your own implementation.
  944. * @retval None
  945. */
  946. void HAL_UART_RxHalfCpltCallback(UART_HandleTypeDef *huart)
  947. {
  948. struct stm32_uart *uart;
  949. RT_ASSERT(huart != NULL);
  950. uart = (struct stm32_uart *)huart;
  951. dma_isr(&uart->serial);
  952. }
  953. static void _dma_tx_complete(struct rt_serial_device *serial)
  954. {
  955. struct stm32_uart *uart;
  956. rt_size_t trans_total_index;
  957. rt_base_t level;
  958. RT_ASSERT(serial != RT_NULL);
  959. uart = rt_container_of(serial, struct stm32_uart, serial);
  960. level = rt_hw_interrupt_disable();
  961. trans_total_index = __HAL_DMA_GET_COUNTER(&(uart->dma_tx.handle));
  962. rt_hw_interrupt_enable(level);
  963. if (trans_total_index == 0)
  964. {
  965. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DMADONE);
  966. }
  967. }
  968. /**
  969. * @brief HAL_UART_TxCpltCallback
  970. * @param huart: UART handle
  971. * @note This callback can be called by two functions, first in UART_EndTransmit_IT when
  972. * UART Tx complete and second in UART_DMATransmitCplt function in DMA Circular mode.
  973. * @retval None
  974. */
  975. void HAL_UART_TxCpltCallback(UART_HandleTypeDef *huart)
  976. {
  977. struct stm32_uart *uart;
  978. RT_ASSERT(huart != NULL);
  979. uart = (struct stm32_uart *)huart;
  980. _dma_tx_complete(&uart->serial);
  981. }
  982. #endif /* RT_SERIAL_USING_DMA */
  983. static const struct rt_uart_ops stm32_uart_ops =
  984. {
  985. .configure = stm32_configure,
  986. .control = stm32_control,
  987. .putc = stm32_putc,
  988. .getc = stm32_getc,
  989. .dma_transmit = stm32_dma_transmit
  990. };
  991. int rt_hw_usart_init(void)
  992. {
  993. rt_size_t obj_num = sizeof(uart_obj) / sizeof(struct stm32_uart);
  994. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  995. rt_err_t result = 0;
  996. stm32_uart_get_dma_config();
  997. for (int i = 0; i < obj_num; i++)
  998. {
  999. /* init UART object */
  1000. uart_obj[i].config = &uart_config[i];
  1001. uart_obj[i].serial.ops = &stm32_uart_ops;
  1002. uart_obj[i].serial.config = config;
  1003. /* register UART device */
  1004. result = rt_hw_serial_register(&uart_obj[i].serial, uart_obj[i].config->name,
  1005. RT_DEVICE_FLAG_RDWR
  1006. | RT_DEVICE_FLAG_INT_RX
  1007. | RT_DEVICE_FLAG_INT_TX
  1008. | uart_obj[i].uart_dma_flag
  1009. , NULL);
  1010. RT_ASSERT(result == RT_EOK);
  1011. }
  1012. return result;
  1013. }
  1014. #endif /* RT_USING_SERIAL */