drv_eth_fire.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2017-06-08 tanek first implementation
  9. */
  10. #include <rtthread.h>
  11. #include "board.h"
  12. #include <rtdevice.h>
  13. #ifdef RT_USING_FINSH
  14. #include <finsh.h>
  15. #endif
  16. #include "fsl_enet.h"
  17. #include "fsl_gpio.h"
  18. #include "fsl_iomuxc.h"
  19. #include "fsl_phy_fire.h"
  20. #include "fsl_cache.h"
  21. #ifdef RT_USING_LWIP
  22. #include <netif/ethernetif.h>
  23. #include "lwipopts.h"
  24. #define ENET_RXBD_NUM (4)
  25. #define ENET_TXBD_NUM (4)
  26. #define ENET_RXBUFF_SIZE (ENET_FRAME_MAX_FRAMELEN)
  27. #define ENET_TXBUFF_SIZE (ENET_FRAME_MAX_FRAMELEN)
  28. #define PHY_ADDRESS 0x00u
  29. /* debug option */
  30. //#define ETH_RX_DUMP
  31. //#define ETH_TX_DUMP
  32. #define DBG_ENABLE
  33. #define DBG_SECTION_NAME "ETH"
  34. #define DBG_COLOR
  35. #define DBG_LEVEL DBG_LOG
  36. #include <rtdbg.h>
  37. #define MAX_ADDR_LEN 6
  38. struct rt_imxrt_eth
  39. {
  40. /* inherit from ethernet device */
  41. struct eth_device parent;
  42. enet_handle_t enet_handle;
  43. ENET_Type *enet_base;
  44. enet_data_error_stats_t error_statistic;
  45. rt_uint8_t dev_addr[MAX_ADDR_LEN]; /* hw address */
  46. rt_bool_t tx_is_waiting;
  47. struct rt_semaphore tx_wait;
  48. enet_mii_speed_t speed;
  49. enet_mii_duplex_t duplex;
  50. };
  51. ALIGN(ENET_BUFF_ALIGNMENT) enet_tx_bd_struct_t g_txBuffDescrip[ENET_TXBD_NUM] SECTION("NonCacheable");
  52. ALIGN(ENET_BUFF_ALIGNMENT) rt_uint8_t g_txDataBuff[ENET_TXBD_NUM][RT_ALIGN(ENET_TXBUFF_SIZE, ENET_BUFF_ALIGNMENT)];
  53. ALIGN(ENET_BUFF_ALIGNMENT) enet_rx_bd_struct_t g_rxBuffDescrip[ENET_RXBD_NUM] SECTION("NonCacheable");
  54. ALIGN(ENET_BUFF_ALIGNMENT) rt_uint8_t g_rxDataBuff[ENET_RXBD_NUM][RT_ALIGN(ENET_RXBUFF_SIZE, ENET_BUFF_ALIGNMENT)];
  55. static struct rt_imxrt_eth imxrt_eth_device;
  56. void _enet_rx_callback(struct rt_imxrt_eth *eth)
  57. {
  58. rt_err_t result;
  59. ENET_DisableInterrupts(eth->enet_base, kENET_RxFrameInterrupt);
  60. result = eth_device_ready(&(eth->parent));
  61. if (result != RT_EOK)
  62. rt_kprintf("RX err =%d\n", result);
  63. }
  64. void _enet_tx_callback(struct rt_imxrt_eth *eth)
  65. {
  66. if (eth->tx_is_waiting == RT_TRUE)
  67. {
  68. eth->tx_is_waiting = RT_FALSE;
  69. rt_sem_release(&eth->tx_wait);
  70. }
  71. }
  72. void _enet_callback(ENET_Type *base, enet_handle_t *handle, enet_event_t event, void *userData)
  73. {
  74. switch (event)
  75. {
  76. case kENET_RxEvent:
  77. _enet_rx_callback((struct rt_imxrt_eth *)userData);
  78. break;
  79. case kENET_TxEvent:
  80. _enet_tx_callback((struct rt_imxrt_eth *)userData);
  81. break;
  82. case kENET_ErrEvent:
  83. //rt_kprintf("kENET_ErrEvent\n");
  84. break;
  85. case kENET_WakeUpEvent:
  86. //rt_kprintf("kENET_WakeUpEvent\n");
  87. break;
  88. case kENET_TimeStampEvent:
  89. //rt_kprintf("kENET_TimeStampEvent\n");
  90. break;
  91. case kENET_TimeStampAvailEvent:
  92. //rt_kprintf("kENET_TimeStampAvailEvent \n");
  93. break;
  94. default:
  95. //rt_kprintf("unknow error\n");
  96. break;
  97. }
  98. }
  99. static void _enet_io_init(void)
  100. {
  101. CLOCK_EnableClock(kCLOCK_Iomuxc); /* iomuxc clock (iomuxc_clk_enable): 0x03u */
  102. IOMUXC_SetPinMux(
  103. IOMUXC_GPIO_AD_B0_09_GPIO1_IO09, /* GPIO_AD_B0_09 is configured as GPIO1_IO09 */
  104. 0U); /* Software Input On Field: Input Path is determined by functionality */
  105. IOMUXC_SetPinMux(
  106. IOMUXC_GPIO_AD_B0_10_GPIO1_IO10, /* GPIO_AD_B0_10 is configured as GPIO1_IO10 */
  107. 0U); /* Software Input On Field: Input Path is determined by functionality */
  108. IOMUXC_SetPinMux(
  109. IOMUXC_GPIO_AD_B0_12_LPUART1_TX, /* GPIO_AD_B0_12 is configured as LPUART1_TX */
  110. 0U); /* Software Input On Field: Input Path is determined by functionality */
  111. IOMUXC_SetPinMux(
  112. IOMUXC_GPIO_AD_B0_13_LPUART1_RX, /* GPIO_AD_B0_13 is configured as LPUART1_RX */
  113. 0U); /* Software Input On Field: Input Path is determined by functionality */
  114. IOMUXC_SetPinMux(
  115. IOMUXC_GPIO_B1_04_ENET_RX_DATA00, /* GPIO_B1_04 is configured as ENET_RX_DATA00 */
  116. 0U); /* Software Input On Field: Input Path is determined by functionality */
  117. IOMUXC_SetPinMux(
  118. IOMUXC_GPIO_B1_05_ENET_RX_DATA01, /* GPIO_B1_05 is configured as ENET_RX_DATA01 */
  119. 0U); /* Software Input On Field: Input Path is determined by functionality */
  120. IOMUXC_SetPinMux(
  121. IOMUXC_GPIO_B1_06_ENET_RX_EN, /* GPIO_B1_06 is configured as ENET_RX_EN */
  122. 0U); /* Software Input On Field: Input Path is determined by functionality */
  123. IOMUXC_SetPinMux(
  124. IOMUXC_GPIO_B1_07_ENET_TX_DATA00, /* GPIO_B1_07 is configured as ENET_TX_DATA00 */
  125. 0U); /* Software Input On Field: Input Path is determined by functionality */
  126. IOMUXC_SetPinMux(
  127. IOMUXC_GPIO_B1_08_ENET_TX_DATA01, /* GPIO_B1_08 is configured as ENET_TX_DATA01 */
  128. 0U); /* Software Input On Field: Input Path is determined by functionality */
  129. IOMUXC_SetPinMux(
  130. IOMUXC_GPIO_B1_09_ENET_TX_EN, /* GPIO_B1_09 is configured as ENET_TX_EN */
  131. 0U); /* Software Input On Field: Input Path is determined by functionality */
  132. IOMUXC_SetPinMux(
  133. IOMUXC_GPIO_B1_10_ENET_REF_CLK, /* GPIO_B1_10 is configured as ENET_REF_CLK */
  134. 1U); /* Software Input On Field: Force input path of pad GPIO_B1_10 */
  135. IOMUXC_SetPinMux(
  136. IOMUXC_GPIO_B1_11_ENET_RX_ER, /* GPIO_B1_11 is configured as ENET_RX_ER */
  137. 0U); /* Software Input On Field: Input Path is determined by functionality */
  138. IOMUXC_SetPinMux(
  139. IOMUXC_GPIO_AD_B1_04_ENET_MDC, /* GPIO_EMC_40 is configured as ENET_MDC */
  140. 0U); /* Software Input On Field: Input Path is determined by functionality */
  141. IOMUXC_SetPinMux(
  142. IOMUXC_GPIO_B1_15_ENET_MDIO, /* GPIO_EMC_41 is configured as ENET_MDIO */
  143. 0U); /* Software Input On Field: Input Path is determined by functionality */
  144. IOMUXC_SetPinConfig(
  145. IOMUXC_GPIO_AD_B0_09_GPIO1_IO09, /* GPIO_AD_B0_09 PAD functional properties : */
  146. 0xB0A9u); /* Slew Rate Field: Fast Slew Rate
  147. Drive Strength Field: R0/5
  148. Speed Field: medium(100MHz)
  149. Open Drain Enable Field: Open Drain Disabled
  150. Pull / Keep Enable Field: Pull/Keeper Enabled
  151. Pull / Keep Select Field: Pull
  152. Pull Up / Down Config. Field: 100K Ohm Pull Up
  153. Hyst. Enable Field: Hysteresis Disabled */
  154. IOMUXC_SetPinConfig(
  155. IOMUXC_GPIO_AD_B0_10_GPIO1_IO10, /* GPIO_AD_B0_10 PAD functional properties : */
  156. 0xB0A9u); /* Slew Rate Field: Fast Slew Rate
  157. Drive Strength Field: R0/5
  158. Speed Field: medium(100MHz)
  159. Open Drain Enable Field: Open Drain Disabled
  160. Pull / Keep Enable Field: Pull/Keeper Enabled
  161. Pull / Keep Select Field: Pull
  162. Pull Up / Down Config. Field: 100K Ohm Pull Up
  163. Hyst. Enable Field: Hysteresis Disabled */
  164. IOMUXC_SetPinConfig(
  165. IOMUXC_GPIO_AD_B0_12_LPUART1_TX, /* GPIO_AD_B0_12 PAD functional properties : */
  166. 0x10B0u); /* Slew Rate Field: Slow Slew Rate
  167. Drive Strength Field: R0/6
  168. Speed Field: medium(100MHz)
  169. Open Drain Enable Field: Open Drain Disabled
  170. Pull / Keep Enable Field: Pull/Keeper Enabled
  171. Pull / Keep Select Field: Keeper
  172. Pull Up / Down Config. Field: 100K Ohm Pull Down
  173. Hyst. Enable Field: Hysteresis Disabled */
  174. IOMUXC_SetPinConfig(
  175. IOMUXC_GPIO_AD_B0_13_LPUART1_RX, /* GPIO_AD_B0_13 PAD functional properties : */
  176. 0x10B0u); /* Slew Rate Field: Slow Slew Rate
  177. Drive Strength Field: R0/6
  178. Speed Field: medium(100MHz)
  179. Open Drain Enable Field: Open Drain Disabled
  180. Pull / Keep Enable Field: Pull/Keeper Enabled
  181. Pull / Keep Select Field: Keeper
  182. Pull Up / Down Config. Field: 100K Ohm Pull Down
  183. Hyst. Enable Field: Hysteresis Disabled */
  184. IOMUXC_SetPinConfig(
  185. IOMUXC_GPIO_B1_04_ENET_RX_DATA00, /* GPIO_B1_04 PAD functional properties : */
  186. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  187. Drive Strength Field: R0/5
  188. Speed Field: max(200MHz)
  189. Open Drain Enable Field: Open Drain Disabled
  190. Pull / Keep Enable Field: Pull/Keeper Enabled
  191. Pull / Keep Select Field: Pull
  192. Pull Up / Down Config. Field: 100K Ohm Pull Up
  193. Hyst. Enable Field: Hysteresis Disabled */
  194. IOMUXC_SetPinConfig(
  195. IOMUXC_GPIO_B1_05_ENET_RX_DATA01, /* GPIO_B1_05 PAD functional properties : */
  196. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  197. Drive Strength Field: R0/5
  198. Speed Field: max(200MHz)
  199. Open Drain Enable Field: Open Drain Disabled
  200. Pull / Keep Enable Field: Pull/Keeper Enabled
  201. Pull / Keep Select Field: Pull
  202. Pull Up / Down Config. Field: 100K Ohm Pull Up
  203. Hyst. Enable Field: Hysteresis Disabled */
  204. IOMUXC_SetPinConfig(
  205. IOMUXC_GPIO_B1_06_ENET_RX_EN, /* GPIO_B1_06 PAD functional properties : */
  206. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  207. Drive Strength Field: R0/5
  208. Speed Field: max(200MHz)
  209. Open Drain Enable Field: Open Drain Disabled
  210. Pull / Keep Enable Field: Pull/Keeper Enabled
  211. Pull / Keep Select Field: Pull
  212. Pull Up / Down Config. Field: 100K Ohm Pull Up
  213. Hyst. Enable Field: Hysteresis Disabled */
  214. IOMUXC_SetPinConfig(
  215. IOMUXC_GPIO_B1_07_ENET_TX_DATA00, /* GPIO_B1_07 PAD functional properties : */
  216. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  217. Drive Strength Field: R0/5
  218. Speed Field: max(200MHz)
  219. Open Drain Enable Field: Open Drain Disabled
  220. Pull / Keep Enable Field: Pull/Keeper Enabled
  221. Pull / Keep Select Field: Pull
  222. Pull Up / Down Config. Field: 100K Ohm Pull Up
  223. Hyst. Enable Field: Hysteresis Disabled */
  224. IOMUXC_SetPinConfig(
  225. IOMUXC_GPIO_B1_08_ENET_TX_DATA01, /* GPIO_B1_08 PAD functional properties : */
  226. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  227. Drive Strength Field: R0/5
  228. Speed Field: max(200MHz)
  229. Open Drain Enable Field: Open Drain Disabled
  230. Pull / Keep Enable Field: Pull/Keeper Enabled
  231. Pull / Keep Select Field: Pull
  232. Pull Up / Down Config. Field: 100K Ohm Pull Up
  233. Hyst. Enable Field: Hysteresis Disabled */
  234. IOMUXC_SetPinConfig(
  235. IOMUXC_GPIO_B1_09_ENET_TX_EN, /* GPIO_B1_09 PAD functional properties : */
  236. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  237. Drive Strength Field: R0/5
  238. Speed Field: max(200MHz)
  239. Open Drain Enable Field: Open Drain Disabled
  240. Pull / Keep Enable Field: Pull/Keeper Enabled
  241. Pull / Keep Select Field: Pull
  242. Pull Up / Down Config. Field: 100K Ohm Pull Up
  243. Hyst. Enable Field: Hysteresis Disabled */
  244. IOMUXC_SetPinConfig(
  245. IOMUXC_GPIO_B1_10_ENET_REF_CLK, /* GPIO_B1_10 PAD functional properties : */
  246. 0x31u); /* Slew Rate Field: Fast Slew Rate
  247. Drive Strength Field: R0/6
  248. Speed Field: low(50MHz)
  249. Open Drain Enable Field: Open Drain Disabled
  250. Pull / Keep Enable Field: Pull/Keeper Disabled
  251. Pull / Keep Select Field: Keeper
  252. Pull Up / Down Config. Field: 100K Ohm Pull Down
  253. Hyst. Enable Field: Hysteresis Disabled */
  254. IOMUXC_SetPinConfig(
  255. IOMUXC_GPIO_B1_11_ENET_RX_ER, /* GPIO_B1_11 PAD functional properties : */
  256. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  257. Drive Strength Field: R0/5
  258. Speed Field: max(200MHz)
  259. Open Drain Enable Field: Open Drain Disabled
  260. Pull / Keep Enable Field: Pull/Keeper Enabled
  261. Pull / Keep Select Field: Pull
  262. Pull Up / Down Config. Field: 100K Ohm Pull Up
  263. Hyst. Enable Field: Hysteresis Disabled */
  264. IOMUXC_SetPinConfig(
  265. IOMUXC_GPIO_AD_B1_04_ENET_MDC, /* GPIO_EMC_40 PAD functional properties : */
  266. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  267. Drive Strength Field: R0/5
  268. Speed Field: max(200MHz)
  269. Open Drain Enable Field: Open Drain Disabled
  270. Pull / Keep Enable Field: Pull/Keeper Enabled
  271. Pull / Keep Select Field: Pull
  272. Pull Up / Down Config. Field: 100K Ohm Pull Up
  273. Hyst. Enable Field: Hysteresis Disabled */
  274. IOMUXC_SetPinConfig(
  275. IOMUXC_GPIO_B1_15_ENET_MDIO, /* GPIO_EMC_41 PAD functional properties : */
  276. 0xB829u); /* Slew Rate Field: Fast Slew Rate
  277. Drive Strength Field: R0/5
  278. Speed Field: low(50MHz)
  279. Open Drain Enable Field: Open Drain Enabled
  280. Pull / Keep Enable Field: Pull/Keeper Enabled
  281. Pull / Keep Select Field: Pull
  282. Pull Up / Down Config. Field: 100K Ohm Pull Up
  283. Hyst. Enable Field: Hysteresis Disabled */
  284. }
  285. static void _enet_clk_init(void)
  286. {
  287. const clock_enet_pll_config_t config = {true, false, 1};
  288. CLOCK_InitEnetPll(&config);
  289. IOMUXC_EnableMode(IOMUXC_GPR, kIOMUXC_GPR_ENET1TxClkOutputDir, true);
  290. }
  291. static void _delay(void)
  292. {
  293. volatile int i = 1000000;
  294. while (i--)
  295. i = i;
  296. }
  297. static void _enet_phy_reset_by_gpio(void)
  298. {
  299. gpio_pin_config_t gpio_config = {kGPIO_DigitalOutput, 0, kGPIO_NoIntmode};
  300. GPIO_PinInit(GPIO1, 9, &gpio_config);
  301. GPIO_PinInit(GPIO1, 10, &gpio_config);
  302. /* pull up the ENET_INT before RESET. */
  303. GPIO_WritePinOutput(GPIO1, 10, 1);
  304. GPIO_WritePinOutput(GPIO1, 9, 0);
  305. _delay();
  306. GPIO_WritePinOutput(GPIO1, 9, 1);
  307. }
  308. static void _enet_config(void)
  309. {
  310. enet_config_t config;
  311. uint32_t sysClock;
  312. /* prepare the buffer configuration. */
  313. enet_buffer_config_t buffConfig =
  314. {
  315. ENET_RXBD_NUM,
  316. ENET_TXBD_NUM,
  317. SDK_SIZEALIGN(ENET_RXBUFF_SIZE, ENET_BUFF_ALIGNMENT),
  318. SDK_SIZEALIGN(ENET_TXBUFF_SIZE, ENET_BUFF_ALIGNMENT),
  319. &g_rxBuffDescrip[0],
  320. &g_txBuffDescrip[0],
  321. &g_rxDataBuff[0][0],
  322. &g_txDataBuff[0][0],
  323. };
  324. /* Get default configuration. */
  325. /*
  326. * config.miiMode = kENET_RmiiMode;
  327. * config.miiSpeed = kENET_MiiSpeed100M;
  328. * config.miiDuplex = kENET_MiiFullDuplex;
  329. * config.rxMaxFrameLen = ENET_FRAME_MAX_FRAMELEN;
  330. */
  331. ENET_GetDefaultConfig(&config);
  332. config.interrupt = kENET_TxFrameInterrupt | kENET_RxFrameInterrupt;
  333. //config.interrupt = 0xFFFFFFFF;
  334. config.miiSpeed = imxrt_eth_device.speed;
  335. config.miiDuplex = imxrt_eth_device.duplex;
  336. /* Set SMI to get PHY link status. */
  337. sysClock = CLOCK_GetFreq(kCLOCK_AhbClk);
  338. LOG_D("deinit");
  339. ENET_Deinit(imxrt_eth_device.enet_base);
  340. LOG_D("init");
  341. ENET_Init(imxrt_eth_device.enet_base, &imxrt_eth_device.enet_handle, &config, &buffConfig, &imxrt_eth_device.dev_addr[0], sysClock);
  342. LOG_D("set call back");
  343. ENET_SetCallback(&imxrt_eth_device.enet_handle, _enet_callback, &imxrt_eth_device);
  344. LOG_D("active read");
  345. ENET_ActiveRead(imxrt_eth_device.enet_base);
  346. }
  347. #if defined(ETH_RX_DUMP) || defined(ETH_TX_DUMP)
  348. static void packet_dump(const char *msg, const struct pbuf *p)
  349. {
  350. const struct pbuf *q;
  351. rt_uint32_t i, j;
  352. rt_uint8_t *ptr;
  353. rt_kprintf("%s %d byte\n", msg, p->tot_len);
  354. i = 0;
  355. for (q = p; q != RT_NULL; q = q->next)
  356. {
  357. ptr = q->payload;
  358. for (j = 0; j < q->len; j++)
  359. {
  360. if ((i % 8) == 0)
  361. {
  362. rt_kprintf(" ");
  363. }
  364. if ((i % 16) == 0)
  365. {
  366. rt_kprintf("\r\n");
  367. }
  368. rt_kprintf("%02x ", *ptr);
  369. i++;
  370. ptr++;
  371. }
  372. }
  373. rt_kprintf("\n\n");
  374. }
  375. #else
  376. #define packet_dump(...)
  377. #endif /* dump */
  378. /* initialize the interface */
  379. static rt_err_t rt_imxrt_eth_init(rt_device_t dev)
  380. {
  381. LOG_D("rt_imxrt_eth_init...");
  382. _enet_config();
  383. return RT_EOK;
  384. }
  385. static rt_err_t rt_imxrt_eth_open(rt_device_t dev, rt_uint16_t oflag)
  386. {
  387. LOG_D("rt_imxrt_eth_open...");
  388. return RT_EOK;
  389. }
  390. static rt_err_t rt_imxrt_eth_close(rt_device_t dev)
  391. {
  392. LOG_D("rt_imxrt_eth_close...");
  393. return RT_EOK;
  394. }
  395. static rt_size_t rt_imxrt_eth_read(rt_device_t dev, rt_off_t pos, void *buffer, rt_size_t size)
  396. {
  397. LOG_D("rt_imxrt_eth_read...");
  398. rt_set_errno(-RT_ENOSYS);
  399. return 0;
  400. }
  401. static rt_size_t rt_imxrt_eth_write(rt_device_t dev, rt_off_t pos, const void *buffer, rt_size_t size)
  402. {
  403. LOG_D("rt_imxrt_eth_write...");
  404. rt_set_errno(-RT_ENOSYS);
  405. return 0;
  406. }
  407. static rt_err_t rt_imxrt_eth_control(rt_device_t dev, int cmd, void *args)
  408. {
  409. LOG_D("rt_imxrt_eth_control...");
  410. switch (cmd)
  411. {
  412. case NIOCTL_GADDR:
  413. /* get mac address */
  414. if (args) rt_memcpy(args, imxrt_eth_device.dev_addr, 6);
  415. else return -RT_ERROR;
  416. break;
  417. default :
  418. break;
  419. }
  420. return RT_EOK;
  421. }
  422. static void _ENET_ActiveSend(ENET_Type *base, uint32_t ringId)
  423. {
  424. assert(ringId < FSL_FEATURE_ENET_QUEUE);
  425. switch (ringId)
  426. {
  427. case 0:
  428. base->TDAR = ENET_TDAR_TDAR_MASK;
  429. break;
  430. #if FSL_FEATURE_ENET_QUEUE > 1
  431. case kENET_Ring1:
  432. base->TDAR1 = ENET_TDAR1_TDAR_MASK;
  433. break;
  434. case kENET_Ring2:
  435. base->TDAR2 = ENET_TDAR2_TDAR_MASK;
  436. break;
  437. #endif /* FSL_FEATURE_ENET_QUEUE > 1 */
  438. default:
  439. base->TDAR = ENET_TDAR_TDAR_MASK;
  440. break;
  441. }
  442. }
  443. static status_t _ENET_SendFrame(ENET_Type *base, enet_handle_t *handle, const uint8_t *data, uint32_t length)
  444. {
  445. assert(handle);
  446. assert(data);
  447. volatile enet_tx_bd_struct_t *curBuffDescrip;
  448. uint32_t len = 0;
  449. uint32_t sizeleft = 0;
  450. uint32_t address;
  451. /* Check the frame length. */
  452. if (length > ENET_FRAME_MAX_FRAMELEN)
  453. {
  454. return kStatus_ENET_TxFrameOverLen;
  455. }
  456. /* Check if the transmit buffer is ready. */
  457. curBuffDescrip = handle->txBdCurrent[0];
  458. if (curBuffDescrip->control & ENET_BUFFDESCRIPTOR_TX_READY_MASK)
  459. {
  460. return kStatus_ENET_TxFrameBusy;
  461. }
  462. #ifdef ENET_ENHANCEDBUFFERDESCRIPTOR_MODE
  463. bool isPtpEventMessage = false;
  464. /* Check PTP message with the PTP header. */
  465. isPtpEventMessage = ENET_Ptp1588ParseFrame(data, NULL, true);
  466. #endif /* ENET_ENHANCEDBUFFERDESCRIPTOR_MODE */
  467. /* One transmit buffer is enough for one frame. */
  468. if (handle->txBuffSizeAlign[0] >= length)
  469. {
  470. /* Copy data to the buffer for uDMA transfer. */
  471. #if defined(FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET) && FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET
  472. address = MEMORY_ConvertMemoryMapAddress((uint32_t)curBuffDescrip->buffer,kMEMORY_DMA2Local);
  473. #else
  474. address = (uint32_t)curBuffDescrip->buffer;
  475. #endif /* FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET */
  476. pbuf_copy_partial((const struct pbuf *)data, (void *)address, length, 0);
  477. /* Set data length. */
  478. curBuffDescrip->length = length;
  479. #ifdef ENET_ENHANCEDBUFFERDESCRIPTOR_MODE
  480. /* For enable the timestamp. */
  481. if (isPtpEventMessage)
  482. {
  483. curBuffDescrip->controlExtend1 |= ENET_BUFFDESCRIPTOR_TX_TIMESTAMP_MASK;
  484. }
  485. else
  486. {
  487. curBuffDescrip->controlExtend1 &= ~ENET_BUFFDESCRIPTOR_TX_TIMESTAMP_MASK;
  488. }
  489. #endif /* ENET_ENHANCEDBUFFERDESCRIPTOR_MODE */
  490. curBuffDescrip->control |= (ENET_BUFFDESCRIPTOR_TX_READY_MASK | ENET_BUFFDESCRIPTOR_TX_LAST_MASK);
  491. /* Increase the buffer descriptor address. */
  492. if (curBuffDescrip->control & ENET_BUFFDESCRIPTOR_TX_WRAP_MASK)
  493. {
  494. handle->txBdCurrent[0] = handle->txBdBase[0];
  495. }
  496. else
  497. {
  498. handle->txBdCurrent[0]++;
  499. }
  500. #if defined(FSL_SDK_ENABLE_DRIVER_CACHE_CONTROL) && FSL_SDK_ENABLE_DRIVER_CACHE_CONTROL
  501. /* Add the cache clean maintain. */
  502. #if defined(FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET) && FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET
  503. address = MEMORY_ConvertMemoryMapAddress((uint32_t)curBuffDescrip->buffer,kMEMORY_DMA2Local);
  504. #else
  505. address = (uint32_t)curBuffDescrip->buffer;
  506. #endif /* FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET */
  507. DCACHE_CleanByRange(address, length);
  508. #endif /* FSL_SDK_ENABLE_DRIVER_CACHE_CONTROL */
  509. /* Active the transmit buffer descriptor. */
  510. _ENET_ActiveSend(base, 0);
  511. return kStatus_Success;
  512. }
  513. else
  514. {
  515. /* One frame requires more than one transmit buffers. */
  516. do
  517. {
  518. #ifdef ENET_ENHANCEDBUFFERDESCRIPTOR_MODE
  519. /* For enable the timestamp. */
  520. if (isPtpEventMessage)
  521. {
  522. curBuffDescrip->controlExtend1 |= ENET_BUFFDESCRIPTOR_TX_TIMESTAMP_MASK;
  523. }
  524. else
  525. {
  526. curBuffDescrip->controlExtend1 &= ~ENET_BUFFDESCRIPTOR_TX_TIMESTAMP_MASK;
  527. }
  528. #endif /* ENET_ENHANCEDBUFFERDESCRIPTOR_MODE */
  529. /* Increase the buffer descriptor address. */
  530. if (curBuffDescrip->control & ENET_BUFFDESCRIPTOR_TX_WRAP_MASK)
  531. {
  532. handle->txBdCurrent[0] = handle->txBdBase[0];
  533. }
  534. else
  535. {
  536. handle->txBdCurrent[0]++;
  537. }
  538. /* update the size left to be transmit. */
  539. sizeleft = length - len;
  540. if (sizeleft > handle->txBuffSizeAlign[0])
  541. {
  542. /* Data copy. */
  543. #if defined(FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET) && FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET
  544. address = MEMORY_ConvertMemoryMapAddress((uint32_t)curBuffDescrip->buffer,kMEMORY_DMA2Local);
  545. #else
  546. address = (uint32_t)curBuffDescrip->buffer;
  547. #endif /* FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET */
  548. memcpy((void *)address, data + len, handle->txBuffSizeAlign[0]);
  549. /* Data length update. */
  550. curBuffDescrip->length = handle->txBuffSizeAlign[0];
  551. len += handle->txBuffSizeAlign[0];
  552. /* Sets the control flag. */
  553. curBuffDescrip->control &= ~ENET_BUFFDESCRIPTOR_TX_LAST_MASK;
  554. curBuffDescrip->control |= ENET_BUFFDESCRIPTOR_TX_READY_MASK;
  555. /* Active the transmit buffer descriptor*/
  556. _ENET_ActiveSend(base, 0);
  557. }
  558. else
  559. {
  560. #if defined(FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET) && FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET
  561. address = MEMORY_ConvertMemoryMapAddress((uint32_t)curBuffDescrip->buffer,kMEMORY_DMA2Local);
  562. #else
  563. address = (uint32_t)curBuffDescrip->buffer;
  564. #endif /* FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET */
  565. memcpy((void *)address, data + len, sizeleft);
  566. curBuffDescrip->length = sizeleft;
  567. /* Set Last buffer wrap flag. */
  568. curBuffDescrip->control |= ENET_BUFFDESCRIPTOR_TX_READY_MASK | ENET_BUFFDESCRIPTOR_TX_LAST_MASK;
  569. #if defined(FSL_SDK_ENABLE_DRIVER_CACHE_CONTROL) && FSL_SDK_ENABLE_DRIVER_CACHE_CONTROL
  570. /* Add the cache clean maintain. */
  571. #if defined(FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET) && FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET
  572. address = MEMORY_ConvertMemoryMapAddress((uint32_t)curBuffDescrip->buffer,kMEMORY_DMA2Local);
  573. #else
  574. address = (uint32_t)curBuffDescrip->buffer;
  575. #endif /* FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET */
  576. DCACHE_CleanByRange(address, handle->txBuffSizeAlign[0]);
  577. #endif /* FSL_SDK_ENABLE_DRIVER_CACHE_CONTROL */
  578. /* Active the transmit buffer descriptor. */
  579. _ENET_ActiveSend(base, 0);
  580. return kStatus_Success;
  581. }
  582. /* Get the current buffer descriptor address. */
  583. curBuffDescrip = handle->txBdCurrent[0];
  584. } while (!(curBuffDescrip->control & ENET_BUFFDESCRIPTOR_TX_READY_MASK));
  585. return kStatus_ENET_TxFrameBusy;
  586. }
  587. }
  588. /* ethernet device interface */
  589. /* transmit packet. */
  590. rt_err_t rt_imxrt_eth_tx(rt_device_t dev, struct pbuf *p)
  591. {
  592. rt_err_t result = RT_EOK;
  593. enet_handle_t * enet_handle = &imxrt_eth_device.enet_handle;
  594. RT_ASSERT(p != NULL);
  595. RT_ASSERT(enet_handle != RT_NULL);
  596. LOG_D("rt_imxrt_eth_tx: %d", p->len);
  597. #ifdef ETH_TX_DUMP
  598. packet_dump("send", p);
  599. #endif
  600. do
  601. {
  602. result = _ENET_SendFrame(imxrt_eth_device.enet_base, enet_handle, (const uint8_t *)p, p->tot_len);
  603. if (result == kStatus_ENET_TxFrameBusy)
  604. {
  605. imxrt_eth_device.tx_is_waiting = RT_TRUE;
  606. rt_sem_take(&imxrt_eth_device.tx_wait, RT_WAITING_FOREVER);
  607. }
  608. }
  609. while (result == kStatus_ENET_TxFrameBusy);
  610. return RT_EOK;
  611. }
  612. /* reception packet. */
  613. struct pbuf *rt_imxrt_eth_rx(rt_device_t dev)
  614. {
  615. uint32_t length = 0;
  616. status_t status;
  617. struct pbuf *p = RT_NULL;
  618. enet_handle_t *enet_handle = &imxrt_eth_device.enet_handle;
  619. ENET_Type *enet_base = imxrt_eth_device.enet_base;
  620. enet_data_error_stats_t *error_statistic = &imxrt_eth_device.error_statistic;
  621. /* Get the Frame size */
  622. status = ENET_GetRxFrameSize(enet_handle, &length);
  623. /* Call ENET_ReadFrame when there is a received frame. */
  624. if (length != 0)
  625. {
  626. /* Received valid frame. Deliver the rx buffer with the size equal to length. */
  627. p = pbuf_alloc(PBUF_RAW, length, PBUF_POOL);
  628. if (p != NULL)
  629. {
  630. status = ENET_ReadFrame(enet_base, enet_handle, p->payload, length);
  631. if (status == kStatus_Success)
  632. {
  633. #ifdef ETH_RX_DUMP
  634. packet_dump("recv", p);
  635. #endif
  636. return p;
  637. }
  638. else
  639. {
  640. LOG_D(" A frame read failed");
  641. pbuf_free(p);
  642. }
  643. }
  644. else
  645. {
  646. LOG_D(" pbuf_alloc faild");
  647. }
  648. }
  649. else if (status == kStatus_ENET_RxFrameError)
  650. {
  651. LOG_W("ENET_GetRxFrameSize: kStatus_ENET_RxFrameError");
  652. /* Update the received buffer when error happened. */
  653. /* Get the error information of the received g_frame. */
  654. ENET_GetRxErrBeforeReadFrame(enet_handle, error_statistic);
  655. /* update the receive buffer. */
  656. ENET_ReadFrame(enet_base, enet_handle, NULL, 0);
  657. }
  658. ENET_EnableInterrupts(enet_base, kENET_RxFrameInterrupt);
  659. return NULL;
  660. }
  661. static void phy_monitor_thread_entry(void *parameter)
  662. {
  663. phy_speed_t speed;
  664. phy_duplex_t duplex;
  665. bool link = false;
  666. _enet_phy_reset_by_gpio();
  667. PHY_Init(imxrt_eth_device.enet_base, PHY_ADDRESS, CLOCK_GetFreq(kCLOCK_AhbClk));
  668. while (1)
  669. {
  670. bool new_link = false;
  671. status_t status = PHY_GetLinkStatus(imxrt_eth_device.enet_base, PHY_ADDRESS, &new_link);
  672. if ((status == kStatus_Success) && (link != new_link))
  673. {
  674. link = new_link;
  675. if (link) // link up
  676. {
  677. PHY_GetLinkSpeedDuplex(imxrt_eth_device.enet_base,
  678. PHY_ADDRESS, &speed, &duplex);
  679. if (kPHY_Speed10M == speed)
  680. {
  681. LOG_D("10M");
  682. }
  683. else
  684. {
  685. LOG_D("100M");
  686. }
  687. if (kPHY_HalfDuplex == duplex)
  688. {
  689. LOG_D("half dumplex");
  690. }
  691. else
  692. {
  693. LOG_D("full dumplex");
  694. }
  695. if ((imxrt_eth_device.speed != (enet_mii_speed_t)speed)
  696. || (imxrt_eth_device.duplex != (enet_mii_duplex_t)duplex))
  697. {
  698. imxrt_eth_device.speed = (enet_mii_speed_t)speed;
  699. imxrt_eth_device.duplex = (enet_mii_duplex_t)duplex;
  700. LOG_D("link up, and update eth mode.");
  701. rt_imxrt_eth_init((rt_device_t)&imxrt_eth_device);
  702. }
  703. else
  704. {
  705. LOG_D("link up, eth not need re-config.");
  706. }
  707. LOG_D("link up.");
  708. eth_device_linkchange(&imxrt_eth_device.parent, RT_TRUE);
  709. }
  710. else // link down
  711. {
  712. LOG_D("link down.");
  713. eth_device_linkchange(&imxrt_eth_device.parent, RT_FALSE);
  714. }
  715. }
  716. rt_thread_delay(RT_TICK_PER_SECOND * 2);
  717. }
  718. }
  719. static int rt_hw_imxrt_eth_init(void)
  720. {
  721. rt_err_t state;
  722. _enet_io_init();
  723. _enet_clk_init();
  724. /* OUI 00-80-E1 STMICROELECTRONICS. */
  725. imxrt_eth_device.dev_addr[0] = 0x00;
  726. imxrt_eth_device.dev_addr[1] = 0x04;
  727. imxrt_eth_device.dev_addr[2] = 0x9F;
  728. /* generate MAC addr from 96bit unique ID (only for test). */
  729. imxrt_eth_device.dev_addr[3] = 0x05;
  730. imxrt_eth_device.dev_addr[4] = 0x44;
  731. imxrt_eth_device.dev_addr[5] = 0xE5;
  732. imxrt_eth_device.speed = kENET_MiiSpeed100M;
  733. imxrt_eth_device.duplex = kENET_MiiFullDuplex;
  734. imxrt_eth_device.enet_base = ENET;
  735. imxrt_eth_device.parent.parent.init = rt_imxrt_eth_init;
  736. imxrt_eth_device.parent.parent.open = rt_imxrt_eth_open;
  737. imxrt_eth_device.parent.parent.close = rt_imxrt_eth_close;
  738. imxrt_eth_device.parent.parent.read = rt_imxrt_eth_read;
  739. imxrt_eth_device.parent.parent.write = rt_imxrt_eth_write;
  740. imxrt_eth_device.parent.parent.control = rt_imxrt_eth_control;
  741. imxrt_eth_device.parent.parent.user_data = RT_NULL;
  742. imxrt_eth_device.parent.eth_rx = rt_imxrt_eth_rx;
  743. imxrt_eth_device.parent.eth_tx = rt_imxrt_eth_tx;
  744. LOG_D("sem init: tx_wait\r");
  745. /* init tx semaphore */
  746. rt_sem_init(&imxrt_eth_device.tx_wait, "tx_wait", 0, RT_IPC_FLAG_FIFO);
  747. /* register eth device */
  748. LOG_D("eth_device_init start\r");
  749. state = eth_device_init(&(imxrt_eth_device.parent), "e0");
  750. if (RT_EOK == state)
  751. {
  752. LOG_D("eth_device_init success\r");
  753. }
  754. else
  755. {
  756. LOG_D("eth_device_init faild: %d\r", state);
  757. }
  758. eth_device_linkchange(&imxrt_eth_device.parent, RT_FALSE);
  759. /* start phy monitor */
  760. {
  761. rt_thread_t tid;
  762. tid = rt_thread_create("phy",
  763. phy_monitor_thread_entry,
  764. RT_NULL,
  765. 512,
  766. RT_THREAD_PRIORITY_MAX - 2,
  767. 2);
  768. if (tid != RT_NULL)
  769. rt_thread_startup(tid);
  770. }
  771. return state;
  772. }
  773. INIT_DEVICE_EXPORT(rt_hw_imxrt_eth_init);
  774. #endif
  775. #ifdef RT_USING_FINSH
  776. #include <finsh.h>
  777. void phy_read(uint32_t phyReg)
  778. {
  779. uint32_t data;
  780. status_t status;
  781. status = PHY_Read(imxrt_eth_device.enet_base, PHY_ADDRESS, phyReg, &data);
  782. if (kStatus_Success == status)
  783. {
  784. rt_kprintf("PHY_Read: %02X --> %08X", phyReg, data);
  785. }
  786. else
  787. {
  788. rt_kprintf("PHY_Read: %02X --> faild", phyReg);
  789. }
  790. }
  791. void phy_write(uint32_t phyReg, uint32_t data)
  792. {
  793. status_t status;
  794. status = PHY_Write(imxrt_eth_device.enet_base, PHY_ADDRESS, phyReg, data);
  795. if (kStatus_Success == status)
  796. {
  797. rt_kprintf("PHY_Write: %02X --> %08X\n", phyReg, data);
  798. }
  799. else
  800. {
  801. rt_kprintf("PHY_Write: %02X --> faild\n", phyReg);
  802. }
  803. }
  804. void phy_dump(void)
  805. {
  806. uint32_t data;
  807. status_t status;
  808. int i;
  809. for (i = 0; i < 32; i++)
  810. {
  811. status = PHY_Read(imxrt_eth_device.enet_base, PHY_ADDRESS, i, &data);
  812. if (kStatus_Success != status)
  813. {
  814. rt_kprintf("phy_dump: %02X --> faild", i);
  815. break;
  816. }
  817. if (i % 8 == 7)
  818. {
  819. rt_kprintf("%02X --> %08X ", i, data);
  820. }
  821. else
  822. {
  823. rt_kprintf("%02X --> %08X\n", i, data);
  824. }
  825. }
  826. }
  827. void enet_reg_dump(void)
  828. {
  829. ENET_Type *enet_base = imxrt_eth_device.enet_base;
  830. #define DUMP_REG(__REG) \
  831. rt_kprintf("%s(%08X): %08X\n", #__REG, (uint32_t)&enet_base->__REG, enet_base->__REG)
  832. DUMP_REG(EIR);
  833. DUMP_REG(EIMR);
  834. DUMP_REG(RDAR);
  835. DUMP_REG(TDAR);
  836. DUMP_REG(ECR);
  837. DUMP_REG(MMFR);
  838. DUMP_REG(MSCR);
  839. DUMP_REG(MIBC);
  840. DUMP_REG(RCR);
  841. DUMP_REG(TCR);
  842. DUMP_REG(PALR);
  843. DUMP_REG(PAUR);
  844. DUMP_REG(OPD);
  845. DUMP_REG(TXIC);
  846. DUMP_REG(RXIC);
  847. DUMP_REG(IAUR);
  848. DUMP_REG(IALR);
  849. DUMP_REG(GAUR);
  850. DUMP_REG(GALR);
  851. DUMP_REG(TFWR);
  852. DUMP_REG(RDSR);
  853. DUMP_REG(TDSR);
  854. DUMP_REG(MRBR);
  855. DUMP_REG(RSFL);
  856. DUMP_REG(RSEM);
  857. DUMP_REG(RAEM);
  858. DUMP_REG(RAFL);
  859. DUMP_REG(TSEM);
  860. DUMP_REG(TAEM);
  861. DUMP_REG(TAFL);
  862. DUMP_REG(TIPG);
  863. DUMP_REG(FTRL);
  864. DUMP_REG(TACC);
  865. DUMP_REG(RACC);
  866. DUMP_REG(RMON_T_DROP);
  867. DUMP_REG(RMON_T_PACKETS);
  868. DUMP_REG(RMON_T_BC_PKT);
  869. DUMP_REG(RMON_T_MC_PKT);
  870. DUMP_REG(RMON_T_CRC_ALIGN);
  871. DUMP_REG(RMON_T_UNDERSIZE);
  872. DUMP_REG(RMON_T_OVERSIZE);
  873. DUMP_REG(RMON_T_FRAG);
  874. DUMP_REG(RMON_T_JAB);
  875. DUMP_REG(RMON_T_COL);
  876. DUMP_REG(RMON_T_P64);
  877. DUMP_REG(RMON_T_P65TO127);
  878. DUMP_REG(RMON_T_P128TO255);
  879. DUMP_REG(RMON_T_P256TO511);
  880. DUMP_REG(RMON_T_P512TO1023);
  881. DUMP_REG(RMON_T_P1024TO2047);
  882. DUMP_REG(RMON_T_P_GTE2048);
  883. DUMP_REG(RMON_T_OCTETS);
  884. DUMP_REG(IEEE_T_DROP);
  885. DUMP_REG(IEEE_T_FRAME_OK);
  886. DUMP_REG(IEEE_T_1COL);
  887. DUMP_REG(IEEE_T_MCOL);
  888. DUMP_REG(IEEE_T_DEF);
  889. DUMP_REG(IEEE_T_LCOL);
  890. DUMP_REG(IEEE_T_EXCOL);
  891. DUMP_REG(IEEE_T_MACERR);
  892. DUMP_REG(IEEE_T_CSERR);
  893. DUMP_REG(IEEE_T_SQE);
  894. DUMP_REG(IEEE_T_FDXFC);
  895. DUMP_REG(IEEE_T_OCTETS_OK);
  896. DUMP_REG(RMON_R_PACKETS);
  897. DUMP_REG(RMON_R_BC_PKT);
  898. DUMP_REG(RMON_R_MC_PKT);
  899. DUMP_REG(RMON_R_CRC_ALIGN);
  900. DUMP_REG(RMON_R_UNDERSIZE);
  901. DUMP_REG(RMON_R_OVERSIZE);
  902. DUMP_REG(RMON_R_FRAG);
  903. DUMP_REG(RMON_R_JAB);
  904. DUMP_REG(RMON_R_RESVD_0);
  905. DUMP_REG(RMON_R_P64);
  906. DUMP_REG(RMON_R_P65TO127);
  907. DUMP_REG(RMON_R_P128TO255);
  908. DUMP_REG(RMON_R_P256TO511);
  909. DUMP_REG(RMON_R_P512TO1023);
  910. DUMP_REG(RMON_R_P1024TO2047);
  911. DUMP_REG(RMON_R_P_GTE2048);
  912. DUMP_REG(RMON_R_OCTETS);
  913. DUMP_REG(IEEE_R_DROP);
  914. DUMP_REG(IEEE_R_FRAME_OK);
  915. DUMP_REG(IEEE_R_CRC);
  916. DUMP_REG(IEEE_R_ALIGN);
  917. DUMP_REG(IEEE_R_MACERR);
  918. DUMP_REG(IEEE_R_FDXFC);
  919. DUMP_REG(IEEE_R_OCTETS_OK);
  920. DUMP_REG(ATCR);
  921. DUMP_REG(ATVR);
  922. DUMP_REG(ATOFF);
  923. DUMP_REG(ATPER);
  924. DUMP_REG(ATCOR);
  925. DUMP_REG(ATINC);
  926. DUMP_REG(ATSTMP);
  927. DUMP_REG(TGSR);
  928. }
  929. void enet_nvic_tog(void)
  930. {
  931. NVIC_SetPendingIRQ(ENET_IRQn);
  932. }
  933. void enet_rx_stat(void)
  934. {
  935. enet_data_error_stats_t *error_statistic = &imxrt_eth_device.error_statistic;
  936. #define DUMP_STAT(__VAR) \
  937. rt_kprintf("%-25s: %08X\n", #__VAR, error_statistic->__VAR);
  938. DUMP_STAT(statsRxLenGreaterErr);
  939. DUMP_STAT(statsRxAlignErr);
  940. DUMP_STAT(statsRxFcsErr);
  941. DUMP_STAT(statsRxOverRunErr);
  942. DUMP_STAT(statsRxTruncateErr);
  943. #ifdef ENET_ENHANCEDBUFFERDESCRIPTOR_MODE
  944. DUMP_STAT(statsRxProtocolChecksumErr);
  945. DUMP_STAT(statsRxIpHeadChecksumErr);
  946. DUMP_STAT(statsRxMacErr);
  947. DUMP_STAT(statsRxPhyErr);
  948. DUMP_STAT(statsRxCollisionErr);
  949. DUMP_STAT(statsTxErr);
  950. DUMP_STAT(statsTxFrameErr);
  951. DUMP_STAT(statsTxOverFlowErr);
  952. DUMP_STAT(statsTxLateCollisionErr);
  953. DUMP_STAT(statsTxExcessCollisionErr);
  954. DUMP_STAT(statsTxUnderFlowErr);
  955. DUMP_STAT(statsTxTsErr);
  956. #endif
  957. }
  958. void enet_buf_info(void)
  959. {
  960. int i = 0;
  961. for (i = 0; i < ENET_RXBD_NUM; i++)
  962. {
  963. rt_kprintf("%d: length: %-8d, control: %04X, buffer:%p\n",
  964. i,
  965. g_rxBuffDescrip[i].length,
  966. g_rxBuffDescrip[i].control,
  967. g_rxBuffDescrip[i].buffer);
  968. }
  969. for (i = 0; i < ENET_TXBD_NUM; i++)
  970. {
  971. rt_kprintf("%d: length: %-8d, control: %04X, buffer:%p\n",
  972. i,
  973. g_txBuffDescrip[i].length,
  974. g_txBuffDescrip[i].control,
  975. g_txBuffDescrip[i].buffer);
  976. }
  977. }
  978. FINSH_FUNCTION_EXPORT(phy_read, read phy register);
  979. FINSH_FUNCTION_EXPORT(phy_write, write phy register);
  980. FINSH_FUNCTION_EXPORT(phy_dump, dump phy registers);
  981. FINSH_FUNCTION_EXPORT(enet_reg_dump, dump enet registers);
  982. FINSH_FUNCTION_EXPORT(enet_nvic_tog, toggle enet nvic pendding bit);
  983. FINSH_FUNCTION_EXPORT(enet_rx_stat, dump enet rx statistic);
  984. FINSH_FUNCTION_EXPORT(enet_buf_info, dump enet tx and tx buffer descripter);
  985. #endif