interrupt.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-02-08 RT-Thread the first version
  9. * 2020-03-02 Howard Su Use structure to access registers
  10. */
  11. #include <rthw.h>
  12. #include <rtthread.h>
  13. #include "interrupt.h"
  14. extern rt_uint32_t rt_interrupt_nest;
  15. rt_uint32_t rt_interrupt_from_thread, rt_interrupt_to_thread;
  16. rt_uint32_t rt_thread_switch_interrupt_flag;
  17. static struct rt_irq_desc isr_table[INTERRUPTS_MAX];
  18. static void rt_hw_interrupt_handler(int vector, void *param)
  19. {
  20. rt_kprintf("Unhandled interrupt %d occured!!!\n", vector);
  21. }
  22. /**
  23. * This function will initialize hardware interrupt
  24. */
  25. void rt_hw_interrupt_init(void)
  26. {
  27. rt_int32_t idx;
  28. rt_memset(isr_table, 0x00, sizeof(isr_table));
  29. for (idx = 0; idx < INTERRUPTS_MAX; idx ++)
  30. {
  31. isr_table[idx].handler = rt_hw_interrupt_handler;
  32. }
  33. /* init interrupt nest, and context in thread sp */
  34. rt_interrupt_nest = 0;
  35. rt_interrupt_from_thread = 0;
  36. rt_interrupt_to_thread = 0;
  37. rt_thread_switch_interrupt_flag = 0;
  38. /* set base_addr reg */
  39. INTC->base_addr_reg = 0x00000000;
  40. /* clear enable */
  41. INTC->en_reg[0] = 0x00000000;
  42. INTC->en_reg[1] = 0x00000000;
  43. /* mask interrupt */
  44. INTC->mask_reg[0] = 0xFFFFFFFF;
  45. INTC->mask_reg[1] = 0xFFFFFFFF;
  46. /* clear pending */
  47. INTC->pend_reg[0] = 0x00000000;
  48. INTC->pend_reg[1] = 0x00000000;
  49. /* set priority */
  50. INTC->resp_reg[0] = 0x00000000;
  51. INTC->resp_reg[1] = 0x00000000;
  52. /* close fiq interrupt */
  53. INTC->ff_reg[0] = 0x00000000;
  54. INTC->ff_reg[1] = 0x00000000;
  55. }
  56. /**
  57. * This function will mask a interrupt.
  58. * @param vector the interrupt number
  59. */
  60. void rt_hw_interrupt_mask(int vector)
  61. {
  62. int index;
  63. if ((vector < 0) || (vector >= INTERRUPTS_MAX))
  64. {
  65. return;
  66. }
  67. index = (vector & 0xE0) != 0;
  68. vector = (vector & 0x1F);
  69. INTC->mask_reg[index] |= 1 << vector;
  70. }
  71. /**
  72. * This function will un-mask a interrupt.
  73. * @param vector the interrupt number
  74. */
  75. void rt_hw_interrupt_umask(int vector)
  76. {
  77. int index;
  78. if ((vector < 0) || (vector >= INTERRUPTS_MAX))
  79. {
  80. return;
  81. }
  82. index = (vector & 0xE0) != 0;
  83. vector = (vector & 0x1F);
  84. INTC->mask_reg[index] &= ~(1 << vector);
  85. }
  86. /**
  87. * This function will install a interrupt service routine to a interrupt.
  88. * @param vector the interrupt number
  89. * @param handler the interrupt service routine to be installed
  90. * @param param the interrupt service function parameter
  91. * @param name the interrupt name
  92. * @return old handler
  93. */
  94. rt_isr_handler_t rt_hw_interrupt_install(int vector, rt_isr_handler_t handler,
  95. void *param, const char *name)
  96. {
  97. rt_isr_handler_t old_handler = RT_NULL;
  98. int index;
  99. if ((vector < 0) || (vector >= INTERRUPTS_MAX))
  100. {
  101. return old_handler;
  102. }
  103. old_handler = isr_table[vector].handler;
  104. #ifdef RT_USING_INTERRUPT_INFO
  105. rt_strncpy(isr_table[vector].name, name, RT_NAME_MAX);
  106. #endif /* RT_USING_INTERRUPT_INFO */
  107. isr_table[vector].handler = handler;
  108. isr_table[vector].param = param;
  109. index = (vector & 0xE0) != 0;
  110. vector = (vector & 0x1F);
  111. INTC->pend_reg[index] &= ~(0x1 << vector);
  112. INTC->en_reg[index] |= 0x1 << vector;
  113. return old_handler;
  114. }
  115. void rt_interrupt_dispatch(rt_uint32_t fiq_irq)
  116. {
  117. void *param;
  118. int vector;
  119. rt_isr_handler_t isr_func;
  120. int index;
  121. vector = INTC->vector_reg - INTC->base_addr_reg;
  122. vector = vector >> 2;
  123. isr_func = isr_table[vector].handler;
  124. param = isr_table[vector].param;
  125. /* jump to fun */
  126. isr_func(vector, param);
  127. /* clear pend bit */
  128. index = (vector & 0xE0) != 0;
  129. vector = (vector & 0x1F);
  130. INTC->pend_reg[index] &= ~(0x1 << vector);
  131. #ifdef RT_USING_INTERRUPT_INFO
  132. isr_table[vector].counter ++;
  133. #endif
  134. }